XST User Guide
Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit the Documentation in any form or by any means including, but not limited to, electronic, mechanical, photocopying, recording, or otherwise, without the prior written consent of Xilinx. Xilinx expressly disclaims any liability arising out of your use of the Documentation. Xilinx reserves the right, at its sole discretion, to change the Documentation without notice at any time. Xilinx assumes no obligation to correct any errors contained in the Documentation, or to advise you of any corrections or updates. Xilinx expressly disclaims any liability in connection with technical support or assistance that may be provided to you in connection with the Information.

THE DOCUMENTATION IS DISCLOSED TO YOU "AS-IS" WITH NO WARRANTY OF ANY KIND. XILINX MAKES NO OTHER WARRANTIES, WHETHER EXPRESS, IMPLIED, OR STATUTORY, REGARDING THE DOCUMENTATION, INCLUDING ANY WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NONINFRINGEMENT OF THIRD-PARTY RIGHTS. IN NO EVENT WILL XILINX BE LIABLE FOR ANY CONSEQUENTIAL, INDIRECT, EXEMPLARY, SPECIAL, OR INCIDENTAL DAMAGES, INCLUDING ANY LOSS OF DATA OR LOST PROFITS, ARISING FROM YOUR USE OF THE DOCUMENTATION.

© 2002–2008 Xilinx, Inc. All rights reserved.

XILINX, the Xilinx logo, the Brand Window, and other designated brands included herein are trademarks of Xilinx, Inc. All other trademarks are the property of their respective owners.
Preface: About the XST User Guide

XST User Guide Contents ............................................................... 17
Additional Resources ................................................................. 18
Conventions .................................................................................. 18
  Typographical ................................................................. 18
  Online Document ........................................................... 19

Chapter 1: Introduction to the XST User Guide

About XST .................................................................................. 21
What’s New in Release 10.1 .......................................................... 21
  Macro Inference ................................................................. 21
  Constraints ......................................................................... 21
  Libraries Support ............................................................. 22
Setting XST Options ................................................................. 22

Chapter 2: XST HDL Coding Techniques

Signed and Unsigned Support in XST .............................................. 24
Registers HDL Coding Techniques ............................................... 25
  About Registers .................................................................. 25
  Registers Log File ............................................................. 25
  Registers Related Constraints ........................................... 26
  Registers Coding Examples ............................................... 26
Latches HDL Coding Techniques .................................................. 34
  About Latches .................................................................. 34
  Latches Log File ............................................................... 34
  Latches Related Constraints ............................................. 34
  Latches Coding Examples ................................................ 35
Tristates HDL Coding Techniques ................................................. 39
  About Tristates ............................................................... 39
  Tristates Log File ............................................................. 39
  Tristates Related Constraints .......................................... 40
  Tristates Coding Examples .............................................. 40
Counters HDL Coding Techniques ................................................. 43
  About Counters ............................................................... 43
  Counters Log File ............................................................ 43
  Counters Related Constraints .......................................... 44
  Counters Coding Examples .............................................. 44
Accumulators HDL Coding Techniques ............................................ 60
  About Accumulators ........................................................ 60
  Accumulators in Virtex-4 and Virtex-5 Devices .................... 60
  Accumulators Log File ....................................................... 61
  Accumulators Related Constraints .................................... 61
  Accumulators Coding Examples ........................................ 61
<table>
<thead>
<tr>
<th>Section Name</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>Shift Registers HDL Coding Techniques</td>
<td>64</td>
</tr>
<tr>
<td>About Shift Registers</td>
<td>64</td>
</tr>
<tr>
<td>Describing Shift Registers</td>
<td>64</td>
</tr>
<tr>
<td>Implementing Shift Registers</td>
<td>65</td>
</tr>
<tr>
<td>Shift Registers Log File</td>
<td>66</td>
</tr>
<tr>
<td>Shift Registers Related Constraints</td>
<td>67</td>
</tr>
<tr>
<td>Shift Registers Coding Examples</td>
<td>67</td>
</tr>
<tr>
<td>Dynamic Shift Registers HDL Coding Techniques</td>
<td>83</td>
</tr>
<tr>
<td>About Dynamic Shift Registers</td>
<td>83</td>
</tr>
<tr>
<td>Dynamic Shift Registers Log File</td>
<td>84</td>
</tr>
<tr>
<td>Dynamic Shift Registers Related Constraints</td>
<td>84</td>
</tr>
<tr>
<td>Dynamic Shift Registers Coding Examples</td>
<td>84</td>
</tr>
<tr>
<td>Multiplexers HDL Coding Techniques</td>
<td>87</td>
</tr>
<tr>
<td>About Multiplexers</td>
<td>87</td>
</tr>
<tr>
<td>Multiplexers Case Statements</td>
<td>88</td>
</tr>
<tr>
<td>Multiplexers Log File</td>
<td>90</td>
</tr>
<tr>
<td>Multiplexers Related Constraints</td>
<td>90</td>
</tr>
<tr>
<td>Multiplexers Coding Examples</td>
<td>90</td>
</tr>
<tr>
<td>Decoders HDL Coding Techniques</td>
<td>97</td>
</tr>
<tr>
<td>About Decoders</td>
<td>97</td>
</tr>
<tr>
<td>Decoders Log File</td>
<td>97</td>
</tr>
<tr>
<td>Decoders Related Constraints</td>
<td>98</td>
</tr>
<tr>
<td>Decoders Coding Examples</td>
<td>98</td>
</tr>
<tr>
<td>Priority Encoders HDL Coding Techniques</td>
<td>103</td>
</tr>
<tr>
<td>About Priority Encoders</td>
<td>103</td>
</tr>
<tr>
<td>Priority Encoders Log File</td>
<td>103</td>
</tr>
<tr>
<td>Priority Encoders Related Constraints</td>
<td>104</td>
</tr>
<tr>
<td>Priority Encoders Coding Examples</td>
<td>104</td>
</tr>
<tr>
<td>Logical Shifters HDL Coding Techniques</td>
<td>105</td>
</tr>
<tr>
<td>About Logical Shifters</td>
<td>105</td>
</tr>
<tr>
<td>Logical Shifters Log File</td>
<td>106</td>
</tr>
<tr>
<td>Logical Shifters Related Constraints</td>
<td>106</td>
</tr>
<tr>
<td>Logical Shifters Coding Examples</td>
<td>106</td>
</tr>
<tr>
<td>Arithmetic Operators HDL Coding Techniques</td>
<td>111</td>
</tr>
<tr>
<td>About Arithmetic Operators</td>
<td>111</td>
</tr>
<tr>
<td>Arithmetic Operators Log File</td>
<td>111</td>
</tr>
<tr>
<td>Arithmetic Operators Related Constraints</td>
<td>112</td>
</tr>
<tr>
<td>Arithmetic Operators Coding Examples</td>
<td>112</td>
</tr>
<tr>
<td>Adders, Subtractors, and Adders/Subtractors HDL Coding Techniques</td>
<td>112</td>
</tr>
<tr>
<td>About Adders, Subtractors, and Adders/Subtractors</td>
<td>112</td>
</tr>
<tr>
<td>Adders, Subtractors, and Adders/Subtractors Log File</td>
<td>113</td>
</tr>
<tr>
<td>Adders, Subtractors, and Adders/Subtractors Related Constraints</td>
<td>113</td>
</tr>
<tr>
<td>Adders, Subtractors, and Adders/Subtractors Coding Examples</td>
<td>113</td>
</tr>
<tr>
<td>Comparators HDL Coding Techniques</td>
<td>125</td>
</tr>
<tr>
<td>About Comparators</td>
<td>125</td>
</tr>
<tr>
<td>Comparators Log File</td>
<td>125</td>
</tr>
<tr>
<td>Comparators Related Constraints</td>
<td>126</td>
</tr>
<tr>
<td>Comparators Coding Examples</td>
<td>126</td>
</tr>
<tr>
<td>Multipliers HDL Coding Techniques</td>
<td>127</td>
</tr>
<tr>
<td>About Multipliers</td>
<td>128</td>
</tr>
<tr>
<td>Large Multipliers Using Block Multipliers</td>
<td>128</td>
</tr>
<tr>
<td>Topic</td>
<td>Page</td>
</tr>
<tr>
<td>---------------------------------------------------------------------</td>
<td>------</td>
</tr>
<tr>
<td>Registered Multipliers</td>
<td>128</td>
</tr>
<tr>
<td>Multipliers (Virtex-4, Virtex-5, and Spartan-3A D Devices)</td>
<td>128</td>
</tr>
<tr>
<td>Multiplication with Constant</td>
<td>129</td>
</tr>
<tr>
<td>Multipliers Log File</td>
<td>129</td>
</tr>
<tr>
<td>Multipliers Related Constraints</td>
<td>130</td>
</tr>
<tr>
<td>Multipliers Coding Examples</td>
<td>130</td>
</tr>
<tr>
<td>Sequential Complex Multipliers HDL Coding Techniques</td>
<td>131</td>
</tr>
<tr>
<td>About Sequential Complex Multipliers</td>
<td>131</td>
</tr>
<tr>
<td>Sequential Complex Multipliers Log File</td>
<td>132</td>
</tr>
<tr>
<td>Sequential Complex Multipliers Related Constraints</td>
<td>132</td>
</tr>
<tr>
<td>Sequential Complex Multipliers Coding Examples</td>
<td>132</td>
</tr>
<tr>
<td>Pipelined Multipliers HDL Coding Techniques</td>
<td>135</td>
</tr>
<tr>
<td>About Pipelined Multipliers</td>
<td>135</td>
</tr>
<tr>
<td>Pipelined Multipliers Log File</td>
<td>136</td>
</tr>
<tr>
<td>Pipelined Multipliers Related Constraints</td>
<td>136</td>
</tr>
<tr>
<td>Pipelined Multipliers Coding Examples</td>
<td>137</td>
</tr>
<tr>
<td>Multiply Adder/Subtractors HDL Coding Techniques</td>
<td>143</td>
</tr>
<tr>
<td>About Multiply Adder/Subtractors</td>
<td>143</td>
</tr>
<tr>
<td>Multiply Adder/Subtractors in Virtex-4 and Virtex-5 Devices</td>
<td>143</td>
</tr>
<tr>
<td>Multiply Adder/Subtractors Log File</td>
<td>144</td>
</tr>
<tr>
<td>Multiply Adder/Subtractors Related Constraints</td>
<td>144</td>
</tr>
<tr>
<td>Multiply Adder/Subtractors Coding Examples</td>
<td>145</td>
</tr>
<tr>
<td>Multiply Accumulate HDL Coding Techniques</td>
<td>149</td>
</tr>
<tr>
<td>About Multiply Accumulate</td>
<td>149</td>
</tr>
<tr>
<td>Multiply Accumulate in Virtex-4 and Virtex-5 Devices</td>
<td>149</td>
</tr>
<tr>
<td>Multiply Accumulate Log File</td>
<td>150</td>
</tr>
<tr>
<td>Multiply Accumulate Related Constraints</td>
<td>150</td>
</tr>
<tr>
<td>Multiply Accumulate Coding Examples</td>
<td>150</td>
</tr>
<tr>
<td>Dividers HDL Coding Techniques</td>
<td>155</td>
</tr>
<tr>
<td>About Dividers</td>
<td>155</td>
</tr>
<tr>
<td>Dividers Log File</td>
<td>155</td>
</tr>
<tr>
<td>Dividers Related Constraints</td>
<td>155</td>
</tr>
<tr>
<td>Dividers Coding Examples</td>
<td>155</td>
</tr>
<tr>
<td>Resource Sharing HDL Coding Techniques</td>
<td>157</td>
</tr>
<tr>
<td>About Resource Sharing</td>
<td>157</td>
</tr>
<tr>
<td>Resource Sharing Log File</td>
<td>157</td>
</tr>
<tr>
<td>Resource Sharing Related Constraints</td>
<td>158</td>
</tr>
<tr>
<td>Resource Sharing Coding Examples</td>
<td>158</td>
</tr>
<tr>
<td>RAMs and ROMs HDL Coding Techniques</td>
<td>159</td>
</tr>
<tr>
<td>About RAMs and ROMs</td>
<td>159</td>
</tr>
<tr>
<td>RAMs and ROMs Log File</td>
<td>161</td>
</tr>
<tr>
<td>RAMs and ROMs Related Constraints</td>
<td>163</td>
</tr>
<tr>
<td>RAMs and ROMs Coding Examples</td>
<td>163</td>
</tr>
<tr>
<td>Initializing RAM Coding Examples</td>
<td>219</td>
</tr>
<tr>
<td>ROMs Using Block RAM Resources HDL Coding Techniques</td>
<td>227</td>
</tr>
<tr>
<td>About ROMs Using Block RAM Resources</td>
<td>227</td>
</tr>
<tr>
<td>ROMs Using Block RAM Resources Log File</td>
<td>227</td>
</tr>
<tr>
<td>ROMs Using Block RAM Resources Related Constraints</td>
<td>228</td>
</tr>
<tr>
<td>ROMs Using Block RAM Resources Coding Examples</td>
<td>228</td>
</tr>
<tr>
<td>Pipelined Distributed RAM HDL Coding Techniques</td>
<td>235</td>
</tr>
<tr>
<td>About Pipelined Distributed RAM</td>
<td>235</td>
</tr>
</tbody>
</table>
Chapter 3: XST FPGA Optimization

About XST FPGA Optimization ........................................... 257
Virtex-Specific Synthesis Options ....................................... 258
Macro Generation ............................................................ 259
  Virtex Macro Generator ................................................ 259
  Arithmetic Functions in Macro Generation ................................ 259
  Loadable Functions in Macro Generation ................................ 260
  Multiplexers in Macro Generation ...................................... 260
  Priority Encoders in Macro Generation ............................... 260
  Decoders in Macro Generation ......................................... 261
  Shift Registers in Macro Generation ................................... 261
  RAMs in Macro Generation .............................................. 261
  ROMs in Macro Generation ............................................. 263
DSP48 Block Resources ....................................................... 264
Mapping Logic Onto Block RAM ........................................... 265
  About Mapping Logic Onto Block RAM ............................... 265
  Mapping Logic Onto Block RAM Log Files ............................ 266
  Mapping Logic Onto Block RAM Coding Examples .................. 267
Flip-Flop Retiming ............................................................ 269
  About Flip-Flop Retiming ............................................... 269
  Limitations of Flip-Flop Retiming ...................................... 270
  Controlling Flip-Flop Retiming ........................................ 270
Partitions ............................................................................ 270
Incremental Synthesis ........................................................ 270
  About Incremental Synthesis .......................................... 270
  Incremental Synthesis (INCREMENTAL_SYNTHESIS) .............. 271
  Grouping Through Incremental Synthesis Diagram .................. 272
  Resynthesize (RESYNTHESIZE) ....................................... 272
Speed Optimization Under Area Constraint ................................ 275
  About Speed Optimization Under Area Constraint .................. 275
  Speed Optimization Under Area Constraint Examples ................ 275
FPGA Optimization Log File ................................................. 277
### Chapter 5: XST Design Constraints

**List of XST Design Constraints**

- XST General Constraints .................................................. 306
- XST HDL Constraints .......................................................... 307
- XST FPGA Constraints (Non-Timing) ....................................... 307
- XST CPLD Constraints (Non-Timing) ....................................... 309
- XST Timing Constraints ........................................................ 309
- XST Implementation Constraints .......................................... 309
- Third Party Constraints ....................................................... 309

**Setting Global Constraints and Options**

- Setting Synthesis Options .................................................. 310
XST User Guide

8

www.xilinx.com

XST HDL Constraints

Setting HDL Options ........................................................................................................... 311
Setting Xilinx-Specific Options .......................................................................................... 312
Setting Other XST Command Line Options ..................................................................... 313
Custom Compile File List .................................................................................................... 313

VHDL Attribute Syntax ....................................................................................................... 314

Verilog-2001 Attributes ...................................................................................................... 314
About Verilog-2001 Attributes ......................................................................................... 314
Verilog-2001 Attributes Syntax ......................................................................................... 315
Verilog-2001 Limitations ..................................................................................................... 315
Verilog-2001 Meta Comments ......................................................................................... 315

XST Constraint File (XCF) .................................................................................................. 316
Specifying the XST Constraint File (XCF). ....................................................................... 316
XCF Syntax and Utilization ................................................................................................. 316
Native and Non-Native User Constraint File (UCF) Constraints Syntax ......................... 317
XCF Syntax Limitations ...................................................................................................... 318

Constraints Priority ............................................................................................................ 318

XST-Specific Non-Timing Options ..................................................................................... 318

XST Command Line Only Options .................................................................................... 324
XST Timing Options ............................................................................................................ 328
XST Timing Options: Project Navigator > Process Properties or Command Line ............ 328
XST Timing Options: Xilinx Constraint File (XCF) .......................................................... 328

XST General Constraints .................................................................................................. 329
Add I/O Buffers (~iobuf) ..................................................................................................... 330
BoxType (BOX_TYPE) ......................................................................................................... 331
Bus Delimiter (~bus_delimiter) .......................................................................................... 332
Case (~case) ....................................................................................................................... 333
Case Implementation Style (~vlgcase) ............................................................................... 333
Verilog Macros (~define) .................................................................................................... 334
Duplication Suffix (~duplication_suffix) ............................................................................ 335
Full Case (FULL_CASE) ....................................................................................................... 336
Generate RTL Schematic (~rtlview) .................................................................................... 338
Generics (~generics) ........................................................................................................... 338
Hierarchy Separator (~hierarchy_separator) ...................................................................... 340
I/O Standard (~io_standard) ............................................................................................... 341
Keep (KEEP) ....................................................................................................................... 341
Keep Hierarchy (KEEP_HIERARCHY) .............................................................................. 341
Library Search Order (~iso) ............................................................................................... 343
LOC ................................................................................................................................. 344
Netlist Hierarchy (~netlist_hierarchy) ................................................................................ 344
Optimization Effort (~opt_level) ....................................................................................... 345
Optimization Goal (~opt_mode) .......................................................................................... 346
Parallel Case (~parallel_case) ............................................................................................ 347
RLOC ............................................................................................................................... 347
Save (~save) ....................................................................................................................... 348
Synthesis Constraint File (~uc) .......................................................................................... 349
Translate Off (TRANSLATE_OFF) and Translate On (TRANSLATE_ON) ...................... 349
Use Synthesis Constraints File (~iuc) ................................................................................ 350
Verilog Include Directories (~vlgincdir) ........................................................................... 351
Verilog 2001 (~verilog2001) .............................................................................................. 352
HDL Library Mapping File (~xsthdpini) ............................................................................. 352
Work Directory (~xsthdpdir) ............................................................................................. 354

XST HDL Constraints ......................................................................................................... 355
About XST HDL Constraints .................................................. 356
Automatic FSM Extraction (FSM_EXTRACT) .......................... 356
Enumerated Encoding (ENUM_ENCODING) .............................. 357
Equivalent Register Removal (EQUIVALENT_REGISTER_REMOVAL) 358
FSM Encoding Algorithm (FSM_ENCODING) ......................... 359
Mux Extraction (MUX_EXTRACT) ......................................... 361
Register Power Up (REGISTER_POWERUP) ............................ 362
Resource Sharing (RESOURCE_SHARING) ............................ 364
Safe Recovery State (SAFE_RECOVERY_STATE) ..................... 365
Safe Implementation (SAFE_IMPLEMENTATION) ..................... 366
Signal Encoding (SIGNAL_ENCODING) ................................. 367

XST FPGA Constraints (Non-Timing) ................................. 368
Asynchronous to Synchronous (ASYNC_TO_SYNC) ................... 370
Automatic BRAM Packing (AUTO_BRAM_PACKING) .................. 371
BRAM Utilization Ratio (BRAM_UTILIZATION_RATIO) ............... 372
Buffer Type (BUFFER_TYPE) ........................................... 373
Extract BUFGCE (BUFGCE) ........................................... 374
Cores Search Directories (~sd) ........................................ 375
Decoder Extraction (DECODER_EXTRACT) ........................... 376
DSP Utilization Ratio (DSP_UTILIZATION_RATIO) ................ 377
FSM Style (FSM_STYLE) ................................................ 379
Power Reduction (POWER) ............................................. 380
Read Cores (READ_CORES) ............................................ 381
Resynthesize (RESYNTHESIZE) ....................................... 383
Incremental Synthesis (INCREMENTAL_SYNTHESIS) .............. 384
Logical Shifter Extraction (SHIFT_EXTRACT) ....................... 385
LUT Combining (LC) .................................................. 386
Map Logic on BRAM (BRAM_MAP) .................................... 387
Max Fanout (MAX_FANOUT) .......................................... 388
Move First Stage (MOVE_FIRST_STAGE) .............................. 389
Move Last Stage (MOVE_LAST_STAGE) ............................... 392
Multiplier Style (MULT_STYLE) ...................................... 393
Mux Style (MUX_STYLE) ............................................... 395
Number of Global Clock Buffers (~bufg) ............................ 396
Number of Regional Clock Buffers (~bufr) ......................... 398
Optimize Instantiated Primitives (OPTIMIZE_PRIMITIVES) ...... 398
Pack I/O Registers Into IOBs (IOB) .................................. 400
Priority Encoder Extraction (PRIORITY_EXTRACT) ............... 400
RAM Extraction (RAM_EXTRACT) .................................... 401
RAM Style (RAM_STYLE) ............................................. 403
Reduce Control Sets (REDUCE_CONTROL_SETS) .................. 404
Register Balancing (REGISTER_BALANCING) ...................... 405
Register Duplication (REGISTER_DUPLICATION) .................. 409
ROM Extraction (ROM_EXTRACT) .................................... 410
ROM Style (ROM_STYLE) ............................................. 411
Shift Register Extraction (SHREG_EXTRACT) ...................... 413
Slice Packing (~slice_packing) ...................................... 414
Use Low Skew Lines (USELOWSKEWLINES) .......................... 414
XOR Collapsing (XOR_COLLAPSE) .................................. 415
Slice (LUT-FF Pairs) Utilization Ratio (SLICE_UTILIZATION_RATIO) 416
Slice (LUT-FF Pairs) Utilization Ratio Delta (SLICE_UTILIZATION_RATIO_MAXMARGIN) ................. 418
Map Entity on a Single LUT (LUT_MAP) ............................ 419
Chapter 6: XST VHDL Language Support

About XST VHDL Language Support .................................................. 451
VHDL IEEE Support ................................................................. 452
  About VHDL IEEE Support ....................................................... 452
  VHDL IEEE Conflicts ............................................................... 452
  Non-LRM Compliant Constructs in VHDL ................................. 453
XST VHDL File Type Support ......................................................... 453
  About XST VHDL File Type Support ......................................... 453
  XST VHDL File Type Support Table ......................................... 453
Debugging Using Write Operation in VHDL ................................... 455
  Rules for Debugging Using Write Operation in VHDL .................. 456
VHDL Data Types ........................................................................ 457
  Accepted VHDL Data Types ....................................................... 457
  VHDL Overloaded Data Types ................................................. 458
VHDL Multi-Dimensional Array Types ........................................ 460
VHDL Record Types .............................................................. 461
VHDL Initial Values ............................................................... 461
  About VHDL Initial Values .................................................. 462
  VHDL Local Reset/Global Reset .......................................... 462
  Default Initial Values on Memory Elements in VHDL ............... 463
VHDL Objects ........................................................................ 464
  Signals in VHDL ................................................................... 464
  Variables in VHDL .............................................................. 464
  Constants in VHDL ............................................................. 465
VHDL Operators ..................................................................... 465
Entity and Architecture Descriptions in VHDL ......................... 466
  VHDL Circuit Descriptions .................................................. 466
  VHDL Entity Declarations .................................................. 466
  VHDL Architecture Declarations ....................................... 466
  VHDL Component Instantiation ......................................... 467
  VHDL Recursive Component Instantiation ......................... 469
  VHDL Component Configuration ....................................... 469
  VHDL Generic Parameter Declarations ............................... 470
  VHDL Generic and Attribute Conflicts ................................. 471
VHDL Combinatorial Circuits .................................................. 472
  VHDL Concurrent Signal Assignments ................................. 472
  VHDL Generate Statements ................................................. 473
  VHDL Combinatorial Processes ........................................... 475
  VHDL If...Else Statements .................................................. 477
  VHDL Case Statements ....................................................... 478
  VHDL For...Loop Statements ................................................. 478
VHDL Sequential Circuits ....................................................... 480
  About VHDL Sequential Circuits ......................................... 480
  VHDL Sequential Process With a Sensitivity List ................. 480
  VHDL Sequential Process Without a Sensitivity List ............. 481
  Register and Counter Descriptions VHDL Coding Examples ...... 482
  VHDL Multiple Wait Statements Descriptions ...................... 483
VHDL Functions and Procedures .............................................. 485
  About VHDL Functions and Procedures ............................... 485
  VHDL Functions and Procedures Examples ............................ 485
VHDL Assert Statements .......................................................... 487
  About VHDL Assert Statements ........................................... 487
  SINGLE_SRL Describing a Shift Register ............................. 487
Using Packages to Define VHDL Models .................................. 489
  About Using Packages to Define VHDL Models ...................... 489
  Using Standard Packages to Define VHDL Models ................. 490
  Using IEEE Packages to Define VHDL Models .................... 490
  Using Synopsys Packages to Define VHDL Models ............... 493
VHDL Constructs Supported in XST .......................................... 493
  VHDL Design Entities and Configurations ........................... 493
  VHDL Expressions ............................................................ 497
  VHDL Statements ............................................................. 498
VHDL Reserved Words ............................................................ 499
Chapter 7: XST Verilog Language Support

About XST Verilog Language Support ........................................ 501
Behavioral Verilog ................................................................. 502
Variable Part Selects ............................................................... 502
Structural Verilog Features ......................................................... 502
   About Structural Verilog Features ......................................... 502
   Structural Verilog Coding Examples .................................... 503
Verilog Parameters .................................................................. 505
Verilog Parameter and Attribute Conflicts ................................. 506
   About Verilog Parameter and Attribute Conflicts .................. 506
   Verilog Parameter and Attribute Conflicts Precedence .......... 506
Verilog Limitations in XST ......................................................... 506
   Verilog Case Sensitivity ....................................................... 507
   Verilog Blocking and Nonblocking Assignments .................. 508
   Verilog Integer Handling .................................................... 509
Verilog Attributes and Meta Comments .................................... 509
   About Verilog Attributes and Meta Comments ..................... 509
   Verilog Attributes and Meta Comments 2001 ....................... 510
   Verilog Meta Comments ..................................................... 510
Verilog Constructs Supported in XST ........................................ 511
   Verilog Constants Supported in XST .................................... 511
   Verilog Data Types Supported in XST ................................... 512
   Verilog Continuous Assignments Supported in XST .............. 513
   Verilog Procedural Assignments Supported in XST .............. 513
   Verilog Design Hierarchies Supported in XST ...................... 517
   Verilog Compiler Directives Supported in XST .................... 517
Verilog System Tasks and Functions Supported in XST .............. 518
Verilog Primitives .................................................................. 519
Verilog Reserved Keywords ...................................................... 520
Verilog-2001 Support in XST ..................................................... 521

Chapter 8: XST Behavioral Verilog Language Support

Behavioral Verilog Variable Declarations .................................. 523
   About Behavioral Verilog Variable Declarations .................... 524
   Behavioral Verilog Variable Declarations Coding Examples .... 524
Behavioral Verilog Initial Values ................................................. 524
   About Behavioral Verilog Initial Values ................................. 524
   Behavioral Verilog Initial Values Coding Examples ............... 525
Behavioral Verilog Local Reset ................................................... 525
   About Behavioral Verilog Local Reset .................................... 525
   Behavioral Verilog Local Reset Coding Examples ................. 525
Behavioral Verilog Arrays ........................................................ 526
Behavioral Verilog Multi-Dimensional Arrays ............................ 526
   About Behavioral Verilog Multi-Dimensional Arrays ............. 526
   Behavioral Verilog Multi-Dimensional Arrays Coding Examples 527
Behavioral Verilog Data Types .................................................... 527
   About Behavioral Verilog Data Types .................................... 527
   Behavioral Verilog Data Types Coding Examples ................... 528
Chapter 9: XST Mixed Language Support

About Mixed Language Support ........................................... 551
Mixed Language Project Files ........................................... 552
VHDL and Verilog Boundary Rules in Mixed Language Projects .... 552
  Instantiating a Verilog Module in a VHDL Design ................. 553
  Instantiating a VHDL Design Unit in a Verilog Design .......... 553
Port Mapping in Mixed Language Projects ............................ 554
  VHDL in Verilog Port Mapping ........................................ 554
  Verilog in VHDL Port Mapping ....................................... 554
  VHDL in Mixed Language Port Mapping ............................. 555
  Verilog in Mixed Language Port Mapping .......................... 555
Generics Support in Mixed Language Projects ....................... 555
Chapter 10: XST Log Files

XST FPGA Log File Contents ......................................................... 561
  XST FPGA Log File Copyright Statement .................................. 561
  XST FPGA Log File Table of Contents .................................. 561
  XST FPGA Log File Synthesis Options Summary ..................... 562
  XST FPGA Log File HDL Compilation .................................... 562
  XST FPGA Log File Design Hierarchy Analyzer ...................... 562
  XST FPGA Log File HDL Analysis ...................................... 562
  XST FPGA Log File HDL Synthesis Report .......................... 562
  XST FPGA Log File Advanced HDL Synthesis Report .............. 562
  XST FPGA Log File Low Level Synthesis ................................. 563
  XST FPGA Log File Partition Report .................................. 563
  XST FPGA Log File Final Report ...................................... 563

Reducing the Size of the XST Log File ................................. 564
  Use Message Filtering ..................................................... 564
  Use Quiet Mode ............................................................ 564
  Use Silent Mode ............................................................ 565
  Hide Specific Messages .................................................... 565

Macros in XST Log Files .......................................................... 566

XST Log File Examples ............................................................ 566

Chapter 11: XST Naming Conventions

XST Net Naming Conventions .................................................... 585
XST Instance Naming Conventions .............................................. 585
XST Name Generation Control .................................................. 586

Chapter 12: XST Command Line Mode

Running XST in Command Line Mode ........................................ 587
XST File Types in Command Line Mode ....................................... 587
Temporary Files in Command Line Mode ................................... 588
Names With Spaces in Command Line Mode ................................ 588

Launching XST in Command Line Mode ....................................... 588
  Launching XST in Command Line Mode Using the XST Shell .... 588
  Launching XST in Command Line Mode Using a Script File ...... 588

Setting Up an XST Script ........................................................... 590
  Setting Up an XST Script Using the Run Command ............... 590
  Setting Up an XST Script Using the Set Command .............. 592
  Setting Up an XST Script Using the Elaborate Command ...... 593

Synthesizing VHDL Designs Using Command Line Mode ............. 593
  Synthesizing VHDL Designs Using Command Line Mode (Example) 593
  Running XST in Script Mode (VHDL) ................................ 595

Synthesizing Verilog Designs Using Command Line Mode ............ 596
Preface

About the XST User Guide

The XST User Guide:

- Describes Xilinx® Synthesis Technology (XST) support for Hardware Description Languages (HDLs), Xilinx devices, and design constraints for the Xilinx ISE™ software suite.
- Discusses FPGA and CPLD optimization and coding techniques when creating designs for use with XST.
- Explains how to run XST from the Project Navigator Process window, and from the command line.

This chapter includes:

- “XST User Guide Contents”
- “Additional Resources”
- “Conventions”

XST User Guide Contents

The XST User Guide includes:

- Chapter 1, “Introduction to the XST User Guide,” provides general information about XST.
- Chapter 2, “XST HDL Coding Techniques,” describes VHDL and Verilog coding techniques for digital logic circuits.
- Chapter 3, “XST FPGA Optimization,” explains how constraints can be used to optimize FPGA devices; explains macro generation; and describes the supported Virtex™ primitives.
- Chapter 4, “XST CPLD Optimization,” discusses CPLD synthesis options and the implementation details for macro generation.
- Chapter 5, “XST Design Constraints,” provides general information about XST design constraints, as well as information about specific constraints.
- Chapter 6, “XST VHDL Language Support,” describes XST support for VHDL.
- Chapter 8, “XST Behavioral Verilog Language Support,” describes XST support for Behavioral Verilog.
- Chapter 9, “XST Mixed Language Support,” describes how to run an XST project that mixes Verilog and VHDL designs.
- Chapter 10, “XST Log Files,” describes the XST log file.
- Chapter 11, “XST Naming Conventions,” describes XST naming conventions.
• Chapter 12, “XST Command Line Mode,” describes how to run XST using the command line.

Additional Resources

To find additional documentation, see the Xilinx website at:

http://www.xilinx.com/literature

To search the Answer Database of silicon, software, and IP questions and answers, or to create a technical support WebCase, see the Xilinx website at:

http://www.xilinx.com/support

Conventions

This document uses the following conventions. An example illustrates each convention.

Typographical

The following typographical conventions are used in this document:

<table>
<thead>
<tr>
<th>Convention</th>
<th>Meaning or Use</th>
<th>Example</th>
</tr>
</thead>
<tbody>
<tr>
<td>Courier font</td>
<td>Messages, prompts, and program files that the system displays</td>
<td>speed grade: - 100</td>
</tr>
<tr>
<td>Courier bold</td>
<td>Literal commands that you enter in a syntactical statement</td>
<td>ngdbuild design_name</td>
</tr>
<tr>
<td>Helvetica bold</td>
<td>Commands that you select from a menu</td>
<td>File &gt; Open</td>
</tr>
<tr>
<td></td>
<td>Keyboard shortcuts</td>
<td>Ctrl+C</td>
</tr>
<tr>
<td>Italic font</td>
<td>Variables in a syntax statement for which you must supply values</td>
<td>ngdbuild design_name</td>
</tr>
<tr>
<td></td>
<td>References to other manuals</td>
<td>See the Development System Reference Guide for more information.</td>
</tr>
<tr>
<td></td>
<td>Emphasis in text</td>
<td>If a wire is drawn so that it overlaps the pin of a symbol, the two nets are not connected.</td>
</tr>
<tr>
<td>Square brackets [ ]</td>
<td>An optional entry or parameter. However, in bus specifications, such as bus[7:0], they are required.</td>
<td>ngdbuild [option_name] design_name</td>
</tr>
<tr>
<td>Braces { }</td>
<td>A list of items from which you must choose one or more</td>
<td>lowpwr =(on</td>
</tr>
<tr>
<td>Vertical bar</td>
<td>Separates items in a list of choices</td>
<td>lowpwr =(on</td>
</tr>
</tbody>
</table>
### Conventions

The following conventions are used in this document:

<table>
<thead>
<tr>
<th>Convention</th>
<th>Meaning or Use</th>
<th>Example</th>
</tr>
</thead>
</table>
| **Vertical ellipsis** | Repetitive material that has been omitted                                   | IOB #1: Name = QOUT’  
IOB #2: Name = CLKN’  
. . .                      |
| **Horizontal ellipsis** | Repetitive material that has been omitted                                  | `allow block` `block_name loc1 loc2... locn;` |

### Online Document

The following conventions are used in this document:

<table>
<thead>
<tr>
<th>Convention</th>
<th>Meaning or Use</th>
<th>Example</th>
</tr>
</thead>
</table>
| **Blue text**      | Cross-reference link to a location in the current file or in another file in the current document | See the section “Additional Resources” for details.  
See “Title Formats” in Chapter 1 for details. |
| **Red text**       | Cross-reference link to a location in another document                        | See Figure 2-5 in the Virtex-II™ Platform FPGA User Guide.             |
| **Blue, underlined text** | Hyperlink to a website (URL)                                                | Go to [http://www.xilinx.com](http://www.xilinx.com) for the latest speed files. |
Chapter 1

Introduction to the XST User Guide

This chapter (Introduction to the XST User Guide) provides general information about XST, and describes the changes to XST in this release. This chapter includes:

- “About XST”
- “What’s New in Release 10.1”
- “Setting XST Options”

About XST

Xilinx® Synthesis Technology (XST) is a Xilinx application that synthesizes Hardware Description Language (HDL) designs to create Xilinx-specific netlist files called NGC files. The NGC file is a netlist that contains both logical design data and constraints. The NGC file takes the place of both Electronic Data Interchange Format (EDIF) and Netlist Constraints File (NCF) files.

For more information about XST, see Xilinx Synthesis Technology (XST) - Frequently Asked Questions (FAQ) available from the Xilinx Support website at http://www.xilinx.com/support. Search for keyword XST FAQ.

What’s New in Release 10.1

Following are the major changes to XST for Release 10.1:

- “Macro Inference”
- “Constraints”
- “Libraries Support”

Macro Inference

- XST uses SRL dedicated resources if the shift register description contains a single asynchronous or synchronous set or reset signal. For more information, see “Shift Registers HDL Coding Techniques.”
- XST provides improved RAM inference reporting. For detailed information about final RAM implementation, see the unit subsections of the Advanced HDL Synthesis step. For more information, see “RAMs and ROMs HDL Coding Techniques.”

Constraints

- To disable automatic DSP resource management, specify a value of -1 for the “DSP Utilization Ratio (DSP_UTILIZATION_RATIO)” constraint.
Chapter 1: Introduction to the XST User Guide

- The “Netlist Hierarchy (-netlist_hierarchy)” command line switch is now accessible from XST Synthesis Options in ISE.
- XST supports the “Save (S / SAVE)” constraint during synthesis optimization.
- The new “Reduce Control Sets (REDUCE_CONTROL_SETS)” command line switch allows control set management in XST for the Virtex-5 device family (LUT6 based architecture) in order to reduce area.
- The new “LUT Combining (LC)” command line switch enables LUT combining for the Virtex-5 device family (LUT6 based architecture) in order to reduce area.

Libraries Support

- XST now supports the new UNIMACRO library. UNIMACRO simplifies instantiation of complex Xilinx primitives. For more information, see “Virtex Primitive Support.”

Setting XST Options

Before synthesizing your design, you can set a variety of options for XST. For more information on setting XST options, see:

- ISE™ Help
- “XST Design Constraints”
- “XST Command Line Mode”

Designs are usually made up of combinatorial logic and macros such as flip-flops, adders, subtractors, counters, FSMs, and RAMs. The macros greatly improve performance of the synthesized designs. It is important to use coding techniques to model the macros so they are optimally processed by XST.

XST first tries to recognize (infer) as many macros as possible. These macros are then passed to the Low Level Optimization step. In order to obtain better optimization results, the macros are either preserved as separate blocks, or merged with surrounded logic. This filtering depends on the type and size of a macro. For example, by default, 2-to-1 multiplexers are not preserved by the optimization engine. Synthesis constraints control the processing of inferred macros. For more information, see “XST Design Constraints.”
Chapter 2

XST HDL Coding Techniques

This chapter (XST HDL Coding Techniques) gives Hardware Description Language (HDL) coding examples for digital logic circuits. This chapter includes:

- “Signed and Unsigned Support in XST”
- “Registers HDL Coding Techniques”
- “Latches HDL Coding Techniques”
- “Tristates HDL Coding Techniques”
- “Counters HDL Coding Techniques”
- “Accumulators HDL Coding Techniques”
- “Shift Registers HDL Coding Techniques”
- “Dynamic Shift Registers HDL Coding Techniques”
- “Multiplexers HDL Coding Techniques”
- “Decoders HDL Coding Techniques”
- “Priority Encoders HDL Coding Techniques”
- “Logical Shifters HDL Coding Techniques”
- “Arithmetic Operators HDL Coding Techniques”
- “Adders, Subtractors, and Adders/Subtractors HDL Coding Techniques”
- “Comparators HDL Coding Techniques”
- “Multipliers HDL Coding Techniques”
- “Sequential Complex Multipliers HDL Coding Techniques”
- “Pipelined Multipliers HDL Coding Techniques”
- “Multiply Adder/Subtractors HDL Coding Techniques”
- “Multiply Accumulate HDL Coding Techniques”
- “Dividers HDL Coding Techniques”
- “Resource Sharing HDL Coding Techniques”
- “RAMs and ROMs HDL Coding Techniques”
- “Pipelined Distributed RAM HDL Coding Techniques”
- “Finite State Machines (FSMs) HDL Coding Techniques”
- “Black Boxes HDL Coding Techniques”

Most sections include:

- A general description of the macro
- A sample log file
• Constraints you can use to control the macro processing in XST
• VHDL and Verilog coding examples, including a schematic diagram and pin descriptions

For more information, see “XST FPGA Optimization” and “XST CPLD Optimization.”
For information on accessing the synthesis templates from Project Navigator, see the ISE™ Help.

Signed and Unsigned Support in XST

When using Verilog or VHDL in XST, some macros, such as adders or counters, can be implemented for signed and unsigned values.

To enable support for signed and unsigned values in Verilog, enable Verilog-2001 as follows:
• In Project Navigator, select Verilog 2001 as instructed in the Synthesis Options topic of ISE Help, or
• Set the -verilog2001 command line option to yes.

For VHDL, depending on the operation and type of the operands, you must include additional packages in your code. For example, to create an unsigned adder, use the arithmetic packages and types that operate on unsigned values shown in Table 2-1, “Unsigned Adder.”

Table 2-1: Unsigned Adder

<table>
<thead>
<tr>
<th>PACKAGE</th>
<th>TYPE</th>
</tr>
</thead>
<tbody>
<tr>
<td>numeric_std</td>
<td>unsigned</td>
</tr>
<tr>
<td>std_logic_arith</td>
<td>unsigned</td>
</tr>
<tr>
<td>std_logic_unsigned</td>
<td>std_logic_vector</td>
</tr>
</tbody>
</table>

To create a signed adder, use the arithmetic packages and types that operate on signed values shown in Table 2-2, “Signed Adder.”

Table 2-2: Signed Adder

<table>
<thead>
<tr>
<th>PACKAGE</th>
<th>TYPE</th>
</tr>
</thead>
<tbody>
<tr>
<td>numeric_std</td>
<td>signed</td>
</tr>
<tr>
<td>std_logic_arith</td>
<td>signed</td>
</tr>
<tr>
<td>std_logic_signed</td>
<td>std_logic_vector</td>
</tr>
</tbody>
</table>

For more information about available types, see the IEEE VHDL Manual.
Registers HDL Coding Techniques

This section discusses Registers HDL Coding Techniques, and includes:

- “About Registers”
- “Registers Log File”
- “Registers Related Constraints”
- “Registers Coding Examples”

About Registers

XST recognizes flip-flops with the following control signals:

- Asynchronous Set/Reset
- Synchronous Set/Reset
- Clock Enable

For more information, see “Specifying INIT and RLOC.”

Registers Log File

The XST log file reports the type and size of recognized flip-flops during the Macro Recognition step.

```
...  
* HDL Synthesis
    *==================================================================

Synthesizing Unit <registers_5>.
  Related source file is "registers_5.vhd".
  Found 4-bit register for signal <Q>.
  Summary:
    inferred 4 D-type flip-flop(s).
  Unit <registers_5> synthesized.

*==================================================================

HDL Synthesis Report

Macro Statistics
# Registers : 1
  4-bit register : 1

*==================================================================

Advanced HDL Synthesis Report

Macro Statistics
# Registers : 4
  Flip-Flops/Latches : 4

...
With the introduction of new device families such as Virtex™-4, XST may optimize different slices of the same register in different ways. For example, XST may push a part of a register into a DSP48 block, while another part may be implemented on slices, or even become a part of a shift register. XST reports the total number of FF bits in the design in the HDL Synthesis Report after the Advanced HDL Synthesis step.

Registers Related Constraints

- “Pack I/O Registers Into IOBs (IOB)”
- “Register Duplication (REGISTER_DUPLICATION)”
- “Equivalent Register Removal (EQUIVALENT_REGISTER_REMOVAL)”
- “Register Balancing (REGISTER_BALANCING)”

Registers Coding Examples

This section gives the following Registers examples:

- “Flip-Flop With Positive-Edge Clock”
- “Flip-Flop With Negative-Edge Clock and Asynchronous Reset”
- “Flip-Flop With Positive-Edge Clock and Synchronous Set”
- “Flip-Flop With Positive-Edge Clock and Clock Enable”
- “4-Bit Register With Positive-Edge Clock, Asynchronous Set, and Clock Enable”

The coding examples in this section are accurate as of the date of publication. Download updates from ftp://ftp.xilinx.com/pub/documentation/misc/examples_v9.zip.

Flip-Flop With Positive-Edge Clock

This section discusses Flip-Flop With Positive-Edge Clock, and includes:

- “Flip-Flop With Positive-Edge Clock Diagram”
- “Flip-Flop With Positive-Edge Clock Pin Descriptions”
- “Flip-Flop With Positive Edge Clock VHDL Coding Example”
- “Flip-Flop With Positive-Edge Clock Verilog Coding Example”

![Figure 2-1: Flip-Flop With Positive-Edge Clock Diagram](image)
Table 2-3:  Flip-Flop With Positive-Edge Clock Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D</td>
<td>Data Input</td>
</tr>
<tr>
<td>C</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>Q</td>
<td>Data Output</td>
</tr>
</tbody>
</table>

Flip-Flop With Positive Edge Clock VHDL Coding Example

```vhdl
library ieee;
use ieee.std_logic_1164.all;

entity registers_1 is
    port(C, D : in std_logic;
         Q    : out std_logic);
end registers_1;

architecture archi of registers_1 is
begin
    process (C)
    begin
        if (C'event and C='1') then
            Q <= D;
        end if;
    end process;
end archi;
```

When using VHDL for a positive-edge clock, instead of using:

```vhdl
if (C'event and C='1') then
```

you can also use:

```vhdl
if (rising_edge(C)) then
```

Flip-Flop With Positive-Edge Clock Verilog Coding Example

```verilog
module v_registers_1 (C, D, Q);
    input  C, D;
    output Q;
    reg    Q;
    always @(posedge C)
    begin
        Q <= D;
    end
endmodule
```
Flip-Flop With Negative-Edge Clock and Asynchronous Reset

This section discusses Flip-Flop With Negative-Edge Clock and Asynchronous Reset, and includes:

- “Flip-Flop With Negative-Edge Clock and Asynchronous Reset Diagram”
- “Flip-Flop With Negative-Edge Clock and Asynchronous Reset Pin Descriptions”
- “Flip-Flop With Negative-Edge Clock and Asynchronous Reset VHDL Coding Example”
- “Flip-Flop With Negative-Edge Clock and Asynchronous Reset Verilog Coding Example”

![Flip-Flop With Negative-Edge Clock and Asynchronous Reset Diagram](image)

*Figure 2-2: Flip-Flop With Negative-Edge Clock and Asynchronous Reset Diagram*

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D</td>
<td>Data Input</td>
</tr>
<tr>
<td>C</td>
<td>Negative-Edge Clock</td>
</tr>
<tr>
<td>CLR</td>
<td>Asynchronous Reset (Active High)</td>
</tr>
<tr>
<td>Q</td>
<td>Data Output</td>
</tr>
</tbody>
</table>

*Table 2-4: Flip-Flop With Negative-Edge Clock and Asynchronous Reset Pin Descriptions*

Flip-Flop With Negative-Edge Clock and Asynchronous Reset VHDL Coding Example

```vhdl
-- Flip-Flop with Negative-Edge Clock and Asynchronous Reset
--
library ieee;
use ieee.std_logic_1164.all;

entity registers_2 is
  port(C, D, CLR : in std_logic;
       Q : out std_logic);
end registers_2;

architecture archi of registers_2 is
begin
  process (C, CLR)
  begin
```

Flip-Flop With Negative-Edge Clock and Asynchronous Reset Verilog Coding Example

```verilog
module flip_flop_neg_edgeclk_async_reset
  (input C, D, CLR, output Q);

  always @(posedge C or negedge CLR)
  begin
    if (CLR == '1')
      Q <= '0';
    else
      Q <= D;
  end
endmodule
```

```verilog
// Flip-Flop with Negative-Edge Clock and Asynchronous Reset
//
// library ieee;
// use ieee.std_logic_1164.all;
//
// entity registers_2 is
//     port(C, D, CLR : in std_logic;
//            Q : out std_logic);
// end registers_2;
//
archi of registers_2 is
begin
```

if (CLR = '1') then
  Q <= '0';
elsif (C'event and C='0') then
  Q <= D;
end if;
end process;
end archi;

Flip-Flop With Negative-Edge Clock and Asynchronous Reset Verilog Coding Example

module v_registers_2 (C, D, CLR, Q);
  input  C, D, CLR;
  output Q;
  reg    Q;

  always @(negedge C or posedge CLR)
  begin
    if (CLR)
      Q <= 1'b0;
    else
      Q <= D;
  end
endmodule

Flip-Flop With Positive-Edge Clock and Synchronous Set

This section discusses Flip-Flop With Positive-Edge Clock and Synchronous Set, and includes:

- “Flip-Flop With Positive-Edge Clock and Synchronous Set Diagram”
- “Flip-Flop With Positive-Edge Clock and Synchronous Set Pin Descriptions”
- “Flip-Flop With Positive-Edge Clock and Synchronous Set VHDL Coding Example”
- “Flip-Flop With Positive-Edge Clock and Synchronous Set Verilog Coding Example”

![Figure 2-3: Flip-Flop With Positive-Edge Clock and Synchronous Set Diagram](image-url)
Chapter 2: XST HDL Coding Techniques

Chapter 2: XST HDL Coding Techniques

Table 2-5: Flip-Flop With Positive-Edge Clock and Synchronous Set Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D</td>
<td>Data Input</td>
</tr>
<tr>
<td>C</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>S</td>
<td>Synchronous Set (Active High)</td>
</tr>
<tr>
<td>QD</td>
<td>Data Output</td>
</tr>
</tbody>
</table>

Flip-Flop With Positive-Edge Clock and Synchronous Set VHDL Coding Example

```vhdl
-- Flip-Flop with Positive-Edge Clock and Synchronous Set
--
library ieee;
use ieee.std_logic_1164.all;

entity registers_3 is
  port(C, D, S : in  std_logic;
       Q       : out std_logic);
end registers_3;

architecture archi of registers_3 is
begin
  process (C)
  begin
    if (C'event and C='1') then
      if (S='1') then
        Q <= '1';
      else
        Q <= D;
      end if;
    end if;
  end process;
end archi;
```

Flip-Flop With Positive-Edge Clock and Synchronous Set Verilog Coding Example

```verilog
// Flip-Flop with Positive-Edge Clock and Synchronous Set
//
module v_registers_3 (C, D, S, Q);
input  C, D, S;
output Q;
reg    Q;

always @(posedge C)
begin
  if (S)
    Q <= 1'b1;
  else
    Q <= D;
end
endmodule
```

Table 2-5: Flip-Flop With Positive-Edge Clock and Synchronous Set Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D</td>
<td>Data Input</td>
</tr>
<tr>
<td>C</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>S</td>
<td>Synchronous Set (Active High)</td>
</tr>
<tr>
<td>QD</td>
<td>Data Output</td>
</tr>
</tbody>
</table>
Flip-Flop With Positive-Edge Clock and Clock Enable

This section discusses Flip-Flop With Positive-Edge Clock and Clock Enable, and includes:

- “Flip-Flop With Positive-Edge Clock and Clock Enable Diagram”
- “Flip-Flop With Positive-Edge Clock and Clock Enable Pin Descriptions”
- “Flip-Flop With Positive-Edge Clock and Clock Enable VHDL Coding Example”
- “Flip-Flop With Positive-Edge Clock and Clock Enable Verilog Coding Example”

---

**Figure 2-4:** Flip-Flop With Positive-Edge Clock and Clock Enable Diagram

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D</td>
<td>Data Input</td>
</tr>
<tr>
<td>C</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>CE</td>
<td>Clock Enable (Active High)</td>
</tr>
<tr>
<td>Q</td>
<td>Data Output</td>
</tr>
</tbody>
</table>

Flip-Flop With Positive-Edge Clock and Clock Enable VHDL Coding Example

```vhdl
-- Flip-Flop with Positive-Edge Clock and Clock Enable
--
library ieee;
use ieee.std_logic_1164.all;

entity registers_4 is
   port(C, D, CE : in std_logic;
       Q        : out std_logic);
end registers_4;

architecture archi of registers_4 is
begin
process (C)
begin
   if (C'event and C='1') then
      if (CE='1') then
         Q <= D;
      end if;
   end if;
end process;
end archi;
```

---

Table 2-6: Flip-Flop With Positive-Edge Clock and Clock Enable Pin Descriptions
Flip-Flop With Positive-Edge Clock and Clock Enable Verilog Coding Example

```verilog
//
// Flip-Flop with Positive-Edge Clock and Clock Enable
//
module v_registers_4 (C, D, CE, Q);
input  C, D, CE;
output Q;
reg    Q;
always @(posedge C)
begin
  if (CE)
    Q <= D;
end
endmodule
```

4-Bit Register With Positive-Edge Clock, Asynchronous Set, and Clock Enable

This section discusses 4-Bit Register With Positive-Edge Clock, Asynchronous Set, and Clock Enable, and includes:

- “Flip-Flop With Positive-Edge Clock and Clock Enable Diagram”
- “4-Bit Register With Positive-Edge Clock, Asynchronous Set, and Clock Enable Pin Descriptions”
- “4-Bit Register With Positive-Edge Clock, Asynchronous Set, and Clock Enable VHDL Coding Example”
- “4-Bit Register With Positive-Edge Clock, Asynchronous Set, and Clock Enable Verilog Coding Example”

![4-Bit Register With Positive-Edge Clock, Asynchronous Set, and Clock Enable Diagram](image)

Table 2-7: 4-Bit Register With Positive-Edge Clock, Asynchronous Set, and Clock Enable Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D</td>
<td>Data Input</td>
</tr>
<tr>
<td>C</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>PRE</td>
<td>Asynchronous Set (Active High)</td>
</tr>
</tbody>
</table>
4-Bit Register With Positive-Edge Clock, Asynchronous Set, and Clock Enable VHDL Coding Example

```vhdl
library ieee;
use ieee.std_logic_1164.all;

entity registers_5 is
  port(C, CE, PRE : in std_logic;
       D          : in std_logic_vector (3 downto 0);
       Q          : out std_logic_vector (3 downto 0));
end registers_5;

architecture archi of registers_5 is
begin
  process (C, PRE)
  begin
    if (PRE='1') then
      Q <= "1111";
    elsif (C'event and C='1') then
      if (CE='1') then
        Q <= D;
      end if;
    end if;
  end process;
end archi;
```

4-Bit Register With Positive-Edge Clock, Asynchronous Set, and Clock Enable Verilog Coding Example

```verilog
module v_registers_5 (C, D, CE, PRE, Q);
  input  C, CE, PRE;
  input  [3:0] D;
  output [3:0] Q;
  reg    [3:0] Q;

  always @(posedge C or posedge PRE)
  begin
    if (PRE)
```

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>CE</td>
<td>Clock Enable (Active High)</td>
</tr>
<tr>
<td>Q</td>
<td>Data Output</td>
</tr>
</tbody>
</table>

Table 2-7: 4-Bit Register With Positive-Edge Clock, Asynchronous Set, and Clock Enable Pin Descriptions (Cont'd)
Latches HDL Coding Techniques

This section discusses Latches HDL Coding Techniques, and includes:

- “About Latches”
- “Latches Log File”
- “Latches Related Constraints”
- “Latches Coding Examples”

About Latches

XST can recognize latches with asynchronous set/reset control signals. Latches can be described using:

- Process (VHDL) and always block (Verilog)
- Concurrent state assignment.

XST does not support Wait statements (VHDL) for latch descriptions.

Latches Log File

The XST log file reports the type and size of recognized latches during the Macro Recognition step.

```plaintext
...  
Synthesizing Unit <latch>.
  Related source file is latch_1.vhd.
  WARNING:Xst:737 - Found 1-bit latch for signal <q>.
  Summary:
    inferred 1 Latch(s).
  Unit <latch> synthesized.

=======================================
HDL Synthesis Report

Macro Statistics
  # Latches : 1
  1-bit latch : 1

=======================================
...  
```

Latches Related Constraints

- “Pack I/O Registers Into IOBs (IOB)”
Latches Coding Examples

This section gives the following Latches examples:

- “Latch With Positive Gate”
- “Latch With Positive Gate and Asynchronous Reset”
- “4-Bit Latch With Inverted Gate and Asynchronous Set”

The coding examples in this section are accurate as of the date of publication. Download updates from ftp://ftp.xilinx.com/pub/documentation/misc/examples_v9.zip.

Latch With Positive Gate

This section discusses Latch With Positive Gate, and includes:

- “Latch With Positive Gate Diagram”
- “Latch With Positive Gate Pin Descriptions”
- “Latch With Positive Gate VHDL Coding Example”
- “Latch With Positive Gate Verilog Coding Example”

Figure 2-6: Latch With Positive Gate Diagram

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D</td>
<td>Data Input</td>
</tr>
<tr>
<td>G</td>
<td>Positive Gate</td>
</tr>
<tr>
<td>Q</td>
<td>Data Output</td>
</tr>
</tbody>
</table>

Latch With Positive Gate VHDL Coding Example

```vhdl
-- Latch with Positive Gate
--
library ieee;
use ieee.std_logic_1164.all;

entity latches_1 is
    port(G, D : in std_logic;
         Q : out std_logic);
end latches_1;

architecture archi of latches_1 is
begin
```

Table 2-8: Latch With Positive Gate Pin Descriptions
process (G, D)
begin
  if (G='1') then
    Q <= D;
  end if;
end process;
end archi;

Latch With Positive Gate Verilog Coding Example

module v_latches_1 (G, D, Q);
  input G, D;
  output Q;
  reg Q;

  always @(G or D)
  begin
    if (G)
      Q = D;
  end
endmodule

Latch With Positive Gate and Asynchronous Reset

This section discusses Latch With Positive Gate and Asynchronous Reset, and includes:

- “Latch With Positive Gate and Asynchronous Reset Diagram”
- “Latch With Positive Gate and Asynchronous Reset Pin Descriptions”
- “Latch With Positive Gate and Asynchronous Reset VHDL Coding Example”
- “Latch With Positive Gate and Asynchronous Reset Verilog Coding Example”

Figure 2-7: Latch With Positive Gate and Asynchronous Reset Diagram
Table 2-9: Latch With Positive Gate and Asynchronous Reset Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D</td>
<td>Data Input</td>
</tr>
<tr>
<td>G</td>
<td>Positive Gate</td>
</tr>
<tr>
<td>CLR</td>
<td>Asynchronous Reset (Active High)</td>
</tr>
<tr>
<td>Q</td>
<td>Data Output</td>
</tr>
</tbody>
</table>

Latch With Positive Gate and Asynchronous Reset VHDL Coding Example

```vhdl
library ieee;
use ieee.std_logic_1164.all;

entity latches_2 is
  port(G, D, CLR : in std_logic;
       Q : out std_logic);
end latches_2;

architecture archi of latches_2 is
begin
  process (CLR, D, G)
  begin
    if (CLR='1') then
      Q <= '0';
    elsif (G='1') then
      Q <= D;
    end if;
  end process;
end archi;
```

Latch With Positive Gate and Asynchronous Reset Verilog Coding Example

```verilog
module v_latches_2 (G, D, CLR, Q);
input G, D, CLR;
output Q;
reg Q;

always @(G or D or CLR)
begin
  if (CLR)
    Q = 1'b0;
  else if (G)
    Q = D;
end
endmodule
```
4-Bit Latch With Inverted Gate and Asynchronous Set

This section discusses 4-Bit Latch With Inverted Gate and Asynchronous Set, and includes:

- “4-Bit Latch With Inverted Gate and Asynchronous Set Diagram”
- “4-Bit Latch With Inverted Gate and Asynchronous Set Pin Descriptions”
- “4-Bit Latch With Inverted Gate and Asynchronous Set VHDL Coding Example”
- “4-Bit Latch With Inverted Gate and Asynchronous Set Verilog Coding Example”

4-Bit Latch With Inverted Gate and Asynchronous Set Diagram

![Diagram of 4-Bit Latch With Inverted Gate and Asynchronous Set]

**Figure 2-8:** 4-Bit Latch With Inverted Gate and Asynchronous Set Diagram

4-Bit Latch With Inverted Gate and Asynchronous Set Pin Descriptions

**Table 2-10:** 4-Bit Latch With Inverted Gate and Asynchronous Set Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D</td>
<td>Data Input</td>
</tr>
<tr>
<td>G</td>
<td>Inverted Gate</td>
</tr>
<tr>
<td>PRE</td>
<td>Asynchronous Preset (Active High)</td>
</tr>
<tr>
<td>Q</td>
<td>Data Output</td>
</tr>
</tbody>
</table>

4-Bit Latch With Inverted Gate and Asynchronous Set VHDL Coding Example

```vhdl
--
-- 4-bit Latch with Inverted Gate and Asynchronous Set
--
library ieee;
use ieee.std_logic_1164.all;

declaration latches_3 is
  port(D : in std_logic_vector(3 downto 0);
       G, PRE : in std_logic;
       Q : out std_logic_vector(3 downto 0));
end latches_3;

architecture archi of latches_3 is
begin
  process (PRE, G, D)
  begin
    if (PRE='1') then
      Q <= "1111":
    elsif (G='0') then
```
Tristates HDL Coding Techniques

This section discusses Tristates HDL Coding Techniques, and includes:

- “About Tristates”
- “Tristates Log File”
- “Tristates Related Constraints”
- “Tristates Coding Examples”

About Tristates

Tristate elements can be described using:

- Combinatorial process (VHDL) and always block (Verilog)
- Concurrent assignment

In the “Tristates Coding Examples,” comparing to 0 instead of 1 infers a BUFT primitive instead of a BUFE macro. The BUFE macro has an inverter on the E pin.

Tristates Log File

The XST log file reports the type and size of recognized tristates during the Macro Recognition step.

```
... Synthesizing Unit <three_st>.
    Related source file is tristates_1.vhd.
    Found 1-bit tristate buffer for signal <o>.
    Summary:
```
inferred 1 Tristate(s).
Unit <three_st> synthesized.

==================================
HDL Synthesis Report

Macro Statistics
# Tristates : 1
  1-bit tristate buffer : 1
==================================
...

Tristates Related Constraints

- “Convert Tristates to Logic (TRISTATE2LOGIC)”

Tristates Coding Examples

This section gives the following Tristate examples:

- “Tristate Description Using Combinatorial Process and Always Block”
- “Tristate Description Using Concurrent Assignment”

The coding examples in this section are accurate as of the date of publication. Download updates from ftp://ftp.xilinx.com/pub/documentation/misc/examples_v9.zip.

Tristate Description Using Combinatorial Process and Always Block

This section discusses Tristate Description Using Combinatorial Process and Always Block, and includes:

- “Tristate Description Using Combinatorial Process and Always Block Diagram”
- “Tristate Description Using Combinatorial Process and Always Block Pin Descriptions”
- “Tristate Description Using Combinatorial Process VHDL Coding Example”
- “Tristate Description Using Combinatorial Always Block Verilog Coding Example”

Figure 2-9: Tristate Description Using Combinatorial Process and Always Block Diagram
Tristate Description Using Combinatorial Process VHDL Coding Example

```vhdl
library ieee;
use ieee.std_logic_1164.all;

entity three_st_1 is
  port(T : in  std_logic;
       I : in  std_logic;
       O : out std_logic);
end three_st_1;

architecture archi of three_st_1 is
begin
  process (I, T)
  begin
    if (T='0') then
      O <= I;
    else
      O <= 'Z';
    end if;
  end process;
end archi;
```

Tristate Description Using Combinatorial Always Block Verilog Coding Example

```verilog
module v_three_st_1 (T, I, O);
input  T, I;
output O;
reg    O;
always @ (T or I)
begin
  if (~T)
    O = I;
  else
    O = 1'bZ;
end
endmodule
```

### Table 2-11: Tristate Description Using Combinatorial Process and Always Block Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>I</td>
<td>Data Input</td>
</tr>
<tr>
<td>T</td>
<td>Output Enable (active Low)</td>
</tr>
<tr>
<td>O</td>
<td>Data Output</td>
</tr>
</tbody>
</table>
Chapter 2: XST HDL Coding Techniques

Tristate Description Using Concurrent Assignment

This section discusses Tristate Description Using Concurrent Assignment, and includes:

- “Tristate Description Using Concurrent Assignment Diagram”
- “Tristate Description Using Concurrent Assignment Pin Descriptions”
- “Tristate Description Using Concurrent Assignment VHDL Coding Example”
- “Tristate Description Using Concurrent Assignment Verilog Coding Example”

![Figure 2-10: Tristate Description Using Concurrent Assignment Diagram](image)

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>I</td>
<td>Data Input</td>
</tr>
<tr>
<td>T</td>
<td>Output Enable (active Low)</td>
</tr>
<tr>
<td>O</td>
<td>Data Output</td>
</tr>
</tbody>
</table>

Tristate Description Using Concurrent Assignment VHDL Coding Example

```vhdl
-- Tristate Description Using Concurrent Assignment
--

library ieee;
use ieee.std_logic_1164.all;

entity three_st_2 is
    port(T : in  std_logic;
         I : in  std_logic;
         O : out std_logic);
end three_st_2;

architecture archi of three_st_2 is
begin
    O <= I when (T='0') else 'Z';
end archi;
```

Tristate Description Using Concurrent Assignment Verilog Coding Example

```verilog
// Tristate Description Using Concurrent Assignment
/

module v_three_st_2 (T, I, O);
```

Table 2-12: Tristate Description Using Concurrent Assignment Pin Descriptions
Counters HDL Coding Techniques

This section discusses Counters HDL Coding Techniques, and includes:

- “About Counters”
- “Counters Log File”
- “Counters Related Constraints”
- “Counters Coding Examples”

About Counters

XST recognizes counters with the following control signals:

- Asynchronous Set/Reset
- Synchronous Set/Reset
- Asynchronous/Synchronous Load (signal or constant or both)
- Clock Enable
- Modes (Up, Down, Up/Down)
- Mixture of all of the above

HDL coding styles for the following control signals are equivalent to those described in “Registers HDL Coding Techniques.”

- Clock
- Asynchronous Set/Reset
- Synchronous Set/Reset

XST supports both unsigned and signed counters.

Counters Log File

The XST log file reports the type and size of recognized counters during the Macro Recognition step.

```
... Synthesizing Unit <counter>.
    Related source file is counters_1.vhd.
    Found 4-bit up counter for signal <tmp>.
    Summary:
        inferred  1 Counter(s).
    Unit <counter> synthesized.

=======================================
HDL Synthesis Report

Macro Statistics
# Counters : 1
```
During synthesis, XST decomposes Counters on Adders and Registers if they do not contain synchronous load signals. This is done to create additional opportunities for timing optimization. Because of this, counters reported during the Macro Recognition step and in the overall statistics of recognized macros may not appear in the final report. Adders and registers are reported instead.

Counters Related Constraints

- “Use DSP48 (USE_DSP48)”
- “DSP Utilization Ratio (DSP_UTILIZATION_RATIO)”
- “Keep (KEEP)”

Counters Coding Examples

This section gives the following Counters examples:

- “4-Bit Unsigned Up Counter With Asynchronous Reset”
- “4-Bit Unsigned Down Counter With Synchronous Set”
- “4-Bit Unsigned Up Counter With Asynchronous Load From Primary Input”
- “4-Bit Unsigned Up Counter With Synchronous Load With Constant”
- “4-Bit Unsigned Up Counter With Asynchronous Reset and Clock Enable”
- “4-Bit Unsigned Up/Down Counter With Asynchronous Reset”
- “4-Bit Signed Up Counter With Asynchronous Reset”
- “4-Bit Signed Up Counter With Asynchronous Reset and Modulo Maximum”

The coding examples in this section are accurate as of the date of publication. Download updates from ftp://ftp.xilinx.com/pub/documentation/misc/examples_v9.zip.

4-Bit Unsigned Up Counter With Asynchronous Reset

This section discusses 4-Bit Unsigned Up Counter With Asynchronous Reset, and includes:

- “4-Bit Unsigned Up Counter With Asynchronous Reset Diagram”
- “4-Bit Unsigned Up Counter With Asynchronous Reset Pin Descriptions”
- “4-Bit Unsigned Up Counter With Asynchronous Reset VHDL Coding Example”
- “4-Bit Unsigned Up Counter With Asynchronous Reset Verilog Coding Example”
4-Bit Unsigned Up Counter With Asynchronous Reset VHDL Coding Example

```vhdl
library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;

entity counters_1 is
    port(C, CLR : in std_logic;
         Q : out std_logic_vector(3 downto 0));
end counters_1;

architecture archi of counters_1 is
    signal tmp: std_logic_vector(3 downto 0);
begin
    process (C, CLR)
    begin
        if (CLR='1') then
            tmp <= "0000";
        elsif (C'event and C='1') then
            tmp <= tmp + 1;
        end if;
    end process;

    Q <= tmp;
end archi;
```

Figure 2-11: 4-Bit Unsigned Up Counter With Asynchronous Reset Diagram

Table 2-13: 4-Bit Unsigned Up Counter With Asynchronous Reset Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>C</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>CLR</td>
<td>Asynchronous Reset (Active High)</td>
</tr>
<tr>
<td>Q</td>
<td>Data Output</td>
</tr>
</tbody>
</table>
4-Bit Unsigned Up Counter With Asynchronous Reset Verilog Coding Example

```verilog
//
// 4-bit unsigned up counter with an asynchronous reset.
//
module v_counters_1 (C, CLR, Q);
    input C, CLR;
    output [3:0] Q;
    reg [3:0] tmp;
    always @(posedge C or posedge CLR)
    begin
        if (CLR)
            tmp <= 4'b0000;
        else
            tmp <= tmp + 1'b1;
    end
    assign Q = tmp;
endmodule
```

4-Bit Unsigned Down Counter With Synchronous Set

This section discusses 4-Bit Unsigned Down Counter With Synchronous Set, and includes:
- “4-Bit Unsigned Down Counter With Synchronous Set VHDL Coding Example”
- “4-Bit Unsigned Down Counter With Synchronous Set Verilog Coding Example”

![Figure 2-12: 4-Bit Unsigned Down Counter With Synchronous Set Diagram](X10527)

Table 2-14: 4-Bit Unsigned Down Counter With Synchronous Set Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>C</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>S</td>
<td>Synchronous Set (Active High)</td>
</tr>
<tr>
<td>Q</td>
<td>Data Output</td>
</tr>
</tbody>
</table>
4-Bit Unsigned Down Counter With Synchronous Set VHDL Coding Example

```vhdl
--
-- 4-bit unsigned down counter with a synchronous set.
--
library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;

entity counters_2 is
    port(C, S : in std_logic;
         Q : out std_logic_vector(3 downto 0));
end counters_2;

architecture archi of counters_2 is
    signal tmp: std_logic_vector(3 downto 0);
begin
    process (C)
    begin
        if (C'event and C='1') then
            if (S='1') then
                tmp <= "1111";
            else
                tmp <= tmp - 1;
            end if;
        end if;
    end process;
    Q <= tmp;
end archi;
```

4-Bit Unsigned Down Counter With Synchronous Set Verilog Coding Example

```verilog
//
// 4-bit unsigned down counter with a synchronous set.
//
module v_counters_2 (C, S, Q);
    input C, S;
    output [3:0] Q;
    reg [3:0] tmp;

    always @(posedge C)
    begin
        if (S)
            tmp <= 4'b1111;
        else
            tmp <= tmp - 1'b1;
    end
    assign Q = tmp;
endmodule
```
4-Bit Unsigned Up Counter With Asynchronous Load From Primary Input

This section discusses 4-Bit Unsigned Up Counter With Asynchronous Load From Primary Input, and includes:

- “4-Bit Unsigned Up Counter With Asynchronous Load From Primary Input Diagram”
- “4-Bit Unsigned Up Counter With Asynchronous Load From Primary Input Pin Descriptions”
- “4-Bit Unsigned Up Counter With Asynchronous Load From Primary Input VHDL Coding Example”
- “4-Bit Unsigned Up Counter With Asynchronous Load From Primary Input Verilog Coding Example”

---

4-Bit Unsigned Up Counter With Asynchronous Load From Primary Input VHDL Coding Example

```vhdl
-- 4-bit Unsigned Up Counter with Asynchronous Load from Primary Input
--
library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;

entity counters_3 is
  port(C, ALOAD : in std_logic;
       D : in std_logic_vector(3 downto 0);
       QD : out std_logic);
end;
```

---

**Figure 2-13:** 4-Bit Unsigned Up Counter With Asynchronous Load From Primary Input Diagram

**Table 2-15:** 4-Bit Unsigned Up Counter With Asynchronous Load From Primary Input Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>C</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>ALOAD</td>
<td>Asynchronous Load (Active High)</td>
</tr>
<tr>
<td>D</td>
<td>Data Input</td>
</tr>
<tr>
<td>Q</td>
<td>Data Output</td>
</tr>
</tbody>
</table>
Q : out std_logic_vector(3 downto 0));
end counters_3;

architecture archi of counters_3 is
  signal tmp: std_logic_vector(3 downto 0);
begin
  process (C, ALOAD, D)
  begin
    if (ALOAD='1') then
      tmp <= D;
    elsif (C'event and C='1') then
      tmp <= tmp + 1;
    end if;
  end process;
  Q <= tmp;
end archi;

4-Bit Unsigned Up Counter With Asynchronous Load From Primary Input Verilog Coding Example

//
//  4-bit Unsigned Up Counter with Asynchronous Load from Primary Input
//
module v_counters_3 (C, ALOAD, D, Q);
input C, ALOAD;
input [3:0] D;
output [3:0] Q;
reg [3:0] tmp;

  always @(posedge C or posedge ALOAD)
  begin
    if (ALOAD)
      tmp <= D;
    else
      tmp <= tmp + 1'b1;
  end

  assign Q = tmp;
endmodule

4-Bit Unsigned Up Counter With Synchronous Load With Constant

This section discusses 4-Bit Unsigned Up Counter With Synchronous Load With Constant, and includes:

- “4-Bit Unsigned Up Counter With Synchronous Load With Constant Diagram”
- “4-Bit Unsigned Up Counter With Synchronous Load With Constant Pin Descriptions”
- “4-Bit Unsigned Up Counter With Synchronous Load With Constant VHDL Coding Example”
- “4-Bit Unsigned Up Counter With Synchronous Load With Constant Verilog Coding Example”
Figure 2-14: 4-Bit Unsigned Up Counter With Synchronous Load With Constant Diagram

Table 2-16: 4-Bit Unsigned Up Counter With Synchronous Load With Constant Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>C</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>SLOAD</td>
<td>Synchronous Load (Active High)</td>
</tr>
<tr>
<td>Q</td>
<td>Data Output</td>
</tr>
</tbody>
</table>

4-Bit Unsigned Up Counter With Synchronous Load With Constant VHDL Coding Example

```vhdl
-- 4-bit Unsigned Up Counter with Synchronous Load with a Constant
--
library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;

entity counters_4 is
  port(C, SLOAD : in std_logic;
       Q : out std_logic_vector(3 downto 0));
end counters_4;

architecture archi of counters_4 is
  signal tmp: std_logic_vector(3 downto 0);
begin
  process (C)
  begin
    if (C'event and C='1') then
      if (SLOAD='1') then
        tmp <= "1010";
      else
        tmp <= tmp + 1;
      end if;
    end if;
  end process;

  Q <= tmp;
end archi;
```
4-Bit Unsigned Up Counter With Synchronous Load With Constant Verilog Coding Example

```verilog
// 4-bitUnsigned Up Counter with Synchronous Load with a Constant
//
module v_counters_4 (C, SLOAD, Q);
  input C, SLOAD;
  output [3:0] Q;
  reg [3:0] tmp;
  always @(posedge C)
  begin
    if (SLOAD)
      tmp <= 4'b1010;
    else
      tmp <= tmp + 1'b1;
  end
  assign Q = tmp;
endmodule
```
4-Bit Unsigned Up Counter With Asynchronous Reset and Clock Enable

This section discusses 4-Bit Unsigned Up Counter With Asynchronous Reset and Clock Enable, and includes:

- “4-Bit Unsigned Up Counter With Asynchronous Reset and Clock Enable Diagram”
- “4-Bit Unsigned Up Counter With Asynchronous Reset and Clock Enable Pin Descriptions”
- “4-Bit Unsigned Up Counter With Asynchronous Reset and Clock Enable VHDL Coding Example”
- “4-Bit Unsigned Up Counter With Asynchronous Reset and Clock Enable Verilog Coding Example”

Figure 2-15: 4-Bit Unsigned Up Counter With Asynchronous Reset and Clock Enable Diagram

Table 2-17: 4-Bit Unsigned Up Counter With Asynchronous Reset and Clock Enable Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>C</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>CLR</td>
<td>Asynchronous Reset (Active High)</td>
</tr>
<tr>
<td>CE</td>
<td>Clock Enable</td>
</tr>
<tr>
<td>Q</td>
<td>Data Output</td>
</tr>
</tbody>
</table>

4-Bit Unsigned Up Counter With Asynchronous Reset and Clock Enable VHDL Coding Example

```vhdl
-- 4-bit Unsigned Up Counter with Asynchronous Reset and Clock Enable
--

library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;

entity counters_5 is
    port(C, CLR, CE : in std_logic;
         Q : out std_logic_vector(3 downto 0));
end entity counters_5;
```
end counters_5;

architecture archi of counters_5 is
  signal tmp: std_logic_vector(3 downto 0);
begin
  process (C, CLR)
  begin
    if (CLR='1') then
      tmp <= "0000";
    elsif (C'event and C='1') then
      if (CE='1') then
        tmp <= tmp + 1;
      end if;
    end if;
  end process;

  Q <= tmp;
end archi;

4-Bit Unsigned Up Counter With Asynchronous Reset and Clock Enable Verilog Coding Example

// 4-bit Unsigned Up Counter with Asynchronous Reset and Clock Enable
//
module v_counters_5 (C, CLR, CE, Q);
  input C, CLR, CE;
  output [3:0] Q;
  reg [3:0] tmp;

  always @(posedge C or posedge CLR)
  begin
    if (CLR)
      tmp <= 4'b0000;
    else if (CE)
      tmp <= tmp + 1'b1;
  end

  assign Q = tmp;
endmodule
4-Bit Unsigned Up/Down Counter With Asynchronous Reset

This section discusses 4-Bit Unsigned Up/Down Counter With Asynchronous Reset, and includes:

- “4-Bit Unsigned Up/Down Counter With Asynchronous Reset Diagram”
- “4-Bit Unsigned Up/Down Counter With Asynchronous Reset Pin Descriptions”
- “4-Bit Unsigned Up/Down Counter With Asynchronous Reset VHDL Coding Example”
- “4-Bit Unsigned Up/Down Counter With Asynchronous Reset Verilog Coding Example”

![Figure 2-16: 4-Bit Unsigned Up/Down Counter With Asynchronous Reset Diagram](image)

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>C</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>CLR</td>
<td>Asynchronous Reset (Active High)</td>
</tr>
<tr>
<td>UP_DOWN</td>
<td>Up/Down Count Mode Selector</td>
</tr>
<tr>
<td>Q</td>
<td>Data Output</td>
</tr>
</tbody>
</table>

4-Bit Unsigned Up/Down Counter With Asynchronous Reset VHDL Coding Example

```vhdl
-- 4-bit Unsigned Up/Down counter with Asynchronous Reset
library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;

entity counters_6 is
port(C, CLR, UP_DOWN : in std_logic;
     Q : out std_logic_vector(3 downto 0));
end counters_6;

architecture archi of counters_6 is
signal tmp: std_logic_vector(3 downto 0);
```
begin
  process (C, CLR)
  begin
    if (CLR='1') then
      tmp <= "0000";
    elsif (C'event and C='1') then
      if (UP_DOWN='1') then
        tmp <= tmp + 1;
      else
        tmp <= tmp - 1;
      end if;
    end if;
  end process;
  Q <= tmp;
end archi;

4-Bit Unsigned Up/Down Counter With Asynchronous Reset Verilog Coding Example

//
// 4-bit Unsigned Up/Down counter with Asynchronous Reset
//
module v_counters_6 (C, CLR, UP_DOWN, Q);
  input C, CLR, UP_DOWN;
  output [3:0] Q;
  reg [3:0] tmp;

  always @(posedge C or posedge CLR)
  begin
    if (CLR)
      tmp <= 4'b0000;
    else if (UP_DOWN)
      tmp <= tmp + 1'b1;
    else
      tmp <= tmp - 1'b1;
  end
  assign Q = tmp;
endmodule
4-Bit Signed Up Counter With Asynchronous Reset

This section discusses 4-Bit Signed Up Counter With Asynchronous Reset, and includes:

- “4-Bit Signed Up Counter With Asynchronous Reset Diagram”
- “4-Bit Signed Up Counter With Asynchronous Reset Pin Descriptions”
- “4-Bit Signed Up Counter With Asynchronous Reset VHDL Coding Example”
- “4-Bit Signed Up Counter With Asynchronous Reset Verilog Coding Example”

![Diagram](Figure 2-17: 4-Bit Signed Up Counter With Asynchronous Reset Diagram)

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>C</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>CLR</td>
<td>Asynchronous Reset (Active High)</td>
</tr>
<tr>
<td>Q</td>
<td>Data Output</td>
</tr>
</tbody>
</table>

**Table 2-19: 4-Bit Signed Up Counter With Asynchronous Reset Pin Descriptions**

4-Bit Signed Up Counter With Asynchronous Reset VHDL Coding Example

```vhdl
-- 4-bit Signed Up Counter with Asynchronous Reset
--

library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_signed.all;

entity counters_7 is
  port (C, CLR : in std_logic;
          Q : out std_logic_vector(3 downto 0));
end counters_7;

architecture archi of counters_7 is
  signal tmp: std_logic_vector(3 downto 0);
begin
  process (C, CLR)
  begin
    if (CLR='1') then
      tmp <= "0000";
  end process;
end archi;
```

```
elsif (C'event and C='1') then
    tmp <= tmp + 1;
end if;
end process;

Q <= tmp;
end archi;

4-Bit Signed Up Counter With Asynchronous Reset Verilog Coding Example

//
// 4-bit Signed Up Counter with Asynchronous Reset
//

module v_counters_7 (C, CLR, Q);
    input C, CLR;
    output signed [3:0] Q;
    reg signed [3:0] tmp;
    always @ (posedge C or posedge CLR)
    begin
        if (CLR)
            tmp <= 4'b0000;
        else
            tmp <= tmp + 1'b1;
    end
    assign Q = tmp;
endmodule
Chapter 2: XST HDL Coding Techniques

4-Bit Signed Up Counter With Asynchronous Reset and Modulo Maximum

This section discusses 4-Bit Signed Up Counter With Asynchronous Reset and Modulo Maximum, and includes:

- “4-Bit Signed Up Counter With Asynchronous Reset and Modulo Maximum Diagram”
- “4-Bit Signed Up Counter With Asynchronous Reset and Modulo Maximum Pin Descriptions”
- “4-Bit Signed Up Counter With Asynchronous Reset and Modulo Maximum VHDL Coding Example”
- “4-Bit Signed Up Counter With Asynchronous Reset and Modulo Maximum Verilog Coding Example”

![Diagram of 4-Bit Signed Up Counter With Asynchronous Reset and Modulo Maximum]

**Figure 2-18:** 4-Bit Signed Up Counter With Asynchronous Reset and Modulo Maximum Diagram

**Table 2-20:** 4-Bit Signed Up Counter With Asynchronous Reset and Modulo Maximum Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>C</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>CLR</td>
<td>Asynchronous Reset (Active High)</td>
</tr>
<tr>
<td>Q</td>
<td>Data Output</td>
</tr>
</tbody>
</table>

4-Bit Signed Up Counter With Asynchronous Reset and Modulo Maximum VHDL Coding Example

```vhdl
-- 4-bit Signed Up Counter with Asynchronous Reset and Modulo Maximum
--
library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_arith.all;

entity counters_8 is
  generic (MAX : integer := 16);
  port(C, CLR : in std_logic;
       Q : out integer range 0 to MAX-1);
end entity counters_8;
```

```vhdl
architecture COUNTER of counters_8 is
begin
  process (C, CLR)
  variable temp : integer range 0 to MAX;
  begin
    if CLR = '1' then
      temp := 0;
    else
      temp := temp + 1;
    end if;

    if temp > MAX then
      Q <= MAX;
    else
      Q <= temp;
    end if;
  end process;
end architecture COUNTER;
```

```vhdl
end entity counters_8;
```
architecture archi of counters_8 is
  signal cnt : integer range 0 to MAX-1;
begin
  process (C, CLR)
  begin
    if (CLR='1') then
      cnt <= 0;
    elsif (rising_edge(C)) then
      cnt <= (cnt + 1) mod MAX ;
      end if;
  end process;
  Q <= cnt;
end archi;

4-Bit Signed Up Counter With Asynchronous Reset and Modulo Maximum Verilog Coding Example

//
// 4-bit Signed Up Counter with Asynchronous Reset and Modulo Maximum
//
module v_counters_8 (C, CLR, Q);
  parameter
    MAX_SQRT = 4,
    MAX = (MAX_SQRT*MAX_SQRT);
  input   C, CLR;
  output [MAX_SQRT-1:0] Q;
  reg    [MAX_SQRT-1:0] cnt;
  always @(posedge C or posedge CLR)
  begin
    if (CLR)
      cnt <= 0;
    else
      cnt <= (cnt + 1) %MAX;
  end
  assign Q = cnt;
endmodule
Accumulators HDL Coding Techniques

This section discusses Accumulators HDL Coding Techniques, and includes:

- “About Accumulators”
- “Accumulators in Virtex-4 and Virtex-5 Devices”
- “Accumulators Log File”
- “Accumulators Related Constraints”
- “Accumulators Coding Examples”

About Accumulators

An accumulator differs from a counter in the nature of the operands of the add and subtract operation.

In a counter, the destination and first operand is a signal or variable and the other operand is a constant equal to 1: \( A <= A + 1 \).

In an accumulator, the destination and first operand is a signal or variable, and the second operand is either:

- A signal or variable: \( A <= A + B \)
- A constant not equal to 1: \( A <= A + \text{Constant} \)

An inferred accumulator can be up, down, or updown. For an updown accumulator, the accumulated data may differ between the up and down mode:

```vhdl
...  
if updown = '1' then  
a <= a + b;  
else  
a <= a - c;  
...  
```

XST can infer an accumulator with the same set of control signals available for counters. For more information, see “Counters HDL Coding Techniques.”

Accumulators in Virtex-4 and Virtex-5 Devices

Virtex-4 and Virtex-5 devices enable accumulators to be implemented on DSP48 resources. XST can push up to two levels of input registers into DSP48 blocks.

XST can implement an accumulator in a DSP48 block if its implementation requires only a single DSP48 resource. If an accumulator macro does not fit in a single DSP48, XST implements the entire macro using slice logic.

Macro implementation on DSP48 resources is controlled by the “Use DSP48 (USE_DSP48)” constraint or command line option, with a default value of \textit{auto}. In this mode, XST implements accumulators taking into account DSP48 resources on the device.

In \textit{auto} mode, to control DSP48 resources for the synthesis use the “DSP Utilization Ratio (DSP_UTILIZATION_RATIO)” constraint. By default, XST tries to utilize all DSP48 resources. For more information, see “DSP48 Block Resources.”

To deliver the best performance, XST by default tries to infer and implement the maximum macro configuration, including as many registers as possible in the DSP48. To shape a macro in a specific way, use the “Keep (KEEP)” constraint. For example, to exclude the first
register stage from the DSP48, place “Keep (KEEP)” constraints on the outputs of these registers.

As with other families, for Virtex-4 and Virtex-5, XST reports the details of inferred accumulators at the HDL Synthesis step. But in the Final Synthesis Report, accumulators are no longer visible, because they are implemented within the MAC implementation mechanism.

Accumulators Log File

The XST log file reports the type and size of recognized accumulators during the Macro Recognition step.

```
... Synthesizing Unit <accum>.
 Related source file is accumulators_1.vhd.
 Found 4-bit up accumulator for signal <tmp>.
 Summary:
 inferred  1 Accumulator(s).
 Unit <accum> synthesized.
```

Accumulators Related Constraints

- “Use DSP48 (USE_DSP48)”
- “DSP Utilization Ratio (DSP_UTILIZATION_RATIO)”
- “Keep (KEEP)”

Accumulators Coding Examples

This section gives the following Accumulators examples:

- “4-Bit Unsigned Up Accumulator With Asynchronous Reset”

The coding examples in this section are accurate as of the date of publication. Download updates from ftp://ftp.xilinx.com/pub/documentation/misc/examples_v9.zip.
4-Bit Unsigned Up Accumulator With Asynchronous Reset

This section discusses 4-Bit Unsigned Up Accumulator With Asynchronous Reset, and includes:

- “4-Bit Unsigned Up Accumulator With Asynchronous Reset Diagram”
- “4-Bit Unsigned Up Accumulator With Asynchronous Reset Pin Descriptions”
- “4-Bit Unsigned Up Accumulator With Asynchronous Reset VHDL Coding Example”
- “4-Bit Unsigned Up Accumulator With Asynchronous Reset Verilog Coding Example”

![4-Bit Unsigned Up Accumulator With Asynchronous Reset Diagram](image)

**Figure 2-19:** 4-Bit Unsigned Up Accumulator With Asynchronous Reset Diagram

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>C</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>CLR</td>
<td>Asynchronous Reset (Active High)</td>
</tr>
<tr>
<td>D</td>
<td>Data Input</td>
</tr>
<tr>
<td>Q</td>
<td>Data Output</td>
</tr>
</tbody>
</table>

**Table 2-21:** 4-Bit Unsigned Up Accumulator With Asynchronous Reset Pin Descriptions

4-Bit Unsigned Up Accumulator With Asynchronous Reset VHDL Coding Example

```vhdl
--
-- 4-bit Unsigned Up Accumulator with Asynchronous Reset
--

library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;

entity accumulators_1 is
  port(C, CLR : in std_logic;
       D : in std_logic_vector(3 downto 0);
       Q : out std_logic_vector(3 downto 0));
end accumulators_1;

architecture archi of accumulators_1 is

```
signal tmp: std_logic_vector(3 downto 0);
begin

process (C, CLR)
begin
  if (CLR='1') then
    tmp <= "0000";
  elsif (C'event and C='1') then
    tmp <= tmp + D;
  end if;
end process;
Q <= tmp;
end archi;

4-Bit Unsigned Up Accumulator With Asynchronous Reset Verilog Coding Example

module v_accumulators_1 (C, CLR, D, Q);

  input C, CLR;
  input [3:0] D;
  output [3:0] Q;
  reg [3:0] tmp;

  always @(posedge C or posedge CLR)
  begin
    if (CLR)
      tmp = 4'b0000;
    else
      tmp = tmp + D;
  end
  assign Q = tmp;
endmodule
Shift Registers HDL Coding Techniques

This section discusses Shift Registers HDL Coding Techniques, and includes:

- “About Shift Registers”
- “Describing Shift Registers”
- “Implementing Shift Registers”
- “Shift Registers Log File”
- “Shift Registers Related Constraints”
- “Shift Registers Coding Examples”

About Shift Registers

In general, a shift register is characterized by the following control and data signals, which are fully recognized by XST:

- Clock
- Serial input
- Asynchronous set/reset
- Synchronous set/reset
- Synchronous/asynchronous parallel load
- Clock enable
- Serial or parallel output. The shift register output mode may be:
  - Serial
    Only the contents of the last flip-flop are accessed by the rest of the circuit
  - Parallel
    The contents of one or several flip-flops, other than the last one, are accessed
- Shift modes: for example, left, right

Describing Shift Registers

Ways to describe shift registers in VHDL include:

- Concatenation operator
  \[ \text{shreg} \leftarrow \text{shreg} \cdot \text{SI}; \]
- For loop construct
  \[
  \text{for } i \text{ in } 0 \text{ to } 6 \text{ loop} \\
  \quad \text{shreg}(i+1) \leftarrow \text{shreg}(i); \\
  \text{end loop;} \\
  \text{shreg}(0) \leftarrow \text{SI};
  \]
- Predefined shift operators; for example, SLL or SRL

For more information, see your VHDL and Verilog language reference manuals.
Implementing Shift Registers

This section discusses Implementing Shift Registers, and includes:

- “Hardware Resources to Implement Shift Registers”
- “SRL16 and SRLC16”
- “SRL16 and SRLC16 Pin Layout Diagrams”

Hardware Resources to Implement Shift Registers

Table 2-22: Hardware Resources to Implement Shift Registers

<table>
<thead>
<tr>
<th></th>
<th>SRL16</th>
<th>SRL16E</th>
<th>SRLC16</th>
<th>SRLC16E</th>
<th>SRLC32E</th>
</tr>
</thead>
<tbody>
<tr>
<td>Virtex™, Virtex-E</td>
<td>Yes</td>
<td>Yes</td>
<td>No</td>
<td>No</td>
<td>No</td>
</tr>
<tr>
<td>Spartan™-II, Spartan-IIIE</td>
<td>Yes</td>
<td>Yes</td>
<td>No</td>
<td>No</td>
<td>No</td>
</tr>
<tr>
<td>Virtex-II, Virtex-II Pro</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>No</td>
</tr>
<tr>
<td>Spartan-3, Spartan-3-E, Spartan-3A</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>No</td>
</tr>
<tr>
<td>Virtex-4</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>No</td>
</tr>
<tr>
<td>Virtex-5</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
</tr>
</tbody>
</table>

SRL16 and SRLC16

Both SRL16 and SRLC16 are available with or without a clock enable.

Synchronous and asynchronous control signals are not available in the SLRC16x primitives. However, XST takes advantage of dedicated SRL resources if a shift register description has only a single asynchronous or synchronous set or reset signal. Such implementation reduces area significantly.

SRL16 and SRLC16 support only LEFT shift operation for a limited number of IO signals:

- clock
- clock enable
- serial data in
- serial data out

If your shift register does have, for instance, a synchronous parallel load, or multiple set or reset signals, no SRL16 is implemented. XST uses specific internal processing which enables it to produce the best final results.

The XST log file reports recognized shift registers when it can be implemented using SRL16.

For more information, see “Specifying INIT and RLOC.”
SRL16 and SRLC16 Pin Layout Diagrams

This section includes:

- “Pin Layout of SRL16E Diagram”
- “Pin Layout of SRLC16 Diagram”

Pin Layout of SRL16E Diagram

![Pin Layout of SRL16E Diagram](image)

Figure 2-20: Pin Layout of SRL16E

Pin Layout of SRLC16 Diagram

![Pin Layout of SRLC16 Diagram](image)

Figure 2-21: Pin Layout of SRLC16

Shift Registers Log File

XST recognizes shift registers in the Low Level Optimization step. The XST log file reports the size of recognized shift registers.

```plaintext
... 
============================================= 
| HDL Synthesis | 
============================================= 

Synthesizing Unit <shift_registers_1>.
```
Related source file is "shift_registers_1.vhd".
Found 8-bit register for signal <tmp>.
Summary:
  inferred  8 D-type flip-flop(s).
Unit <shift_registers_1> synthesized.

==============================================================================
 Advanced HDL Synthesis  
==============================================================================
Advanced HDL Synthesis Report
Macro Statistics
  # Registers : 8
  Flip-Flops : 8

==============================================================================

==============================================================================
 Low Level Synthesis  
==============================================================================
Processing Unit <shift_registers_1>:
  Found 8-bit shift register for signal <tmp_7>.
Unit <shift_registers_1> processed.

Final Register Report
Macro Statistics
  # Shift Registers : 1
  8-bit shift register : 1

... 

Shift Registers Related Constraints
- “Shift Register Extraction (SHREG_EXTRACT)”

Shift Registers Coding Examples
This section gives the following Shift Registers examples:
- “8-Bit Shift-Left Register With Positive-Edge Clock, Serial In and Serial Out”
- “8-Bit Shift-Left Register With Negative-Edge Clock, Clock Enable, Serial In and Serial Out”
- “8-Bit Shift-Left Register With Positive-Edge Clock, Asynchronous Reset, Serial In and Serial Out”
- “8-Bit Shift-Left Register With Positive-Edge Clock, Synchronous Set, Serial In and Serial Out”
- “8-Bit Shift-Left Register With Positive-Edge Clock, Serial In and Parallel Out”
- “8-Bit Shift-Left Register With Positive-Edge Clock, Asynchronous Parallel Load, Serial In and Serial Out”
- “8-Bit Shift-Left Register With Positive-Edge Clock, Synchronous Parallel Load, Serial In and Serial Out”
- “8-Bit Shift-Left/Shift-Right Register With Positive-Edge Clock, Serial In and Parallel Out”

The coding examples in this section are accurate as of the date of publication. Download updates from ftp://ftp.xilinx.com/pub/documentation/misc/examples_v9.zip
8-Bit Shift-Left Register With Positive-Edge Clock, Serial In and Serial Out

This section discusses 8-Bit Shift-Left Register With Positive-Edge Clock, Serial In and Serial Out, and includes:

- “8-Bit Shift-Left Register With Positive-Edge Clock, Serial In and Serial Out Diagram”
- “8-Bit Shift-Left Register With Positive-Edge Clock, Serial In and Serial Out Pin Descriptions”
- “8-Bit Shift-Left Register With Positive-Edge Clock, Serial In and Serial Out VHDL Coding Example”
- “8-Bit Shift-Left Register With Positive-Edge Clock, Serial In and Serial Out Verilog Coding Example”

Figure 2-22: 8-Bit Shift-Left Register With Positive-Edge Clock, Serial In and Serial Out Diagram

Table 2-23: 8-Bit Shift-Left Register With Positive-Edge Clock, Serial In and Serial Out Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>C</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>SI</td>
<td>Serial In</td>
</tr>
<tr>
<td>SO</td>
<td>Serial Output</td>
</tr>
</tbody>
</table>

8-Bit Shift-Left Register With Positive-Edge Clock, Serial In and Serial Out VHDL Coding Example

```vhdl
-- 8-bit Shift-Left Register with Positive-Edge Clock, Serial In, and Serial Out
--
library ieee;
use ieee.std_logic_1164.all;

entity shift_registers_1 is
    port(C, SI : in std_logic;
         SO : out std_logic);
end shift_registers_1;
```
architecture archi of shift_registers_1 is
  signal tmp: std_logic_vector(7 downto 0);
begin

  process (C)
  begin
    if (C'event and C='1') then
      for i in 0 to 6 loop
        tmp(i+1) <= tmp(i);
      end loop;
      tmp(0) <= SI;
    end if;
  end process;

  SO <= tmp(7);
end archi;

8-Bit Shift-Left Register With Positive-Edge Clock, Serial In and Serial Out Verilog Coding Example

//
// 8-bit Shift-Left Register with Positive-Edge Clock,
// Serial In, and Serial Out
//
module v_shift_registers_1 (C, SI, SO);
  input C,SI;
  output SO;
  reg [7:0] tmp;

  always @(posedge C)
  begin
    tmp = {tmp[6:0], SI};
  end

  assign SO = tmp[7];
endmodule

8-Bit Shift-Left Register With Negative-Edge Clock, Clock Enable, Serial In and Serial Out

This section discusses 8-Bit Shift-Left Register With Negative-Edge Clock, Clock Enable, Serial In and Serial Out, and includes:

- “8-Bit Shift-Left Register With Negative-Edge Clock, Clock Enable, Serial In and Serial Out Diagram”
- “8-Bit Shift-Left Register With Negative-Edge Clock, Clock Enable, Serial In and Serial Out Pin Descriptions”
- “8-Bit Shift-Left Register With Negative-Edge Clock, Clock Enable, Serial In and Serial Out VHDL Coding Example”
- “8-Bit Shift-Left Register With Negative-Edge Clock, Clock Enable, Serial In and Serial Out Verilog Coding Example”
8-Bit Shift-Left Register With Negative-Edge Clock, Clock Enable, Serial In and Serial Out

Figure 2-23: 8-Bit Shift-Left Register With Negative-Edge Clock, Clock Enable, Serial In and Serial Out Diagram

Table 2-24: 8-Bit Shift-Left Register With Negative-Edge Clock, Clock Enable, Serial In and Serial Out Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>C</td>
<td>Negative-Edge Clock</td>
</tr>
<tr>
<td>SI</td>
<td>Serial In</td>
</tr>
<tr>
<td>CE</td>
<td>Clock Enable (Active High)</td>
</tr>
<tr>
<td>SO</td>
<td>Serial Output</td>
</tr>
</tbody>
</table>

8-Bit Shift-Left Register With Negative-Edge Clock, Clock Enable, Serial In and Serial Out VHDL Coding Example

```vhdl
-- 8-bit Shift-Left Register with Negative-Edge Clock, Clock Enable, Serial In, and Serial Out
--

library ieee;
use ieee.std_logic_1164.all;

entity shift_registers_2 is
  port(C, SI, CE : in std_logic;
       SO : out std_logic);
end shift_registers_2;

architecture archi of shift_registers_2 is
  signal tmp: std_logic_vector(7 downto 0);
begin
  process (C)
  begin
    if (C'event and C='0') then
      if (CE='1') then
        for i in 0 to 6 loop
          tmp(i+1) <= tmp(i);
        end loop;
        tmp(0) <= SI;
      end if;
    end if;
  end process;
end archi;
```

```
end if;
end process;

SO <= tmp(7);

end archi;

8-Bit Shift-Left Register With Negative-Edge Clock, Clock Enable, Serial In and Serial Out
Verilog Coding Example

//
// 8-bit Shift-Left Register with Negative-Edge Clock, Clock Enable,
// Serial In, and Serial Out
//

module v_shift_registers_2 (C, CE, SI, SO);
  input C, SI, CE;
  output SO;
  reg [7:0] tmp;

  always @(negedge C)
    begin
      if (CE)
        begin
          tmp = {tmp[6:0], SI};
        end
    end

  assign SO = tmp[7];

endmodule
8-Bit Shift-Left Register With Positive-Edge Clock, Asynchronous Reset, Serial In and Serial Out

This section discusses 8-Bit Shift-Left Register With Positive-Edge Clock, Asynchronous Reset, Serial In and Serial Out, and includes:

- “8-Bit Shift-Left Register With Positive-Edge Clock, Asynchronous Reset, Serial In and Serial Out Diagram”
- “8-Bit Shift-Left Register With Positive-Edge Clock, Asynchronous Reset, Serial In and Serial Out Pin Descriptions”
- “8-Bit Shift-Left Register With Positive-Edge Clock, Asynchronous Reset, Serial In and Serial Out VHDL Coding Example”
- “8-Bit Shift-Left Register With Positive-Edge Clock, Asynchronous Reset, Serial In and Serial Out Verilog Coding Example”

---

**Figure 2-24:** 8-Bit Shift-Left Register With Positive-Edge Clock, Asynchronous Reset, Serial In and Serial Out Diagram

**Table 2-25:** 8-Bit Shift-Left Register With Positive-Edge Clock, Asynchronous Reset, Serial In and Serial Out Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>C</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>SI</td>
<td>Serial In</td>
</tr>
<tr>
<td>CLR</td>
<td>Asynchronous Reset (Active High)</td>
</tr>
</tbody>
</table>

8-Bit Shift-Left Register With Positive-Edge Clock, Asynchronous Reset, Serial In and Serial Out VHDL Coding Example

```vhdl
-- 8-bit Shift-Left Register with Positive-Edge Clock, 
-- Asynchronous Reset, Serial In, and Serial Out
--
library ieee;
use ieee.std_logic_1164.all;

entity shift_registers_3 is
  port(C, SI, CLR : in std_logic;
  SO : out std_logic);
end shift_registers_3;

architecture archi of shift_registers_3 is
```
signal tmp: std_logic_vector(7 downto 0);
begin
  process (C, CLR)
  begin
    if (CLR='1') then
      tmp <= (others => '0');
    elsif (C'event and C='1') then
      tmp <= tmp(6 downto 0) & SI;
    end if;
  end process;
  SO <= tmp(7);
end archi;

8-Bit Shift-Left Register With Positive-Edge Clock, Asynchronous Reset, Serial In and Serial Out Verilog Coding Example

//
// 8-bit Shift-Left Register with Positive-Edge Clock,
// Asynchronous Reset, Serial In, and Serial Out
//
module v_shift_registers_3 (C, CLR, SI, SO);
  input C,SI,CLR;
  output SO;
  reg [7:0] tmp;
  always @(posedge C or posedge CLR)
  begin
    if (CLR)
      tmp <= 8'b00000000;
    else
      tmp <= {tmp[6:0], SI};
  end
  assign SO = tmp[7];
endmodule
8-Bit Shift-Left Register With Positive-Edge Clock, Synchronous Set, Serial In and Serial Out

This section discusses 8-Bit Shift-Left Register With Positive-Edge Clock, Synchronous Set, Serial In and Serial Out, and includes:

- “8-Bit Shift-Left Register With Positive-Edge Clock, Synchronous Set, Serial In and Serial Out Diagram”
- “8-Bit Shift-Left Register With Positive-Edge Clock, Synchronous Set, Serial In and Serial Out Pin Descriptions”
- “8-Bit Shift-Left Register With Positive-Edge Clock, Synchronous Set, Serial In and Serial Out VHDL Coding Example”
- “8-Bit Shift-Left Register With Positive-Edge Clock, Synchronous Set, Serial In and Serial Out Verilog Coding Example”

---

```vhdl
library ieee;
use ieee.std_logic_1164.all;
```

---

**Figure 2-25:** 8-Bit Shift-Left Register With Positive-Edge Clock, Synchronous Set, Serial In and Serial Out Diagram

**Table 2-26:** 8-Bit Shift-Left Register With Positive-Edge Clock, Synchronous Set, Serial In and Serial Out Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>C</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>SI</td>
<td>Serial In</td>
</tr>
<tr>
<td>S</td>
<td>Synchronous Set (Active High)</td>
</tr>
<tr>
<td>SO</td>
<td>Serial Output</td>
</tr>
</tbody>
</table>

8-Bit Shift-Left Register With Positive-Edge Clock, Synchronous Set, Serial In and Serial Out VHDL Coding Example

```vhdl
-- 8-bit Shift-Left Register with Positive-Edge Clock, Synchronous Set, Serial In, and Serial Out
```

```vhdl
library ieee;
use ieee.std_logic_1164.all;
```
entity shift_registers_4 is
  port(C, SI, S : in std_logic;
     SO : out std_logic);
end shift_registers_4;

architecture archi of shift_registers_4 is
  signal tmp: std_logic_vector(7 downto 0);
begin
  process (C, S)
  begin
    if (C'event and C='1') then
      if (S='1') then
        tmp <= (others => '1');
      else
        tmp <= tmp(6 downto 0) & SI;
      end if;
    end if;
  end process;

  SO <= tmp(7);
end archi;

8-Bit Shift-Left Register With Positive-Edge Clock, Synchronous Set, Serial In and Serial Out Verilog Coding Example

//
// 8-bit Shift-Left Register with Positive-Edge Clock, Synchronous Set,
// Serial In, and Serial Out
//
module v_shift_registers_4 (C, S, SI, SO);
  input C,SI,S;
  output SO;
  reg [7:0] tmp;

  always @(posedge C)
  begin
    if (S)
      tmp <= 8'b11111111;
    else
      tmp <= {tmp[6:0], SI};
  end

  assign SO = tmp[7];
endmodule
8-Bit Shift-Left Register With Positive-Edge Clock, Serial In and Parallel Out

This section discusses 8-Bit Shift-Left Register with Positive-Edge Clock, Serial In and Parallel Out, and includes:

- “8-Bit Shift-Left Register with Positive-Edge Clock, Serial In and Parallel Out Diagram”
- “8-Bit Shift-Left Register With Positive-Edge Clock, Serial In and Parallel Out Pin Descriptions”
- “8-Bit Shift-Left Register With Positive-Edge Clock, Serial In and Parallel Out VHDL Coding Example”
- “8-Bit Shift-Left Register With Positive-Edge Clock, Serial In and Parallel Out Verilog Coding Example”

---

**Figure 2-26:** 8-Bit Shift-Left Register with Positive-Edge Clock, Serial In and Parallel Out Diagram

---

**Table 2-27:** 8-Bit Shift-Left Register With Positive-Edge Clock, Serial In and Parallel Out Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>C</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>SI</td>
<td>Serial In</td>
</tr>
<tr>
<td>PO</td>
<td>Parallel Output</td>
</tr>
</tbody>
</table>

**8-Bit Shift-Left Register With Positive-Edge Clock, Serial In and Parallel Out VHDL Coding Example**

```vhdl
-- 8-bit Shift-Left Register with Positive-Edge Clock, Serial In, and Parallel Out
--

library ieee;
use ieee.std_logic_1164.all;

entity shift_registers_5 is
    port(C, SI : in std_logic;
         PO : out std_logic_vector(7 downto 0));
end entity shift_registers_5;
```
end shift_registers_5;

architecture archi of shift_registers_5 is
  signal tmp: std_logic_vector(7 downto 0);
begin
  process (C)
  begin
    if (C'event and C='1') then
      tmp <= tmp(6 downto 0)& SI;
    end if;
  end process;
  PO <= tmp;
end archi;

8-Bit Shift-Left Register With Positive-Edge Clock, Serial In and Parallel Out Verilog Coding Example

//
// 8-bit Shift-Left Register with Positive-Edge Clock,
// Serial In, and Parallel Out
//
module v_shift_registers_5 (C, SI, PO);
  input C, SI;
  output [7:0] PO;
  reg [7:0] tmp;
  always @(posedge C)
    tmp <= {tmp[6:0], SI};
  assign PO = tmp;
endmodule

8-Bit Shift-Left Register With Positive-Edge Clock, Asynchronous Parallel Load, Serial In and Serial Out

This section discusses 8-Bit Shift-Left Register With Positive-Edge Clock, Asynchronous Parallel Load, Serial In and Serial Out, and includes:

- “8-Bit Shift-Left Register With Positive-Edge Clock, Asynchronous Parallel Load, Serial In and Serial Out Diagram”
- “8-Bit Shift-Left Register With Positive-Edge Clock, Asynchronous Parallel Load, Serial In and Serial Out Pin Descriptions”
- “8-Bit Shift-Left Register With Positive-Edge Clock, Asynchronous Parallel Load, Serial In and Serial Out VHDL Coding Example”
- “8-Bit Shift-Left Register With Positive-Edge Clock, Asynchronous Parallel Load, Serial In and Serial Out Verilog Coding Example”
Chapter 2: XST HDL Coding Techniques

8-Bit Shift-Left Register With Positive-Edge Clock, Asynchronous Parallel Load, Serial In and Serial Out VHDL Coding Example

```vhdl
library ieee;
use ieee.std_logic_1164.all;

entity shift_registers_6 is
    port(C, SI, ALOAD : in std_logic;
         D : in std_logic_vector(7 downto 0);
         SO : out std_logic);
end shift_registers_6;

architecture archi of shift_registers_6 is
begin
    process (C, ALOAD, D)
    begin
        if (ALOAD='1') then
            tmp <= D;
        elsif (C'event and C='1') then
            tmp <= tmp(6 downto 0) & SI;
    end if;
end process;
end archi;
```

**Figure 2-27:** 8-Bit Shift-Left Register With Positive-Edge Clock, Asynchronous Parallel Load, Serial In and Serial Out Diagram

**Table 2-28:** 8-Bit Shift-Left Register With Positive-Edge Clock, Asynchronous Parallel Load, Serial In and Serial Out Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>C</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>SI</td>
<td>Serial In</td>
</tr>
<tr>
<td>ALOAD</td>
<td>Asynchronous Parallel Load (Active High)</td>
</tr>
<tr>
<td>D</td>
<td>Data Input</td>
</tr>
<tr>
<td>SO</td>
<td>Serial Output</td>
</tr>
</tbody>
</table>

8-Bit Shift-Left Register With Positive-Edge Clock, Asynchronous Parallel Load, Serial In and Serial Out VHDL Coding Example

```vhdl
library ieee;
use ieee.std_logic_1164.all;

entity shift_registers_6 is
    port(C, SI, ALOAD : in std_logic;
         D : in std_logic_vector(7 downto 0);
         SO : out std_logic);
end shift_registers_6;

architecture archi of shift_registers_6 is
begin
    process (C, ALOAD, D)
    begin
        if (ALOAD='1') then
            tmp <= D;
        elsif (C'event and C='1') then
            tmp <= tmp(6 downto 0) & SI;
    end if;
end process;
end archi;
```
end if;
end process;

SO <= tmp(7);
end archi;

8-Bit Shift-Left Register With Positive-Edge Clock, Asynchronous Parallel Load, Serial In and Serial Out
Verilog Coding Example

//
// 8-bit Shift-Left Register with Positive-Edge Clock,
// Asynchronous Parallel Load, Serial In, and Serial Out
//
module v_shift_registers_6 (C, ALOAD, SI, D, SO);
input C,SI,ALOAD;
input [7:0] D;
output SO;
reg [7:0] tmp;

always @(posedge C or posedge ALOAD)
begin
  if (ALOAD)
    tmp <= D;
  else
    tmp <= {tmp[6:0], SI};
end

assign SO = tmp[7];
endmodule

8-Bit Shift-Left Register With Positive-Edge Clock,
Synchronous Parallel Load, Serial In and Serial Out

This section discusses 8-Bit Shift-Left Register With Positive-Edge Clock, Synchronous Parallel Load, Serial In and Serial Out, and includes:

- “8-Bit Shift-Left Register With Positive-Edge Clock, Synchronous Parallel Load, Serial In and Serial Out Diagram”
- “8-Bit Shift-Left Register With Positive-Edge Clock, Synchronous Parallel Load, Serial In and Serial Out Pin Descriptions”
- “8-Bit Shift-Left Register With Positive-Edge Clock, Synchronous Parallel Load, Serial In and Serial Out VHDL Coding Example”
- “8-Bit Shift-Left Register With Positive-Edge Clock, Synchronous Parallel Load, Serial In and Serial Out Verilog Coding Example”
Figure 2-28: 8-Bit Shift-Left Register With Positive-Edge Clock, Synchronous Parallel Load, Serial In and Serial Out Diagram

Table 2-29: 8-Bit Shift-Left Register With Positive-Edge Clock, Synchronous Parallel Load, Serial In and Serial Out Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>C</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>SI</td>
<td>Serial In</td>
</tr>
<tr>
<td>SLOAD</td>
<td>Synchronous Parallel Load (Active High)</td>
</tr>
<tr>
<td>D</td>
<td>Data Input</td>
</tr>
<tr>
<td>SO</td>
<td>Serial Output</td>
</tr>
</tbody>
</table>

8-Bit Shift-Left Register With Positive-Edge Clock, Synchronous Parallel Load, Serial In and Serial Out VHDL Coding Example

```vhdl
--
-- 8-bit Shift-Left Register with Positive-Edge Clock, 
--  Synchronous Parallel Load, Serial In, and Serial Out
--

library ieee;
use ieee.std_logic_1164.all;

entity shift_registers_7 is 
    port(C, SI, SLOAD : in std_logic;
         D : in std_logic_vector(7 downto 0);
         SO : out std_logic);
end shift_registers_7;

architecture archi of shift_registers_7 is 
    signal tmp: std_logic_vector(7 downto 0);
begin 
    process (C)
    begin 
        if (C'event and C='1') then 
            if (SLOAD='1') then 
                tmp <= D;
            else
```
Shift Registers HDL Coding Techniques

8-Bit Shift-Left Register With Positive-Edge Clock, Synchronous Parallel Load, Serial In and Serial Out Verilog Coding Example

```verilog
module v_shift_registers_7 (C, SLOAD, SI, D, SO);
  input C, SI, SLOAD;
  input [7:0] D;
  output SO;
  reg [7:0] tmp;

  always @(posedge C)
  begin
    if (SLOAD)
      tmp <= D;
    else
      tmp <= {tmp[6:0], SI};
  end

  assign SO = tmp[7];
endmodule
```

8-Bit Shift-Left/Shift-Right Register With Positive-Edge Clock, Serial In and Parallel Out

This section discusses 8-Bit Shift-Left/Shift-Right Register With Positive-Edge Clock, Serial In and Parallel Out, and includes:

- “8-Bit Shift-Left/Shift-Right Register With Positive-Edge Clock, Serial In and Parallel Out Diagram”
- “8-Bit Shift-Left/Shift-Right Register With Positive-Edge Clock, Serial In and Parallel Out Pin Descriptions”
- “8-Bit Shift-Left/Shift-Right Register With Positive-Edge Clock, Serial In and Parallel Out VHDL Coding Example”
- “8-Bit Shift-Left/Shift-Right Register With Positive-Edge Clock, Serial In and Parallel Out Verilog Coding Example”
Figure 2-29: 8-Bit Shift-Left/Shift-Right Register With Positive-Edge Clock, Serial In and Parallel Out Diagram

Table 2-30: 8-Bit Shift-Left/Shift-Right Register With Positive-Edge Clock, Serial In and Parallel Out Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>C</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>SI</td>
<td>Serial In</td>
</tr>
<tr>
<td>LEFT_RIGHT</td>
<td>Left/right shift mode selector</td>
</tr>
<tr>
<td>PO</td>
<td>Parallel Output</td>
</tr>
</tbody>
</table>

8-Bit Shift-Left/Shift-Right Register With Positive-Edge Clock, Serial In and Parallel Out VHDL Coding Example

```vhdl
-- 8-bit Shift-Left/Shift-Right Register with Positive-Edge Clock, Serial In, and Parallel Out

library ieee;
use ieee.std_logic_1164.all;

entity shift_registers_8 is
  port(C, SI, LEFT_RIGHT : in std_logic;
       PO : out std_logic_vector(7 downto 0));
end shift_registers_8;

architecture archi of shift_registers_8 is
  signal tmp: std_logic_vector(7 downto 0);
begin
  process (C)
  begin
    if (C'event and C='1') then
      if (LEFT_RIGHT='0') then
        tmp <= tmp(6 downto 0) & SI;
      else
        tmp <= SI & tmp(7 downto 1);
      end if;
    end if;
  end process;
end archi;
```

8-Bit Shift-Left/Shift-Right Register With Positive-Edge Clock, Serial In and Parallel Out Diagram

Figure 2-29: 8-Bit Shift-Left/Shift-Right Register With Positive-Edge Clock, Serial In and Parallel Out Diagram
end process;
PO <= tmp;
end archi;

8-Bit Shift-Left/Shift-Right Register With Positive-Edge Clock, Serial In and Parallel Out
Verilog Coding Example

//
// 8-bit Shift-Left/Shift-Right Register with Positive-Edge Clock,
// Serial In, and Parallel Out
//

module v_shift_registers_8 (C, SI, LEFT_RIGHT, PO);
input C, SI, LEFT_RIGHT;
output [7:0] PO;
reg [7:0] tmp;

always @(posedge C)
begin
  if (LEFT_RIGHT==1'b0)
    tmp <= {tmp[6:0], SI};
  else
    tmp <= {SI, tmp[7:1]};
end

assign PO = tmp;
endmodule

Dynamic Shift Registers HDL Coding Techniques

This section discusses Dynamic Shift Registers HDL Coding Techniques, and includes:

- “About Dynamic Shift Registers”
- “Dynamic Shift Registers Log File”
- “Dynamic Shift Registers Related Constraints”
- “Dynamic Shift Registers Coding Examples”

About Dynamic Shift Registers

XST can infer Dynamic Shift Registers. Once a dynamic shift register has been identified, its characteristics are handed to the XST macro generator for optimal implementation using the primitives shown in Table 2-31, “Implementing Dynamic Shift Registers.”

<table>
<thead>
<tr>
<th></th>
<th>SRL16</th>
<th>SRL16E</th>
<th>SRLC16</th>
<th>SRLC16E</th>
<th>SRLC32E</th>
</tr>
</thead>
<tbody>
<tr>
<td>Virtex, Virtex-E</td>
<td>Yes</td>
<td>Yes</td>
<td>No</td>
<td>No</td>
<td>No</td>
</tr>
<tr>
<td>Spartan-II, Spartan-IIE</td>
<td>Yes</td>
<td>Yes</td>
<td>No</td>
<td>No</td>
<td>No</td>
</tr>
<tr>
<td>Virtex-II, Virtex-II Pro</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>No</td>
</tr>
</tbody>
</table>
Dynamic Shift Registers Log File

The recognition of dynamic shift registers happens in the Advanced HDL Synthesis step. The XST log file reports the size of recognized dynamic shift registers during the Macro Recognition step.

```plaintext
...  
============================================================================  
  * HDL Synthesis  *  
============================================================================

Synthesizing Unit <dynamic_shift_registers_1>.  
Related source file is "dynamic_shift_registers_1.vhd".  
Found 1-bit 16-to-1 multiplexer for signal <Q>.  
Found 16-bit register for signal <SRL_SIG>.  
Summary:  
  inferred  16 D-type flip-flop(s).  
  inferred  1 Multiplexer(s).  
Unit <dynamic_shift_registers_1> synthesized.

============================================================================
  * Advanced HDL Synthesis  *
============================================================================

...  
Synthesizing (advanced) Unit <dynamic_shift_registers_1>.  
Found 16-bit dynamic shift register for signal <Q>.  
Unit <dynamic_shift_registers_1> synthesized (advanced).
```

HDL Synthesis Report

Macro Statistics  
# Shift Registers : 1  
16-bit dynamic shift register : 1

Dynamic Shift Registers Related Constraints

- “Shift Register Extraction (SHREG_EXTRACT)”

Dynamic Shift Registers Coding Examples

This section gives the following Dynamic Shift Registers examples:

- “16-Bit Dynamic Shift Register With Positive-Edge Clock, Serial In and Serial Out”

The coding examples in this section are accurate as of the date of publication. Download updates from ftp://ftp.xilinx.com/pub/documentation/misc/examples_v9.zip.
16-Bit Dynamic Shift Register With Positive-Edge Clock, Serial In and Serial Out

This section discusses 16-Bit Dynamic Shift Register With Positive-Edge Clock, Serial In and Serial Out, and includes:

- “16-Bit Dynamic Shift Register With Positive-Edge Clock, Serial In and Serial Out”
- “16-Bit Dynamic Shift Register With Positive-Edge Clock, Serial In and Serial Out Pin Descriptions”
- “16-Bit Dynamic Shift Register With Positive-Edge Clock, Serial In and Serial Out VHDL Coding Example”
- “16-Bit Dynamic Shift Register With Positive-Edge Clock, Serial In and Serial Out Verilog Coding Example”

![Diagram of 16-Bit Dynamic Shift Register With Positive-Edge Clock, Serial In and Serial Out]

Figure 2-30: 16-Bit Dynamic Shift Register With Positive-Edge Clock, Serial In and Serial Out

Table 2-32, “16-Bit Dynamic Shift Register With Positive-Edge Clock, Serial In and Serial Out Pin Descriptions,” shows pin descriptions for a dynamic register. The register can:

- Be either serial or parallel
- Be left or right
- Have a synchronous or asynchronous reset
- Have a depth up to 16 bits.

Table 2-32: 16-Bit Dynamic Shift Register With Positive-Edge Clock, Serial In and Serial Out Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>C</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>SI</td>
<td>Serial In</td>
</tr>
<tr>
<td>AClr</td>
<td>Asynchronous Reset</td>
</tr>
<tr>
<td>SClr</td>
<td>Synchronous Reset</td>
</tr>
<tr>
<td>SLoad</td>
<td>Synchronous Parallel Load</td>
</tr>
<tr>
<td>Data</td>
<td>Parallel Data Input Port</td>
</tr>
<tr>
<td>ClkEn</td>
<td>Clock Enable</td>
</tr>
</tbody>
</table>
### 16-Bit Dynamic Shift Register With Positive-Edge Clock, Serial In and Serial Out VHDL Coding Example

```vhdl
-- 16-bit dynamic shift register.
--
library IEEE;
use IEEE.std_logic_1164.all;
use IEEE.std_logic_unsigned.all;

entity dynamic_shift_registers_1 is
  port(CLK : in std_logic;
       DATA : in std_logic;
       CE : in std_logic;
       A : in std_logic_vector(3 downto 0);
       Q : out std_logic);
end dynamic_shift_registers_1;

architecture rtl of dynamic_shift_registers_1 is
  constant DEPTH_WIDTH : integer := 16;
  type SRL_ARRAY is array (0 to DEPTH_WIDTH-1) of std_logic;
  -- The type SRL_ARRAY can be array
  -- (0 to DEPTH_WIDTH-1) of
  -- std_logic_vector(BUS_WIDTH downto 0)
  -- or array (DEPTH_WIDTH-1 downto 0) of
  -- std_logic_vector(BUS_WIDTH downto 0)
  -- (the subtype is forward (see below))
  signal SRL_SIG : SRL_ARRAY;

begin
  PROC_SRL16 : process (CLK)
  begin
    if (CLK'event and CLK = '1') then
      if (CE = '1') then
        SRL_SIG <= DATA & SRL_SIG(0 to DEPTH_WIDTH-2);
      end if;
    end if;
  end process;
  Q <= SRL_SIG(conv_integer(A));
end rtl;
```

### Table 2-32: 16-Bit Dynamic Shift Register With Positive-Edge Clock, Serial In and Serial Out Pin Descriptions (Cont’d)

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>LeftRight</td>
<td>Direction selection</td>
</tr>
<tr>
<td>SerialInRight</td>
<td>Serial Input Right for Bidirectional Shift Register</td>
</tr>
<tr>
<td>PSO</td>
<td>Serial or Parallel Output</td>
</tr>
</tbody>
</table>

16-Bit Dynamic Shift Register With Positive-Edge Clock, Serial In and Serial Out VHDL Coding Example

```vhdl
library IEEE;
use IEEE.std_logic_1164.all;
use IEEE.std_logic_unsigned.all;

entity dynamic_shift_registers_1 is
  port(CLK : in std_logic;
       DATA : in std_logic;
       CE : in std_logic;
       A : in std_logic_vector(3 downto 0);
       Q : out std_logic);
end dynamic_shift_registers_1;

architecture rtl of dynamic_shift_registers_1 is
  constant DEPTH_WIDTH : integer := 16;
  type SRL_ARRAY is array (0 to DEPTH_WIDTH-1) of std_logic;
  -- The type SRL_ARRAY can be array
  -- (0 to DEPTH_WIDTH-1) of
  -- std_logic_vector(BUS_WIDTH downto 0)
  -- or array (DEPTH_WIDTH-1 downto 0) of
  -- std_logic_vector(BUS_WIDTH downto 0)
  -- (the subtype is forward (see below))
  signal SRL_SIG : SRL_ARRAY;

begin
  PROC_SRL16 : process (CLK)
  begin
    if (CLK'event and CLK = '1') then
      if (CE = '1') then
        SRL_SIG <= DATA & SRL_SIG(0 to DEPTH_WIDTH-2);
      end if;
    end if;
  end process;
  Q <= SRL_SIG(conv_integer(A));
end rtl;
```
16-Bit Dynamic Shift Register With Positive-Edge Clock, Serial In and Serial Out Verilog Coding Example

    //
    // 16-bit dynamic shift register.
    //

    module v_dynamic_shift_registers_1 (Q, CE, CLK, D, A);
    input CLK, D, CE;
    input [3:0] A;
    output Q;
    reg [15:0] data;

    assign Q = data[A];

    always @(posedge CLK)
    begin
        if (CE == 1'b1)
            data <= {data[14:0], D};
    end

    endmodule

### Multiplexers HDL Coding Techniques

This section discusses Multiplexers HDL Coding Techniques, and includes:

- “About Multiplexers”
- “Multiplexers Case Statements”
- “Multiplexers Log File”
- “Multiplexers Related Constraints”
- “Multiplexers Coding Examples”

#### About Multiplexers

XST supports different description styles for multiplexers (MUXs), such as **If-Then-Else** or **Case**. When writing MUXs, pay special attention in order to avoid common traps. For example, if you describe a MUX using a **Case** statement, and you do not specify all values of the selector, the result may be latches instead of a multiplexer. Writing MUXs you can also use **don't cares** to describe selector values.

During the Macro Inference step, XST makes a decision to infer or not infer the MUXs. For example, if the MUX has several inputs that are the same, then XST can decide not to infer it. If you do want to infer the MUX, force XST by using the MUX_EXTRACT constraint.

If you use Verilog, remember that Verilog **Case** statements can be full or not full, and they can also be parallel or not parallel. A **Case** statement is:

- FULL if all possible branches are specified
- PARALLEL if it does not contain branches that can be executed simultaneously
Multiplexers Case Statements

This section discusses Multiplexers **Case** Statements, and includes:

- “Multiplexers Case Statement Examples”
- “Verilog Case Implementation Style Parameter”
- “Verilog Case Statement Resources”

Multiplexers Case Statement Examples

Following are three examples of **Case** statements:

- “Full and Parallel Case Statement Example”
- “Not Full But Parallel Case Statement Example”
- “Neither Full Nor Parallel Case Statement Example”

Full and Parallel Case Statement Example

```verilog
module full (sel, i1, i2, i3, i4, o1);
input [1:0] sel;
input [1:0] i1, i2, i3, i4;
output [1:0] o1;

reg [1:0] o1;

always @(sel or i1 or i2 or i3 or i4)
begin
    case (sel)
        2'b00: o1 = i1;
        2'b01: o1 = i2;
        2'b10: o1 = i3;
        2'b11: o1 = i4;
    endcase
end
endmodule
```

Not Full But Parallel Case Statement Example

```verilog
module notfull (sel, i1, i2, i3, o1);
input [1:0] sel;
input [1:0] i1, i2, i3;
output [1:0] o1;

reg [1:0] o1;

always @(sel or i1 or i2 or i3)
begin
    case (sel)
        2'b00: o1 = i1;
        2'b01: o1 = i2;
        2'b10: o1 = i3;
    endcase
end
endmodule
```
Neither Full Nor Parallel Case Statement Example

```verilog
module notfull_notparallel (sel1, sel2, i1, i2, o1);
  input [1:0] sel1, sel2;
  input [1:0] i1, i2;
  output [1:0] o1;

  reg [1:0] o1;

  always @ (sel1 or sel2)
  begin
    case (2'b00)
      sel1: o1 = i1;
      sel2: o1 = i2;
    endcase
  end
endmodule
```

XST automatically determines the characteristics of the Case statements and generates logic using multiplexers, priority encoders, and latches that best implement the exact behavior of the Case statement.

Verilog Case Implementation Style Parameter

This characterization of the Case statements can be guided or modified by using the Case Implementation Style parameter. For more information, see “XST Design Constraints.” Accepted values for this parameter are `none`, `full`, `parallel`, and `full-parallel`.

- If `none` (default) is used, XST implements the exact behavior of the Case statements.
- If `full` is used, XST considers that Case statements are complete and avoids latch creation.
- If `parallel` is used, XST considers that the branches cannot occur in parallel and does not use a priority encoder.
- If `full-parallel` is used, XST considers that Case statements are complete and that the branches cannot occur in parallel, therefore saving latches and priority encoders.

Verilog Case Statement Resources

Table 2-33, “Verilog Case Statement Resources,” indicates the resources used to synthesize the “Multiplexers Case Statement Examples” using the four Case Implementation Styles. The term resources means the functionality. For example, if you code the Case statement neither full nor parallel with Case Implementation Style set to `none`, from the functionality point of view, XST implements a priority encoder + latch. But, it does not inevitably mean that XST infers the priority encoder during the Macro Recognition step.

**Table 2-33: Verilog Case Statement Resources**

<table>
<thead>
<tr>
<th>Parameter Value</th>
<th>Case Implementation</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Full</td>
</tr>
<tr>
<td>none</td>
<td>MUX</td>
</tr>
<tr>
<td>parallel</td>
<td>MUX</td>
</tr>
<tr>
<td>full</td>
<td>MUX</td>
</tr>
<tr>
<td>full-parallel</td>
<td>MUX</td>
</tr>
</tbody>
</table>
Specifying **full, parallel** or **full-parallel** may result in an implementation with a behavior that may differ from the behavior of the initial model.

### Multiplexers Log File

The XST log file reports the type and size of recognized MUXs during the Macro Recognition step.

```plaintext
...  
Synthesizing Unit <mux>.  
Related source file is multiplexers_1.vhd.  
Found 1-bit 4-to-1 multiplexer for signal <o>.  
Summary:  
inferred 1 Multiplexer(s).  
Unit <mux> synthesized.  

=====================================  
HDL Synthesis Report  

Macro Statistics  
  # Multiplexers : 1  
  1-bit 4-to-1 multiplexer : 1  

=====================================  
...  
```

### Multiplexers Related Constraints

- “Mux Extraction (MUX_EXTRACT)”
- “Mux Style (MUX_STYLE)”
- “Enumerated Encoding (ENUM_ENCODING)”

### Multiplexers Coding Examples

This section gives the following Multiplexers examples:

- “4-to-1 1-Bit MUX Using IF Statement”
- “4-to-1 1-Bit MUX Using Case Statement”
- “4-to-1 1-Bit MUX Using Tristate Buffers”
- “No 4-to-1 MUX (3-to-1 1-Bit MUX With 1-Bit Latch)”


#### 4-to-1 1-Bit MUX Using IF Statement

This section discusses 4-to-1 1-Bit MUX Using IF Statement, and includes:

- “4-to-1 1-Bit MUX Using IF Statement Diagram”
- “4-to-1 1-Bit MUX Using IF Statement Pin Descriptions”
- “4-to-1 1-Bit MUX Using IF Statement VHDL Coding Example”
- “4-to-1 1-Bit MUX Using IF Statement Verilog Coding Example”
4-to-1 1-Bit MUX Using IF Statement VHDL Coding Example

```vhdl
--
-- 4-to-1 1-bit MUX using an If statement.
--

library ieee;
use ieee.std_logic_1164.all;

entity multiplexers_1 is
  port (a, b, c, d : in std_logic;
       s : in std_logic_vector (1 downto 0);
       o : out std_logic);
end multiplexers_1;

architecture archi of multiplexers_1 is
begin
  process (a, b, c, d, s)
  begin
      if (s = "00") then o <= a;
      elsif (s = "01") then o <= b;
      elsif (s = "10") then o <= c;
      else o <= d;
      end if;
  end process;
end archi;
```

Table 2-34: 4-to-1 1-Bit MUX Using IF Statement Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>a, b, c, d</td>
<td>Data Inputs</td>
</tr>
<tr>
<td>s</td>
<td>MUX Selector</td>
</tr>
<tr>
<td>o</td>
<td>Data Output</td>
</tr>
</tbody>
</table>

Figure 2-31: 4-to-1 1-Bit MUX Using IF Statement Diagram
4-to-1 1-Bit MUX Using IF Statement Verilog Coding Example

```verilog
//
// 4-to-1 1-bit MUX using an If statement.
//
module v_multiplexers_1 (a, b, c, d, s, o);
    input a, b, c, d;
    input [1:0] s;
    output o;
    reg o;

    always @(a or b or c or d or s)
    begin
        if (s == 2'b00) o = a;
        else if (s == 2'b01) o = b;
        else if (s == 2'b10) o = c;
        else o = d;
    end
endmodule
```

4-to-1 1-Bit MUX Using Case Statement

This section discusses 4-to-1 1-Bit MUX Using Case Statement, and includes:

- “4-to-1 1-Bit MUX Using Case Statement Diagram”
- “4-to-1 1-Bit MUX Using Case Statement Pin Descriptions”
- “4-to-1 1-Bit MUX Using Case Statement VHDL Coding Example”
- “4-to-1 1-Bit MUX Using Case Statement Verilog Coding Example”

![4-to-1 1-Bit MUX Using Case Statement Diagram](image)

**Figure 2-32:** 4-to-1 1-Bit MUX Using Case Statement Diagram

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>a, b, c, d</td>
<td>Data Inputs</td>
</tr>
</tbody>
</table>
### Multiplexers HDL Coding Techniques

#### 4-to-1 1-Bit MUX Using Case Statement VHDL Coding Example

```
--
-- 4-to-1 1-bit MUX using a Case statement.
--

library ieee;
use ieee.std_logic_1164.all;

entity multiplexers_2 is
    port (a, b, c, d : in std_logic;
          s : in std_logic_vector (1 downto 0);
          o : out std_logic);
end multiplexers_2;

architecture archi of multiplexers_2 is
begin
    process (a, b, c, d, s)
    begin
        case s is
            when "00" => o <= a;
            when "01" => o <= b;
            when "10" => o <= c;
            when others => o <= d;
        end case;
    end process;
end archi;
```

#### 4-to-1 1-Bit MUX Using Case Statement Verilog Coding Example

```
//
// 4-to-1 1-bit MUX using a Case statement.
//

module v_multiplexers_2 (a, b, c, d, s, o);
    input a, b, c, d;
    input [1:0] s;
    output o;
    reg o;

    always @(a or b or c or d or s)
    begin
        case (s)
            2'b00 : o = a;
            2'b01 : o = b;
            2'b10 : o = c;
            default : o = d;
        endcase
    end
endmodule
```

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>s</td>
<td>MUX Selector</td>
</tr>
<tr>
<td>o</td>
<td>Data Output</td>
</tr>
</tbody>
</table>

### Table 2-35: 4-to-1 1-Bit MUX Using Case Statement Pin Descriptions (Cont’d)

#### 4-to-1 1-Bit MUX Using Case Statement VHDL Coding Example

```
--
-- 4-to-1 1-bit MUX using a Case statement.
--

library ieee;
use ieee.std_logic_1164.all;

entity multiplexers_2 is
    port (a, b, c, d : in std_logic;
          s : in std_logic_vector (1 downto 0);
          o : out std_logic);
end multiplexers_2;

architecture archi of multiplexers_2 is
begin
    process (a, b, c, d, s)
    begin
        case s is
            when "00" => o <= a;
            when "01" => o <= b;
            when "10" => o <= c;
            when others => o <= d;
        end case;
    end process;
end archi;
```

#### 4-to-1 1-Bit MUX Using Case Statement Verilog Coding Example

```
//
// 4-to-1 1-bit MUX using a Case statement.
//

module v_multiplexers_2 (a, b, c, d, s, o);
    input a, b, c, d;
    input [1:0] s;
    output o;
    reg o;

    always @(a or b or c or d or s)
    begin
        case (s)
            2'b00 : o = a;
            2'b01 : o = b;
            2'b10 : o = c;
            default : o = d;
        endcase
    end
endmodule
```
4-to-1 1-Bit MUX Using Tristate Buffers

This section discusses 4-to-1 1-Bit MUX Using Tristate Buffers, and includes:

- “4-to-1 1-Bit MUX Using Tristate Buffers Diagram”
- “4-to-1 1-Bit MUX Using Tristate Buffers Pin Descriptions”
- “4-to-1 1-Bit MUX Using Tristate Buffers VHDL Coding Example”
- “4-to-1 1-Bit MUX Using Tristate Buffers Verilog Coding Example”

![4-to-1 1-Bit MUX Using Tristate Buffers Diagram](image)

**Figure 2-33:** 4-to-1 1-Bit MUX Using Tristate Buffers Diagram

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>a, b, c, d</td>
<td>Data Inputs</td>
</tr>
<tr>
<td>s</td>
<td>MUX Selector</td>
</tr>
<tr>
<td>o</td>
<td>Data Output</td>
</tr>
</tbody>
</table>

**Table 2-36:** 4-to-1 1-Bit MUX Using Tristate Buffers Pin Descriptions

4-to-1 1-Bit MUX Using Tristate Buffers VHDL Coding Example

```vhdl
-- 4-to-1 1-bit MUX using tristate buffers.

library ieee;
use ieee.std_logic_1164.all;

entity multiplexers_3 is
  port (a, b, c, d : in std_logic;
       s : in std_logic_vector (3 downto 0);
       o : out std_logic);
end multiplexers_3;

architecture archi of multiplexers_3 is
begin
  o <= a when (s(0)='0') else 'Z';
  o <= b when (s(1)='0') else 'Z';
  o <= c when (s(2)='0') else 'Z';
  o <= d when (s(3)='0') else 'Z';
end archi;
```
4-to-1 1-Bit MUX Using Tristate Buffers Verilog Coding Example

```verilog
module v_multiplexers_3 (a, b, c, d, s, o);
  input a, b, c, d;
  input [3:0] s;
  output o;
  assign o = s[3] ? a : 1'bz;
  assign o = s[2] ? b : 1'bz;
  assign o = s[1] ? c : 1'bz;
  assign o = s[0] ? d : 1'bz;
endmodule
```

No 4-to-1 MUX (3-to-1 1-Bit MUX With 1-Bit Latch)

This section discusses No 4-to-1 MUX (3-to-1 1-Bit MUX With 1-Bit Latch), and includes:

- “XST HDL Advisor Message Example”
- “3-to-1 1-Bit MUX With 1-Bit Latch Diagram”
- “3-to-1 1-Bit MUX With 1-Bit Latch Pin Descriptions”
- “3-to-1 1-Bit MUX With 1-Bit Latch VHDL Coding Example”
- “3-to-1 1-Bit MUX With 1-Bit Latch Verilog Coding Example”

XST HDL Advisor Message Example

The following XST HDL Advisor Message does not generate a 4-to-1 1-bit MUX, but rather a 3-to-1 MUX With 1-Bit Latch. Since not all selector values were described in the if statement, XST assumes that, for the s=11 case, o keeps its old value, and that a memory element is needed.

```
WARNING:Xst:737 - Found 1-bit latch for signal <o1>.
INFO:Xst - HDL ADVISOR - Logic functions respectively driving the data and gate enable inputs of this latch share common terms. This situation will potentially lead to setup/hold violations and, as a result, to simulation problems. This situation may come from an incomplete case statement (all selector values are not covered). You should carefully review if it was in your intentions to describe such a latch
```
Chapter 2: XST HDL Coding Techniques

### 3-to-1 1-Bit MUX With 1-Bit Latch VHDL Coding Example

```vhdl
-- 3-to-1 1-bit MUX with a 1-bit latch.
--
library ieee;
use ieee.std_logic_1164.all;

entity multiplexers_4 is
  port (a, b, c: in std_logic;
       s : in std_logic_vector (1 downto 0);
       o : out std_logic);
end multiplexers_4;

architecture archi of multiplexers_4 is
begin
  process (a, b, c, s)
  begin
    if (s = "00") then o <= a;
    elsif (s = "01") then o <= b;
    elsif (s = "10") then o <= c;
    end if;
  end process;
end archi;
```

---

**Table 2-37: 3-to-1 1-Bit MUX With 1-Bit Latch Pin Descriptions**

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>a, b, c</td>
<td>Data Inputs</td>
</tr>
<tr>
<td>s</td>
<td>MUX Selector</td>
</tr>
<tr>
<td>o</td>
<td>Data Output</td>
</tr>
</tbody>
</table>

---

**Figure 2-34: 3-to-1 1-Bit MUX With 1-Bit Latch Diagram**
Decoders HDL Coding Techniques

This section discusses Decoders HDL Coding Techniques, and includes:

- “About Decoders”
- “Decoders Log File”
- “Decoders Related Constraints”
- “Decoders Coding Examples”

About Decoders

A decoder is a multiplexer whose inputs are all constant with distinct one-hot (or one-cold) coded values. For more information, see “Multiplexers HDL Coding Techniques.”

Decoders Log File

The XST log file reports the type and size of recognized decoders during the Macro Recognition step.

```
Synthesizing Unit <dec>
Related source file is decoders_1.vhd.
Found 1-of-8 decoder for signal <res>
Summary:
    inferred 1 Decoder(s)
Unit <dec> synthesized.
======================================
HDL Synthesis Report

Macro Statistics
# Decoders: 1
1-of-8 decoder: 1
======================================
...```

3-to-1 1-Bit MUX With 1-Bit Latch Verilog Coding Example

```verbatim
//
// 3-to-1 1-bit MUX with a 1-bit latch.
//
module v_multiplexers_4 (a, b, c, s, o);
    input a, b, c;
    input [1:0] s;
    output o;
    reg o;

    always @(a or b or c or s)
        begin
            if (s == 2'b00) o = a;
            else if (s == 2'b01) o = b;
            else if (s == 2'b10) o = c;
        end
endmodule
```
Chapter 2: XST HDL Coding Techniques

Decoders Related Constraints

- “Decoder Extraction (DECODER_EXTRACT)”

Decoders Coding Examples

The coding examples in this section are accurate as of the date of publication. Download updates from ftp://ftp.xilinx.com/pub/documentation/misc/examples_v9.zip

- “1-of-8 Decoder (One-Hot)”
- “1-of-8 Decoder (One-Cold)”
- “Decoder With Unselected Outputs”

1-of-8 Decoder (One-Hot)

This section discusses 1-of-8 Decoder (One-Hot), and includes:

- “1-of-8 Decoder (One-Hot) Diagram”
- “1-of-8 Decoders (One-Hot) Pin Descriptions”
- “1-of-8 Decoder (One-Hot) VHDL Coding Example”
- “1-of-8 decoder (One-Hot) Verilog Coding Example”

--
-- 1-of-8 decoder (One-Hot)
--

library ieee;
use ieee.std_logic_1164.all;

entity decoders_1 is

1-of-8 decoder (One-Hot) Verilog Coding Example

module v_decoders_1 (sel, res);
  input [2:0] sel;
  output [7:0] res;
  reg [7:0] res;
  always @(sel or res)
  begin
    case (sel)
      3'b000 : res = 8'b00000001;
      3'b001 : res = 8'b00000010;
      3'b010 : res = 8'b00000100;
      3'b011 : res = 8'b00001000;
      3'b100 : res = 8'b00010000;
      3'b101 : res = 8'b00100000;
      3'b110 : res = 8'b01000000;
      default : res = 8'b10000000;
    endcase
  end
endmodule

1-of-8 Decoder (One-Cold)

This section discusses 1-of-8 Decoder (One-Cold), and includes:

- “1-of-8 Decoder (One-Cold) Pin Descriptions”
- “1-of-8 decoder (One-Cold) VHDL Coding Example”
- “1-of-8 Decoder (One-Cold) Verilog Coding Example”

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>s</td>
<td>Selector</td>
</tr>
<tr>
<td>res</td>
<td>Data Output</td>
</tr>
</tbody>
</table>
1-of-8 decoder (One-Cold) VHDL Coding Example

```vhdl
library ieee;
use ieee.std_logic_1164.all;

entity decoders_2 is
  port (sel: in std_logic_vector (2 downto 0);
        res: out std_logic_vector (7 downto 0));
end decoders_2;

architecture archi of decoders_2 is
begin
  res <= "11111110" when sel = "000" else
        "11111101" when sel = "001" else
        "11111011" when sel = "010" else
        "11110111" when sel = "011" else
        "11101111" when sel = "100" else
        "11011111" when sel = "101" else
        "10111111" when sel = "110" else
        "01111111";
end archi;
```

1-of-8 Decoder (One-Cold) Verilog Coding Example

```verilog
module v_decoders_2 (sel, res);
  input [2:0] sel;
  output [7:0] res;
  reg [7:0] res;
  always @(sel)
  begin
    case (sel)
      3'b000 : res = 8'b11111110;
      3'b001 : res = 8'b111111101;
      3'b010 : res = 8'b111111011;
      3'b011 : res = 8'b111110111;
      3'b100 : res = 8'b111101111;
      3'b101 : res = 8'b111011111;
      3'b110 : res = 8'b110111111;
      default : res = 8'b01111111;
    endcase
  end
endmodule
```
Decoder With Unselected Outputs

This section discusses Decoder With Unselected Outputs, and includes:

- “Decoder With Unselected Outputs Pin Descriptions”
- “No Decoder Inference (Unused Decoder Output) VHDL Coding Example”
- “No Decoder Inference (Unused Decoder Output) Verilog Coding Example”
- “No Decoder Inference (Some Selector Values Unused) VHDL Coding Example”
- “No Decoder Inference (Some Selector Values Unused) Verilog Coding Example”

Table 2-40: Decoder With Unselected Outputs Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>s</td>
<td>Selector</td>
</tr>
<tr>
<td>res</td>
<td>Data Output</td>
</tr>
</tbody>
</table>

No Decoder Inference (Unused Decoder Output) VHDL Coding Example

```vhdl
library ieee;
use ieee.std_logic_1164.all;

entity decoders_3 is
  port (sel: in std_logic_vector (2 downto 0);
        res: out std_logic_vector (7 downto 0));
end decoders_3;

architecture archi of decoders_3 is
begin
  res <= "00000001" when sel = "000" else
         "XXXXXXXX" when sel = "001" else
         "00000100" when sel = "010" else
         "00001000" when sel = "011" else
         "00010000" when sel = "100" else
         "00100000" when sel = "101" else
         "01000000" when sel = "110" else
         "10000000";
end archi;
```

No Decoder Inference (Unused Decoder Output) Verilog Coding Example

```verilog
// No Decoder Inference (unused decoder output)
module v_decoders_3 (sel, res);
  input [2:0] sel;
  output [7:0] res;
  reg [7:0] res;

  always @(sel)
  begin
    res <= "00000001" when sel = "000" else
           "XXXXXXXX" when sel = "001" else
           "00000100" when sel = "010" else
           "00001000" when sel = "011" else
           "00010000" when sel = "100" else
           "00100000" when sel = "101" else
           "01000000" when sel = "110" else
           "10000000";
  end
endmodule
```
No Decoder Inference (Some Selector Values Unused) VHDL Coding Example

```vhdl
library ieee;
use ieee.std_logic_1164.all;

entity decoders_4 is
    port (sel: in std_logic_vector (2 downto 0);
          res: out std_logic_vector (7 downto 0));
end decoders_4;

architecture archi of decoders_4 is
begin
    res <= "00000001" when sel = "000" else
          "00000010" when sel = "001" else
          "00000100" when sel = "010" else
          "00001000" when sel = "011" else
          "00010000" when sel = "100" else
          "00100000" when sel = "101" else
    -- 110 and 111 selector values are unused
    "XXXXXXXX";
end archi;
```

No Decoder Inference (Some Selector Values Unused) Verilog Coding Example

```verilog
module v_decoders_4 (sel, res);
    input [2:0] sel;
    output [7:0] res;
    reg [7:0] res;

    always @(sel or res)
    begin
        case (sel)
            3'b000 : res = 8'b00000001;
            3'b001 : res = 8'b00000010;
            3'b010 : res = 8'b00000100;
            3'b011 : res = 8'b00001000;
            3'b100 : res = 8'b00010000;
            3'b101 : res = 8'b00100000;
            3'b110 : res = 8'b01000000;
        default : res = 8'b10000000;
        endcase
    end
endmodule
```
Priority Encoders HDL Coding Techniques

This section discusses Priority Encoders HDL Coding Techniques, and includes:

- “About Priority Encoders”
- “Priority Encoders Log File”
- “Priority Encoders Related Constraints”
- “Priority Encoders Coding Examples”

About Priority Encoders

XST can recognize a priority encoder, but in most cases XST does not infer it. To force priority encoder inference, use “Priority Encoder Extraction (PRIORITY_EXTRACT)” with the value force. Xilinx® recommends that you use “Priority Encoder Extraction (PRIORITY_EXTRACT)” on a signal-by-signal basis. Otherwise, “Priority Encoder Extraction (PRIORITY_EXTRACT)” may guide you towards sub-optimal results.

Priority Encoders Log File

The XST log file reports the type and size of recognized priority encoders during the Macro Recognition step.

```vhd
3'b100 : res = 8'b00010000;
3'b101 : res = 8'b00100000;
// 110 and 111 selector values are unused
default : res = 8'bxxxxxxxx;
endcase
end
endmodule
```

```vhd
Synthesizing Unit <priority>.
 Related source file is priority_encoders_1.vhd.
 Found 3-bit 1-of-9 priority encoder for signal <code>.
 Summary:
  inferred 3 Priority encoder(s).
 Unit <priority> synthesized.
```

HDL Synthesis Report

```
Macro Statistics
 # Priority Encoders : 1
 3-bit 1-of-9 priority encoder : 1
```

...
Priority Encoders Related Constraints

- “Priority Encoder Extraction (PRIORITY_EXTRACT)”

Priority Encoders Coding Examples

The coding examples in this section are accurate as of the date of publication. Download updates from ftp://ftp.xilinx.com/pub/documentation/misc/examples_v9.zip.

- “3-Bit 1-of-9 Priority Encoder”

3-Bit 1-of-9 Priority Encoder

This section discusses 3-Bit 1-of-9 Priority Encoder, and includes:

- “3-Bit 1-of-9 Priority Encoder Pin Descriptions”
- “3-Bit 1-of-9 Priority Encoder VHDL Coding Example”
- “3-Bit 1-of-9 Priority Encoder Verilog Coding Example”

For this example XST may infer a priority encoder. Use “Priority Encoder Extraction (PRIORITY_EXTRACT)” with a value force to force its inference.

Table 2-41: 3-Bit 1-of-9 Priority Encoder Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>sel</td>
<td>Selector</td>
</tr>
<tr>
<td>code</td>
<td>Encoded Output Bus</td>
</tr>
</tbody>
</table>

3-Bit 1-of-9 Priority Encoder VHDL Coding Example

```vhdl
--
-- 3-Bit 1-of-9 Priority Encoder
--

library ieee;
use ieee.std_logic_1164.all;

entity priority_encoder_1 is
    port ( sel : in std_logic_vector (7 downto 0);
             code :out std_logic_vector (2 downto 0));
    attribute priority_extract: string;
    attribute priority_extract of priority_encoder_1: entity is "force";
end priority_encoder_1;

architecture archi of priority_encoder_1 is
begin

    code <= "000" when sel(0) = '1' else
            "001" when sel(1) = '1' else
            "010" when sel(2) = '1' else
            "011" when sel(3) = '1' else
            "100" when sel(4) = '1' else
            "101" when sel(5) = '1' else
            "110" when sel(6) = '1' else
            "111" when sel(7) = '1' else
            "---";

```

| Table 2-41: 3-Bit 1-of-9 Priority Encoder Pin Descriptions |
end archi;

3-Bit 1-of-9 Priority Encoder Verilog Coding Example

    //
    // 3-Bit 1-of-9 Priority Encoder
    //

    (* priority_extract="force" *)
    module v_priority_encoder_1 (sel, code);
       input [7:0] sel;
       output [2:0] code;
       reg    [2:0] code;

       always @(sel)
       begin
           if      (sel[0]) code = 3'b000;
           else if (sel[1]) code = 3'b001;
           else if (sel[2]) code = 3'b010;
           else if (sel[3]) code = 3'b011;
           else if (sel[4]) code = 3'b100;
           else if (sel[5]) code = 3'b101;
           else if (sel[6]) code = 3'b110;
           else if (sel[7]) code = 3'b111;
           else             code = 3'bxxx;
       end
    endmodule

Logical Shifters HDL Coding Techniques

This section discusses Logical Shifters HDL Coding Techniques, and includes:

- “About Logical Shifters”
- “Logical Shifters Log File”
- “Logical Shifters Related Constraints”
- “Logical Shifters Coding Examples”

About Logical Shifters

Xilinx defines a logical shifter as a combinatorial circuit with 2 inputs and 1 output:

- The first input is a data input that is shifted.
- The second input is a selector whose binary value defines the shift distance.
- The output is the result of the shift operation.

All of these I/Os are mandatory. Otherwise, XST does not infer a logical shifter.
Follow these rules when writing your HDL code:

- Use only logical, arithmetic and rotate shift operators. Shift operations that fill vacated positions with values from another signal are not recognized.
- For VHDL, you can use predefined shift (for example, SLL, SRL, ROL) or concatenation operations only. For more information on predefined shift operations, see the IEEE VHDL reference manual.
- Use only one type of shift operation.
- The $n$ value in the shift operation must be incremented or decremented only by 1 for each consequent binary value of the selector.
- The $n$ value can be positive only.
- All values of the selector must be presented.

Logical Shifters Log File

The XST log file reports the type and size of a recognized logical shifter during the Macro Recognition step.

```plaintext
... 
Synthesizing Unit <lshift>.
    Related source file is Logical_Shifters_1.vhd.
    Found 8-bit shifter logical left for signal <so>.
    Summary:
    inferred 1 Combinational logic shifter(s).
Unit <lshift> synthesized.
...
================================
HDL Synthesis Report

Macro Statistics
  # Logic shifters : 1
  8-bit shifter logical left : 1
================================
```

Logical Shifters Related Constraints

- “Logical Shifter Extraction (SHIFT_EXTRACT)”

Logical Shifters Coding Examples

The coding examples in this section are accurate as of the date of publication. Download updates from ftp://ftp.xilinx.com/pub/documentation/misc/examples_v9.zip.

- “Logical Shifter One”
- “Logical Shifter Two”
- “Logical Shifter Three”
Logical Shifter One

This section discusses Logical Shifter One, and includes:

- “Logical Shifter One Diagram”
- “Logical Shifter One Pin Descriptions”
- “Logical Shifter One VHDL Coding Example”
- “Logical Shifter One Verilog Coding Example”

### Logical Shifter One Diagram

![Logical Shifter One Diagram](image)

### Table 2-42: Logical Shifter One Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>DI</td>
<td>Data Input</td>
</tr>
<tr>
<td>SEL</td>
<td>Shift Distance Selector</td>
</tr>
<tr>
<td>SO</td>
<td>Data Output</td>
</tr>
</tbody>
</table>

### Logical Shifter One VHDL Coding Example

```vhdl
-- Following is the VHDL code for a logical shifter.
library ieee;
use ieee.std_logic_1164.all;
use ieee.numeric_std.all;

entity logical_shifters_1 is
  port(DI : in unsigned(7 downto 0);
       SEL : in unsigned(1 downto 0);
       SO : out unsigned(7 downto 0));
end logical_shifters_1;

architecture archi of logical_shifters_1 is
begin
  with SEL select
    SO <= DI when "00",
         DI sll 1 when "01",
         DI sll 2 when "10",
         DI sll 3 when others;
end archi;
```

```
Chapter 2: XST HDL Coding Techniques

Logical Shifter One Verilog Coding Example

```vhdl
//
// Following is the Verilog code for a logical shifter.
//
module v_logical_shifters_1 (DI, SEL, SO);
input [7:0] DI;
input [1:0] SEL;
output [7:0] SO;
reg [7:0] SO;
always @(DI or SEL)
begin
  case (SEL)
    2'b00 : SO = DI;
    2'b01 : SO = DI << 1;
    2'b10 : SO = DI << 2;
    default : SO = DI << 3;
  endcase
end
endmodule
```

Logical Shifter Two

This section discusses Logical Shifter Two, and includes:

- “Logical Shifter Two Pin Descriptions”
- “Logical Shifter Two VHDL Coding Example”
- “Logical Shifter Two Verilog Coding Example”

XST does not infer a logical shifter for Logical Shifter Two, since not all selector values are presented.

Table 2-43: Logical Shifter Two Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>DI</td>
<td>Data Input</td>
</tr>
<tr>
<td>SEL</td>
<td>Shift Distance Selector</td>
</tr>
<tr>
<td>SO</td>
<td>Data Output</td>
</tr>
</tbody>
</table>

Logical Shifter Two VHDL Coding Example

```vhdl
--
-- XST does not infer a logical shifter for this example,
-- as not all of the selector values are presented.
--
library ieee;
use ieee.std_logic_1164.all;
use ieee.numeric_std.all;

entity logical_shifters_2 is
  port(DI : in unsigned(7 downto 0);
       SEL : in unsigned(1 downto 0);
       SO : out unsigned(7 downto 0));
end logical_shifters_2;
```
architecture archi of logical_shifters_2 is
begin
    with SEL select
    SO <= DI when "00",
    DI sll 1 when "01",
    DI sll 2 when others;
end archi;

Logical Shifter Two Verilog Coding Example

//
// XST does not infer a logical shifter for this example,
// as not all of the selector values are presented.
//
module v_logical_shifters_2 (DI, SEL, SO);
input [7:0] DI;
input [1:0] SEL;
output [7:0] SO;
reg [7:0] SO;

always @({DI or SEL})
begin
    case (SEL)
    2'b00 : SO = DI;
    2'b01 : SO = DI << 1;
    default : SO = DI << 2;
    endcase
end
endmodule

Logical Shifter Three

This section discusses Logical Shifter Three, and includes:

- “Logical Shifter Three Pin Descriptions”
- “Logical Shifter Three VHDL Coding Example”
- “Logical Shifter Three Verilog Coding Example”

XST does not infer a logical shifter for this example, as the value is not incremented by 1 for each consequent binary value of the selector.

Table 2-44: Logical Shifter Three Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>DI</td>
<td>Data Input</td>
</tr>
<tr>
<td>SEL</td>
<td>Shift Distance Selector</td>
</tr>
<tr>
<td>SO</td>
<td>Data Output</td>
</tr>
</tbody>
</table>

Logical Shifter Three VHDL Coding Example

--
-- XST does not infer a logical shifter for this example,
-- as the value is not incremented by 1 for each consequent
-- binary value of the selector.
--
library ieee;
use ieee.std_logic_1164.all;
use ieee.numeric_std.all;

entity logical_shifters_3 is
  port(DI : in unsigned(7 downto 0);
       SEL : in unsigned(1 downto 0);
       SO : out unsigned(7 downto 0));
end logical_shifters_3;

architecture archi of logical_shifters_3 is
begin
  with SEL select
  SO <= DI when "00",
       DI sll 1 when "01",
       DI sll 3 when "10",
       DI sll 2 when others;
end archi;

Logical Shifter Three Verilog Coding Example

module v_logical_shifters_3 (DI, SEL, SO);
  input [7:0] DI;
  input [1:0] SEL;
  output [7:0] SO;
  reg[7:0] SO;
  always @(DI or SEL)
  begin
    case (SEL)
    2'b00 : SO = DI;
    2'b01 : SO = DI << 1;
    2'b10 : SO = DI << 3;
    default : SO = DI << 2;
    endcase
  end
endmodule
Arithmetic Operators HDL Coding Techniques

This section discusses Arithmetic Operators HDL Coding Techniques, and includes:

- “About Arithmetic Operators”
- “Arithmetic Operators Log File”
- “Arithmetic Operators Related Constraints”
- “Arithmetic Operators Coding Examples”

About Arithmetic Operators

XST supports the following arithmetic operators:

- Adders with:
  - Carry In
  - Carry Out
  - Carry In/Out
- Subtractors
- Adders/Subtractors
- Comparators (=, /=,<, <=, >, >=)
- Multipliers
- Dividers

Adders, subtractors, comparators and multipliers are supported for signed and unsigned operators.

For more information on signed and unsigned operators support in VHDL, see “Registers HDL Coding Techniques.”

Moreover, XST performs resource sharing for adders, subtractors, adders/subtractors and multipliers.

Arithmetic Operators Log File

The XST log file reports the type and size of recognized adder, subtractor and adder/subtractor during the Macro Recognition step.

...  
Synthesizing Unit <adder>.
  Related source file is arithmetic_operations_1.vhd.
  Found 8-bit adder for signal <sum>.
  Summary:
    inferred 1 Adder/Subtractor(s).
  Unit <adder> synthesized.

================================
HDL Synthesis Report

Macro Statistics
# Adders/Subtractors : 1
8-bit adder : 1
================================
Chapter 2: XST HDL Coding Techniques

Arithmetic Operators Related Constraints

- "Use DSP48 (USE_DSP48)"
- "DSP Utilization Ratio (DSP_UTILIZATION_RATIO)"
- "Keep (KEEP)"

Arithmetic Operators Coding Examples

The coding examples in this section are accurate as of the date of publication. Download updates from ftp://ftp.xilinx.com/pub/documentation/misc/examples_v9.zip. For examples of Arithmetic Operators, see the examples contained in the following sections:

- "Adders, Subtractors, and Adders/Subtractors HDL Coding Techniques"
- "Comparators HDL Coding Techniques"
- "Multipliers HDL Coding Techniques"
- "Sequential Complex Multipliers HDL Coding Techniques"
- "Pipelined Multipliers HDL Coding Techniques"
- "Multiply Adder/Subtractors HDL Coding Techniques"
- "Multiply Accumulate HDL Coding Techniques"
- "Dividers HDL Coding Techniques"
- "Resource Sharing HDL Coding Techniques"

Adders, Subtractors, and Adders/Subtractors HDL Coding Techniques

This section discusses Adders, Subtractors, and Adders/Subtractors HDL Coding Techniques, and includes:

- "About Adders, Subtractors, and Adders/Subtractors"
- "Adders, Subtractors, and Adders/Subtractors Log File"
- "Adders, Subtractors, and Adders/Subtractors Related Constraints"
- "Adders, Subtractors, and Adders/Subtractors Coding Examples"

About Adders, Subtractors, and Adders/Subtractors

The Virtex-4, Virtex-5, and Spartan-3A D families allow adders/subtractors to be implemented on DSP48 resources. XST supports the one level of output registers into DSP48 blocks. If the Carry In or Add/Sub operation selectors are registered, XST pushes these registers into the DSP48 as well.

XST can implement an adder/subtractor in a DSP48 block if its implementation requires only a single DSP48 resource. If an adder/subtractor macro does not fit in a single DSP48, XST implements the entire macro using slice logic.

Macro implementation on DSP48 blocks is controlled by "DSP Utilization Ratio (DSP_UTILIZATION_RATIO)" with a default value of auto. In auto mode, if an adder/subtractor is a part of a more complex macro such as a filter, XST automatically places it on the DSP block. Otherwise, XST implements adders/subtractors using LUTs. Set the value of "Use DSP48 (USE_DSP48)" to yes to force XST to push these macros into a DSP48. When placing an Adder/Subtractor on a DSP block, XST checks to see if it is
connected to other DSP chains. If so, XST tries to take advantage of fast DSP connections, and connects this adder/subtractor to the DSP chain using these fast connections.

When implementing adders/subtractors on DSP48 blocks, XST performs automatic DSP48 resource control.

To deliver the best performance, XST by default tries to infer and implement the maximum macro configuration, including as many registers in the DSP48 as possible. Use the “Keep (KEEP)” constraint to shape a macro in a specific way. For example, to exclude the first register stage from the DSP48, place “Keep (KEEP)” constraints on the outputs of these registers.

Adders, Subtractors, and Adders/Subtractors Log File

```
Synthesizing Unit <v_adders_4>.
Related source file is "v_adders_4.v".
Found 8-bit adder carry in/out for signal <$addsub0000>.
Summary:
inferred 1 Adder/Subtractor(s).
Unit <v_adders_4> synthesized.
```

Adders, Subtractors, and Adders/Subtractors Related Constraints

- “Use DSP48 (USE_DSP48)”
- “DSP Utilization Ratio (DSP_UTILIZATION_RATIO)”
- “Keep (KEEP)”

Adders, Subtractors, and Adders/Subtractors Coding Examples

The coding examples in this section are accurate as of the date of publication. Download updates from ftp://ftp.xilinx.com/pub/documentation/misc/examples_v9.zip.

- “Unsigned 8-Bit Adder”
- “Unsigned 8-Bit Adder With Carry In”
- “Unsigned 8-Bit Adder With Carry Out”
- “Unsigned 8-Bit Adder With Carry In and Carry Out”
- “Signed 8-Bit Adder”
- “Unsigned 8-Bit Subtractor”
- “Unsigned 8-Bit Subtractor With Borrow In”
- “Unsigned 8-Bit Adder/Subtractor”
Unsigned 8-Bit Adder

This section discusses Unsigned 8-Bit Adder, and includes:

- “Unsigned 8-Bit Adder Diagram”
- “Unsigned 8-Bit Adder Pin Descriptions”
- “Unsigned 8-Bit Adder VHDL Coding Example”
- “Unsigned 8-Bit Adder Verilog Coding Example”

Unsigned 8-Bit Adder VHDL Coding Example

```vhdl
--
-- Unsigned 8-bit Adder
--

library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;

entity adders_1 is
  port(A,B : in std_logic_vector(7 downto 0);
       SUM : out std_logic_vector(7 downto 0));
end adders_1;

architecture archi of adders_1 is
begin
  SUM <= A + B;
end archi;
```

Figure 2-37: Unsigned 8-Bit Adder Diagram

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>A, B</td>
<td>Add Operands</td>
</tr>
<tr>
<td>SUM</td>
<td>Add Result</td>
</tr>
</tbody>
</table>

Table 2-45: Unsigned 8-Bit Adder Pin Descriptions
Unsigned 8-Bit Adder Verilog Coding Example

```verilog
//
// Unsigned 8-bit Adder
//

module v_adders_1(A, B, SUM);
  input [7:0] A;
  input [7:0] B;
  output [7:0] SUM;
  assign SUM = A + B;
endmodule
```

Unsigned 8-Bit Adder With Carry In

This section discusses Unsigned 8-Bit Adder With Carry In, and includes:

- “Unsigned 8-Bit Adder With Carry In Diagram”
- “Unsigned 8-Bit Adder With Carry In Pin Descriptions”
- “Unsigned 8-Bit Adder With Carry In VHDL Coding Example”
- “Unsigned 8-Bit Adder With Carry In Verilog Coding Example”

![Figure 2-38: Unsigned 8-Bit Adder With Carry In Diagram](image)

**Table 2-46:** Unsigned 8-Bit Adder With Carry In Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>A, B</td>
<td>Add Operands</td>
</tr>
<tr>
<td>CI</td>
<td>Carry In</td>
</tr>
<tr>
<td>SUM</td>
<td>Add Result</td>
</tr>
</tbody>
</table>

Unsigned 8-Bit Adder With Carry In VHDL Coding Example

```vhdl
--
-- Unsigned 8-bit Adder with Carry In
--

library ieee;
```
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;

entity adders_2 is
    port(A,B : in std_logic_vector(7 downto 0);
         CI : in std_logic;
         SUM : out std_logic_vector(7 downto 0));
end adders_2;

architecture archi of adders_2 is
begin
    SUM <= A + B + CI;
end archi;

Unsigned 8-Bit Adder With Carry In Verilog Coding Example

module v_adders_2(A, B, CI, SUM);
    input [7:0] A;
    input [7:0] B;
    input CI;
    output [7:0] SUM;
    assign SUM = A + B + CI;
endmodule

Unsigned 8-Bit Adder With Carry Out

This section discusses Unsigned 8-Bit Adder With Carry Out, and includes:

- “Unsigned 8-Bit Adder With Carry Out Diagram”
- “Unsigned 8-Bit Adder With Carry Out Pin Descriptions”
- “Unsigned 8-Bit Adder With Carry Out VHDL Coding Example”
- “Unsigned 8-Bit Adder With Carry Out Verilog Coding Example”

Before writing a + (plus) operation with carry out in VHDL, read the arithmetic package you plan to use. For example, std_logic_unsigned does not allow you to write + (plus) in the following form to obtain Carry Out:

Res(9-bit) = A(8-bit) + B(8-bit)

The reason is that the size of the result for + (plus) in this package is equal to the size of the longest argument (8 bits).

One solution for the example is to adjust the size of operands A and B to 9 bits using concatenation.

Res <= ("0" & A) + ("0" & B);
In this case, XST recognizes that this 9-bit adder can be implemented as an 8-bit adder with carry out.

Another solution is:

- Convert \( A \) and \( B \) to integers
- Convert the result back to the \texttt{std_logic} vector
- Specify the size of the vector equal to 9

\begin{verbatim}
library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_arith.all;
use ieee.std_logic_unsigned.all;

entity adders_3 is
  port(A,B : in std_logic_vector(7 downto 0);
      SUM : out std_logic_vector(7 downto 0);
      CO : out std_logic);
end adders_3;

architecture archi of adders_3 is
begin
  tmp <= conv_std_logic_vector((conv_integer(A) +
      conv_integer(B)),9);
  SUM <= tmp(7 downto 0);
end archi;
\end{verbatim}

\textbf{Table 2-47: Unsigned 8-Bit Adder With Carry Out Pin Descriptions}

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>A, B</td>
<td>Add Operands</td>
</tr>
<tr>
<td>SUM</td>
<td>Add Result</td>
</tr>
<tr>
<td>CO</td>
<td>Carry Out</td>
</tr>
</tbody>
</table>

\textbf{Unsigned 8-Bit Adder With Carry Out VHDL Coding Example}

\begin{verbatim}
library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_arith.all;
use ieee.std_logic_unsigned.all;

entity adders_3 is
  port(A,B : in std_logic_vector(7 downto 0);
      SUM : out std_logic_vector(7 downto 0);
      CO : out std_logic);
end adders_3;

architecture archi of adders_3 is
begin
  tmp <= conv_std_logic_vector((conv_integer(A) +
      conv_integer(B)),9);
  SUM <= tmp(7 downto 0);
end archi;
\end{verbatim}
CO <= tmp(8);
end archi;

The preceding example uses two arithmetic packages:

- **std_logic_arith**
  - Contains the integer to std_logic conversion function (conv_std_logic_vector)
- **std_logic_unsigned**
  - Contains the unsigned + (plus) operation

Unsigned 8-Bit Adder With Carry Out Verilog Coding Example

```verilog
// Unsigned 8-bit Adder with Carry Out
//
module v_adders_3(A, B, SUM, CO);
  input [7:0] A;
  input [7:0] B;
  output [7:0] SUM;
  output CO;
  wire [8:0] tmp;

  assign tmp = A + B;
  assign SUM = tmp [7:0];
  assign CO = tmp [8];
endmodule
```

Unsigned 8-Bit Adder With Carry In and Carry Out

This section discusses Unsigned 8-Bit Adder With Carry In and Carry Out, and includes:

- “Unsigned 8-Bit Adder With Carry In and Carry Out Diagram”
- “Unsigned 8-Bit Adder With Carry In and Carry Out Pin Descriptions”
- “Unsigned 8-Bit Adder With Carry In and Carry Out VHDL Coding Example”
- “Unsigned 8-Bit Adder With Carry In and Carry Out Verilog Coding Example”

---

library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_arith.all;
use ieee.std_logic_unsigned.all;

entity adders_4 is
  port(A,B : in std_logic_vector(7 downto 0);
       CI : in std_logic;
       SUM : out std_logic_vector(7 downto 0);
       CO : out std_logic);
end adders_4;

architecture archi of adders_4 is
  signal tmp: std_logic_vector(8 downto 0);
begin

  Figure 2-40: Unsigned 8-Bit Adder With Carry In and Carry Out Diagram

  Table 2-48: Unsigned 8-Bit Adder With Carry In and Carry Out Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>A, B</td>
<td>Add Operands</td>
</tr>
<tr>
<td>CI</td>
<td>Carry In</td>
</tr>
<tr>
<td>SUM</td>
<td>Add Result</td>
</tr>
<tr>
<td>CO</td>
<td>Carry Out</td>
</tr>
</tbody>
</table>

Unsigned 8-Bit Adder With Carry In and Carry Out VHDL Coding Example

```vhdl
--
--  Unsigned 8-bit Adder with Carry In and Carry Out
--

library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_arith.all;
use ieee.std_logic_unsigned.all;

entity adders_4 is
  port(A,B : in std_logic_vector(7 downto 0);
       CI : in std_logic;
       SUM : out std_logic_vector(7 downto 0);
       CO : out std_logic);
end adders_4;

architecture archi of adders_4 is
  signal tmp: std_logic_vector(8 downto 0);
begin
```
begin
    tmp <= conv_std_logic_vector((conv_integer(A) + conv_integer(B) +
    conv_integer(CI)),9);
    SUM <= tmp(7 downto 0);
    CO <= tmp(8);
end archi;

Unsigned 8-Bit Adder With Carry In and Carry Out Verilog Coding Example

    //
    // Unsigned 8-bit Adder with Carry In and Carry Out
    //

    module v_adders_4(A, B, CI, SUM, CO);
    input CI;
    input [7:0] A;
    input [7:0] B;
    output [7:0] SUM;
    output CO;
    wire [8:0] tmp;

    assign tmp = A + B + CI;
    assign SUM = tmp [7:0];
    assign CO = tmp [8];

endmodule

Signed 8-Bit Adder

This section discusses Signed 8-Bit Adder, and includes:

- “Signed 8-Bit Adder Diagram”
- “Signed 8-Bit Adder Pin Descriptions”
- “Signed 8-Bit Adder VHDL Coding Example”
- “Signed 8-Bit Adder Verilog Coding Example”

![Signed 8-Bit Adder Diagram](image)

*Figure 2-41: Signed 8-Bit Adder Diagram*
Adders, Subtractors, and Adders/Subtractors HDL Coding Techniques

Signed 8-Bit Adder VHDL Coding Example

```vhdl
library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_signed.all;

entity adders_5 is
  port(A,B : in std_logic_vector(7 downto 0);
       SUM : out std_logic_vector(7 downto 0));
end adders_5;

architecture archi of adders_5 is
begin

  SUM <= A + B;

end archi;
```

Signed 8-Bit Adder Verilog Coding Example

```verilog
module v_adders_5 (A,B,SUM);
  input signed [7:0] A;
  input signed [7:0] B;
  output signed [7:0] SUM;
  wire signed [7:0] SUM;

  assign SUM = A + B;
endmodule
```

Table 2-49: Signed 8-Bit Adder Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>A, B</td>
<td>Add Operands</td>
</tr>
<tr>
<td>SUM</td>
<td>Add Result</td>
</tr>
</tbody>
</table>
Unsigned 8-Bit Subtractor

This section discusses Unsigned 8-Bit Subtractor, and includes:

- “Unsigned 8-Bit Subtractor Diagram”
- “Unsigned 8-Bit Subtractor Pin Descriptions”
- “Unsigned 8-Bit Subtractor VHDL Coding Example”
- “Unsigned 8-Bit Subtractor Verilog Coding Example”

 Unsigned 8-Bit Subtractor VHDL Coding Example

--
-- Unsigned 8-bit Subtractor
--

library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;

entity adders_6 is
  port(A,B : in std_logic_vector(7 downto 0);
   RES : out std_logic_vector(7 downto 0));
end adders_6;

architecture archi of adders_6 is
begin
  RES <= A - B;
end archi;

Table 2-50: Unsigned 8-Bit Subtractor Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>A, B</td>
<td>Sub Operands</td>
</tr>
<tr>
<td>RES</td>
<td>Sub Result</td>
</tr>
</tbody>
</table>

Figure 2-42: Unsigned 8-Bit Subtractor Diagram
Unsigned 8-Bit Subtractor Verilog Coding Example

```verilog
module v_adders_6(A, B, RES);
    input [7:0] A;
    input [7:0] B;
    output [7:0] RES;

    assign RES = A - B;
endmodule
```

Unsigned 8-Bit Subtractor With Borrow In

This section discusses Unsigned 8-Bit Subtractor With Borrow In, and includes:

- “Unsigned 8-Bit Subtractor With Borrow In Pin Descriptions”
- “Unsigned 8-Bit Subtractor With Borrow In VHDL Coding Example”
- “Unsigned 8-Bit Subtractor With Borrow In Verilog Coding Example”

**Table 2-51: Unsigned 8-Bit Subtractor With Borrow In Pin Descriptions**

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>A, B</td>
<td>Sub Operands</td>
</tr>
<tr>
<td>BI</td>
<td>Borrow In</td>
</tr>
<tr>
<td>RES</td>
<td>Sub Result</td>
</tr>
</tbody>
</table>

Unsigned 8-Bit Subtractor With Borrow In VHDL Coding Example

```vhdl
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;

entity adders_8 is
    port(A,B : in std_logic_vector(7 downto 0);
         BI  : in std_logic;
         RES : out std_logic_vector(7 downto 0));
end adders_8;

architecture archi of adders_8 is
begin
    RES <= A - B - BI;
end archi;
```
Unsigned 8-Bit Subtractor With Borrow In Verilog Coding Example

```verilog
//
// Unsigned 8-bit Subtractor with Borrow In
//

module v_adders_8(A, B, BI, RES);
  input [7:0] A;
  input [7:0] B;
  input BI;
  output [7:0] RES;

  assign RES = A - B - BI;

endmodule
```

Unsigned 8-Bit Adder/Subtractor

This section discusses Unsigned 8-Bit Adder/Subtractor, and includes:

- "Unsigned 8-Bit Adder/Subtractor Diagram"
- "Unsigned 8-Bit Adder/Subtractor Pin Descriptions"
- "Unsigned 8-Bit Adder/Subtractor VHDL Coding Example"
- "Unsigned 8-Bit Adder/Subtractor Verilog Coding Example"

![Figure 2-43: Unsigned 8-Bit Adder/Subtractor Diagram](image)

### Table 2-52: Unsigned 8-Bit Adder/Subtractor Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>A, B</td>
<td>Add/Sub Operands</td>
</tr>
<tr>
<td>OPER</td>
<td>Add/Sub Select</td>
</tr>
<tr>
<td>SUM</td>
<td>Add/Sub Result</td>
</tr>
</tbody>
</table>

Unsigned 8-Bit Adder/Subtractor VHDL Coding Example

```vhdl
--
-- Unsigned 8-bit Adder/Subtractor
--

library ieee;
use ieee.std_logic_1164.all;
```
use ieee.std_logic_unsigned.all;

entity adders_7 is
  port(A,B : in std_logic_vector(7 downto 0);
       OPER: in std_logic;
       RES : out std_logic_vector(7 downto 0));
end adders_7;

architecture archi of adders_7 is
begin
  RES <= A + B when OPER='0'
       else A - B;
end archi;

Unsigned 8-Bit Adder/Subtractor Verilog Coding Example

module v_adders_7(A, B, OPER, RES);
  input OPER;
  input [7:0] A;
  input [7:0] B;
  output [7:0] RES;
  reg [7:0] RES;
  always @(A or B or OPER)
    begin
      if (OPER==1'b0) RES = A + B;
      else RES = A - B;
    end
endmodule

Comparators HDL Coding Techniques

This section discusses Comparators and HDL Coding Techniques, and includes:

- “About Comparators”
- “Comparators Log File”
- “Comparators Related Constraints”
- “Comparators Coding Examples”

About Comparators

Not applicable

Comparators Log File

The XST log file reports the type and size of recognized comparators during the Macro Recognition step.
Synthesizing Unit <compar>.
Related source file is comparators_1.vhd.
Found 8-bit comparator greatequal for signal <$n0000> created at line 10.
Summary:
    inferred 1 Comparator(s).
Unit <compar> synthesized.

HDL Synthesis Report

Macros Statistics
# Comparators : 1
  8-bit comparator greatequal : 1

Comparators Related Constraints
- None

Comparators Coding Examples
The coding examples in this section are accurate as of the date of publication. Download updates from ftp://ftp.xilinx.com/pub/documentation/misc/examples_v9.zip.
- “Unsigned 8-Bit Greater or Equal Comparator”

Unsigned 8-Bit Greater or Equal Comparator
This section discusses Unsigned 8-Bit Greater or Equal Comparator, and includes:
- “Unsigned 8-Bit Greater or Equal Comparator Diagram”
- “Unsigned 8-Bit Greater or Equal Comparator Pin Descriptions”
- “Unsigned 8-Bit Greater or Equal Comparator VHDL Coding Example”
- “Unsigned 8-Bit Greater or Equal Comparator Verilog Coding Example”

Figure 2-44: Unsigned 8-Bit Greater or Equal Comparator Diagram

Table 2-53: Unsigned 8-Bit Greater or Equal Comparator Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>A, B</td>
<td>Comparison Operands</td>
</tr>
<tr>
<td>CMP</td>
<td>Comparison Result</td>
</tr>
</tbody>
</table>
Unsigned 8-Bit Greater or Equal Comparator VHDL Coding Example

```vhdl
--
-- Unsigned 8-bit Greater or Equal Comparator
--

library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;

entity comparator_1 is
  port(A,B : in  std_logic_vector(7 downto 0);
      CMP : out std_logic);
end comparator_1;

architecture archi of comparator_1 is
begin
  CMP <= '1' when A >= B else '0';
end archi;
```

Unsigned 8-Bit Greater or Equal Comparator Verilog Coding Example

```verilog
//
// Unsigned 8-bit Greater or Equal Comparator
//

module v_comparator_1 (A, B, CMP);
  input  [7:0] A;
  input  [7:0] B;
  output CMP;

  assign CMP = (A >= B) ? 1'b1 : 1'b0;
endmodule
```

Multipliers HDL Coding Techniques

This section discusses Multipliers and HDL Coding Techniques, and includes:

- “About Multipliers”
- “Large Multipliers Using Block Multipliers”
- “Registered Multipliers”
- “Multipliers (Virtex-4, Virtex-5, and Spartan-3A D Devices)”
- “Multiplication with Constant”
- “Multipliers Log File”
- “Multipliers Related Constraints”
- “Multipliers Coding Examples”
About Multipliers

When implementing a multiplier, the size of the resulting signal is equal to the sum of 2 operand lengths. If you multiply A (8-bit signal) by B (4-bit signal), then the size of the result must be declared as a 12-bit signal.

Large Multipliers Using Block Multipliers

XST can generate large multipliers using an 18x18 bit block multiplier in the following devices:
- Virtex-II
- Virtex-II Pro

For multipliers larger than this, XST can generate larger multipliers using multiple 18x18 bit block multipliers.

Registered Multipliers

In instances where a multiplier would have a registered output, XST infers a unique registered multiplier for the following devices:
- Virtex-II
- Virtex-II Pro
- Virtex-4
- Virtex-5

This registered multiplier is 18x18 bits.
Under the following conditions, a registered multiplier is not used, and a multiplier + register is used instead.
- Output from the multiplier goes to any component other than the register.
- The “Multiplier Style (MULT_STYLE)” constraint is set to \texttt{lut}.
- The multiplier is asynchronous.
- The multiplier has control signals other than synchronous reset or clock enable.
- The multiplier does not fit in a single 18x18 bit block multiplier.

The following pins are optional for a registered multiplier.
- Clock enable port
- Synchronous and asynchronous reset, and load ports

Multipliers (Virtex-4, Virtex-5, and Spartan-3A D Devices)

The Virtex-4, Virtex-5, and Spartan-3A D families allow multipliers to be implemented on DSP48 resources. XST supports the registered version of these macros and can push up to 2 levels of input registers and 2 levels of output registers into DSP48 blocks.

If a multiplier implementation requires multiple DSP48 resources, XST automatically decomposes it onto multiple DSP48 blocks. Depending on the operand size, and to obtain the best performance, XST may implement most of a multiplier using DSP48 blocks, and use slice logic for the rest of the macro. For example, it is not sufficient to use a single DSP48 to implement an 18x18 unsigned multiplier. In this case, XST implements most of the logic in one DSP48, and the rest in LUTs.
For Virtex-4, Virtex-5, and Spartan-3A D devices, XST can infer pipelined multipliers, not only for the LUT implementation, but for the DSP48 implementation as well. For more information, see “XST Limitations.”

Macro implementation on DSP48 blocks is controlled by the “Use DSP48 (USE_DSP48)” constraint or command line option, with a default value of auto. In this mode, XST implements multipliers taking into account available DSP48 resources in the device.

In auto mode, use “DSP Utilization Ratio (DSP_UTILIZATION_RATIO)” to control DSP48 resources for the synthesis. By default, XST tries to utilize all DSP48 resources. For more information, see “DSP48 Block Resources.”

XST can automatically recognize the “Multiplier Style (MULT_STYLE)” constraint with values lut and block and then convert internally to “Use DSP48 (USE_DSP48)”. Xilinx recommends using the “Use DSP48 (USE_DSP48)” constraint for Virtex-4 and Virtex-5 designs to define FPGA resources used for multiplier implementation. Xilinx recommends using the “Multiplier Style (MULT_STYLE)” constraint to define the multiplier implementation method on the selected FPGA resources. If “Use DSP48 (USE_DSP48)” is set to auto or yes, you may use mult_style=pipe_block to pipeline the DSP48 implementation if the multiplier implementation requires multiple DSP48 blocks. If “Use DSP48 (USE_DSP48)” is set to no, use mult_style=pipe_lut|KCM|CSD to define the multiplier implementation method on LUTs.

To deliver the best performance, XST by default tries to infer and implement the maximum macro configuration, including as many registers in the DSP48 as possible. To shape a macro in a specific way, use the “Keep (KEEP)” constraint. For example, to exclude the first register stage from the DSP48, place “Keep (KEEP)” constraints on the outputs of these registers.

### Multiplication with Constant

When one of the arguments is a constant, XST can create efficient dedicated implementations of a multiplier with a constant using two methods:

- Constant Coefficient Multiplier (KCM)
- Canonical Signed Digit (CSD)

Dedicated implementations do not always provide the best results for multiplication with constants. XST can automatically choose between KCM or standard multiplier implementation. The CSD method cannot be automatically chosen. Use the “Mux Style (MUX_STYLE)” constraint to force CSD implementation.

XST does not support KCM or CSD implementation for signed numbers.

If the either of the arguments is larger than 32 bits, XST does not use KCM or CSD implementation, even if it is specified with the “Multiplier Style (MULT_STYLE)” constraint.

### Multipliers Log File

The XST log file reports the type and size of recognized multipliers during the Macro Recognition step.

```
... Synthesizing Unit <mult>.
Related source file is multipliers_1.vhd.
Found 8x4-bit multiplier for signal <res>.
Summary:
```
Multipliers Related Constraints

- “Multiplier Style (MULT_STYLE)”
- “Use DSP48 (USE_DSP48)”
- “DSP Utilization Ratio (DSP_UTILIZATION_RATIO)”
- “Keep (KEEP)”

Multipliers Coding Examples

The coding examples in this section are accurate as of the date of publication. Download updates from ftp://ftp.xilinx.com/pub/documentation/misc/examples_v9.zip.

- “Unsigned 8x4-Bit Multiplier”

Unsigned 8x4-Bit Multiplier

This section discusses Unsigned 8x4-Bit Multiplier, and includes:

- “Unsigned 8x4-Bit Multiplier Diagram”
- “Unsigned 8x4-Bit Multiplier Pin Descriptions”
- “Unsigned 8x4-Bit Multiplier VHDL Coding Example”
- “Unsigned 8x4-Bit Multiplier Verilog Coding Example”

![Unsigned 8x4-Bit Multiplier Diagram](image)

Table 2-54: Unsigned 8x4-Bit Multiplier Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>A, B</td>
<td>MULT Operands</td>
</tr>
<tr>
<td>RES</td>
<td>MULT Result</td>
</tr>
</tbody>
</table>
Unsigned 8x4-Bit Multiplier VHDL Coding Example

```vhdl
library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;

entity multipliers_1 is
  port(A : in std_logic_vector(7 downto 0);
       B : in std_logic_vector(3 downto 0);
       RES : out std_logic_vector(11 downto 0));
end multipliers_1;

architecture beh of multipliers_1 is
begin
  RES <= A * B;
end beh;
```

Unsigned 8x4-Bit Multiplier Verilog Coding Example

```verilog
module v_multipliers_1(A, B, RES);
input [7:0] A;
input [3:0] B;
output [11:0] RES;

assign RES = A * B;
endmodule
```

Sequential Complex Multipliers HDL Coding Techniques

This section discusses Sequential Complex Multipliers HDL Coding Techniques, and includes:

- “About Sequential Complex Multipliers”
- “Sequential Complex Multipliers Log File”
- “Sequential Complex Multipliers Related Constraints”
- “Sequential Complex Multipliers Coding Examples”

About Sequential Complex Multipliers

A sequential complex multiplier is a complex multiplier that requires four cycles to make a complete multiplication by accumulating intermediate results. From the implementation point of view, it requires one DSP block.

Multiplying two complex numbers A and B requires four cycles.

The first two first cycles compute:

```
Res_real = A_real * B_real - A_imag * B_imag
```
The second two cycles compute:

\[ \text{Res}_\text{imag} = A\_\text{real} \times B\_\text{imag} + A\_\text{imag} \times B\_\text{real} \]

While several templates could be used to describe the above functionality, XST does not support using `enum` or `integer` types to describe the different DSP modes and store the `enum` values. Instead, Xilinx recommends a very regular template to ease XST inferencing. This general accumulator template allows XST to inference a single DSP to perform the following operations:

- Load: \( P \leq Value \)
- Load: \( P \leq -Value \)
- Accumulate: \( P \leq P + Value \)
- Accumulate: \( P \leq P - Value \)

This template works with two control signals, `load` and `addsub`, that perform the above four operations when combined.

### Sequential Complex Multipliers Log File

- None

### Sequential Complex Multipliers Related Constraints

- None

### Sequential Complex Multipliers Coding Examples


- “Signed 18x18-bit Sequential Complex Multiplier”

### Signed 18x18-bit Sequential Complex Multiplier

This section discusses Signed 18x18-bit Sequential Complex Multiplier, and includes:

- “Signed 18x18-bit Sequential Complex Multiplier Pin Descriptions”
- “Signed 18x18-bit Sequential Complex Multiplier VHDL Coding Example”
- “Signed 18x18-bit Sequential Complex Multiplier Verilog Coding Example”

### Table 2-55: Signed 18x18-bit Sequential Complex Multiplier Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>CLK</td>
<td>Clock Signal</td>
</tr>
<tr>
<td>Oper_Load, Oper_AddSub</td>
<td>Control Signals controlling Load and AddSub Operations</td>
</tr>
<tr>
<td>A, B</td>
<td>MULT Operands</td>
</tr>
<tr>
<td>RES</td>
<td>MULT Result</td>
</tr>
</tbody>
</table>
Signed 18x18-bit Sequential Complex Multiplier VHDL Coding Example

--
-- Sequential Complex Multiplier
--

library ieee;
use ieee.std_logic_1164.all;
use ieee.numeric_std.all;

entity multipliers_8 is
  generic(A_WIDTH:        positive:=18;
          B_WIDTH:        positive:=18;
          RES_WIDTH:      positive:=48);
  port(   CLK:            in  std_logic;
          A:              in  signed(A_WIDTH-1 downto 0);
          B:              in  signed(B_WIDTH-1 downto 0);
          Oper_Load:      in  std_logic;
          Oper_AddSub:    in  std_logic;
          --  Oper_Load Oper_AddSub  Operation
          --  0          0            R= +A*B
          --  0          1            R= -A*B
          --  1          0            R=R+A*B
          --  1          1            R=R-A*B
          RES:             out signed(RES_WIDTH-1 downto 0)
);  
end multipliers_8;

architecture beh of multipliers_8 is

  constant P_WIDTH: integer:=A_WIDTH+B_WIDTH;

  signal oper_load0: std_logic:=‘0’;
  signal oper_addsub0: std_logic:=‘0’;
  signal p1: signed(P_WIDTH-1 downto 0):=(others=>‘0’);
  signal oper_load1: std_logic:=‘0’;
  signal oper_addsub1: std_logic:=‘0’;
  signal res0: signed(RES_WIDTH-1 downto 0);

begin

  process (clk)
  begin
    if rising_edge(clk) then
      oper_load0   <= Oper_Load;
      oper_addsub0 <= Oper_AddSub;
      p1 <= A*B;
      oper_load1   <= oper_load0;
      oper_addsub1 <= oper_addsub0;

      if (oper_load1='1') then
        acc := res0;
      else
        acc := (others=>‘0’);
      end if;
    end if;
  end process;
end beh;
end if;

if (oper_addsub1='1') then
  res0 <= acc-p1;
else
  res0 <= acc+p1;
end if;
end if;
end process;

RES <= res0;
end architecture;

Signed 18x18-bit Sequential Complex Multiplier Verilog Coding Example

module v_multipliers_8(CLK,A,B,Oper_Load,Oper_AddSub, RES);
  parameter A_WIDTH   = 18;
  parameter B_WIDTH   = 18;
  parameter RES_WIDTH = 48;
  parameter P_WIDTH   = A_WIDTH+B_WIDTH;

  input  CLK;
  input  signed [A_WIDTH-1:0] A, B;

  input  Oper_Load, Oper_AddSub;
  //  Oper_Load  Oper_AddSub  Operation
  //  0          0            R= +A*B
  //  0          1            R= -A*B
  //  1          0            R=R+A*B
  //  1          1            R=R-A*B

  output [RES_WIDTH-1:0] RES;

  reg oper_load0   = 0;
  reg oper_addsub0 = 0;

  reg signed [P_WIDTH-1:0] p1 = 0;
  reg oper_load1   = 0;
  reg oper_addsub1 = 0;

  reg signed [RES_WIDTH-1:0] res0  = 0;
  reg signed [RES_WIDTH-1:0] acc;

  always @(posedge CLK)
  begin
    oper_load0   <= Oper_Load;
    oper_addsub0 <= Oper_AddSub;

    p1 <= A*B;
    oper_load1   <= oper_load0;
    oper_addsub1 <= oper_addsub0;

    if (oper_load1==1'b1)
      acc = res0;
    else
      acc = 0;
  end
endmodule
if (oper_addsub1==1'b1)
    res0 <= acc-p1;
else
    res0 <= acc+p1;
end

assign RES = res0;
endmodule

Pipelined Multipliers HDL Coding Techniques

This section discusses Pipelined Multipliers HDL Coding Techniques, and includes:

- “About Pipelined Multipliers”
- “Pipelined Multipliers Log File”
- “Pipelined Multipliers Related Constraints”
- “Pipelined Multipliers Coding Examples”

About Pipelined Multipliers

To increase the speed of designs with large multipliers, XST can infer pipelined multipliers. By interspersing registers between the stages of large multipliers, pipelining can significantly increase the overall frequency of your design. The effect of pipelining is similar to flip-flop retiming which is described in “Flip-Flop Retiming.”

To insert pipeline stages, describe the necessary registers in your HDL code and place them after any multipliers, then set the “Multiplier Style (MULT_STYLE)” constraint to pipe_lut. If the target is a Virtex-4 or Virtex-5 device, and implementation of a multiplier requires multiple DSP48 blocks, XST can pipeline this implementation as well. Set “Multiplier Style (MULT_STYLE)” for this instance to pipe_block.

When XST detects valid registers for pipelining and “Multiplier Style (MULT_STYLE)” is set to pipe_lut or pipe_block, XST uses the maximum number of available registers to reach the maximum multiplier speed. XST automatically calculates the maximum number of registers for each multiplier to obtain the best frequency.

If you have not specified sufficient register stages, and “Multiplier Style (MULT_STYLE)” is coded directly on a signal, the XST HDL Advisor advises you to specify the optimum number of register stages. XST does this during the Advanced HDL Synthesis step. If the number of registers placed after the multiplier exceeds the maximum required, and shift register extraction is activated, then XST implements the unused stages as shift registers.

XST has the following limitations:

- XST cannot pipeline hardware Multipliers (implementation using MULT18X18S resource).
- XST cannot pipeline Multipliers if registers contain asynch set/reset or synch reset signals. XST can pipeline if registers contain synch reset signals.
Pipelined Multipliers Log File

Following is a Pipelined Multipliers log file.

====================================================================
* HDL Synthesis *
====================================================================

Synthesizing Unit <multipliers_2>.
Related source file is "multipliers_2.vhd".
Found 36-bit register for signal <MULT>.
Found 18-bit register for signal <a_in>.
Found 18-bit register for signal <b_in>.
Found 18x18-bit multiplier for signal <mult_res>.
Found 36-bit register for signal <pipe_1>.
Found 36-bit register for signal <pipe_2>.
Found 36-bit register for signal <pipe_3>.
Summary:
  inferred 180 D-type flip-flop(s).
  inferred  1 Multiplier(s).
Unit <multipliers_2> synthesized.
...
====================================================================
* Advanced HDL Synthesis *
====================================================================

Synthesizing (advanced) Unit <multipliers_2>.
Found pipelined multiplier on signal <mult_res>:
  - 4 pipeline level(s) found in a register connected to the
    multiplier macro output.
    Pushing register(s) into the multiplier macro.
INFO:Xst - HDL ADVISOR - You can improve the performance of the
multiplier Mmult_mult_res by adding 1 register level(s).
Unit <multipliers_2> synthesized (advanced).

====================================================================
HDL Synthesis Report
Macro Statistics
# Multipliers : 1
18x18-bit registered multiplier : 1
====================================================================

Pipelined Multipliers Related Constraints

- “Use DSP48 (USE_DSP48)”
- “DSP Utilization Ratio (DSP_UTILIZATION_RATIO)”
- “Keep (KEEP)”
- “Multiplier Style (MULT_STYLE)”
Pipelined Multipliers Coding Examples

The coding examples in this section are accurate as of the date of publication. Download updates from ftp://ftp.xilinx.com/pub/documentation/misc/examples_v9.zip.

- “Pipelined Multiplier (Outside, Single)”
- “Pipelined Multiplier (Inside, Single)”
- “Pipelined Multiplier (Outside, Shift)”

Pipelined Multiplier (Outside, Single)

This section discusses Pipelined Multiplier (Outside, Single), and includes:

- “Pipelined Multiplier (Outside, Single) Diagram”
- “Pipelined Multiplier (Outside, Single) Pin Descriptions”
- “Pipelined Multiplier (Outside, Single) VHDL Coding Example”
- “Pipelined Multiplier (Outside, Single) Verilog Coding Example”

---

Figure 2-46: Pipelined Multiplier (Outside, Single) Diagram

Table 2-56: Pipelined Multiplier (Outside, Single) Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>clk</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>A, B</td>
<td>MULT Operands</td>
</tr>
<tr>
<td>MULT</td>
<td>MULT Result</td>
</tr>
</tbody>
</table>

Pipelined Multiplier (Outside, Single) VHDL Coding Example

```vhdl
-- Pipelined multiplier
-- The multiplication operation placed outside the
-- process block and the pipeline stages represented
-- as single registers.
--

library ieee;
use ieee.std_logic_1164.all;
use ieee.numeric_std.all;

entity multipliers_2 is
  generic(A_port_size : integer := 18;
```
B_port_size : integer := 18);
port(clk : in std_logic;
    A : in unsigned (A_port_size-1 downto 0);
    B : in unsigned (B_port_size-1 downto 0);
    MULT : out unsigned ( (A_port_size+B_port_size-1) downto 0));

attribute mult_style: string;
attribute mult_style of multipliers_2: entity is "pipe_lut";
end multipliers_2;

architecture beh of multipliers_2 is
begin
    signal a_in, b_in : unsigned (A_port_size-1 downto 0);
    signal mult_res : unsigned ( (A_port_size+B_port_size-1) downto 0);
    signal pipe_1,
        pipe_2,
        pipe_3 : unsigned ((A_port_size+B_port_size-1) downto 0);
begin
    mult_res <= a_in * b_in;

    process (clk)
    begin
        if (clk'event and clk='1') then
            a_in <= A; b_in <= B;
            pipe_1 <= mult_res;
            pipe_2 <= pipe_1;
            pipe_3 <= pipe_2;
            MULT <= pipe_3;
        end if;
    end process;
end beh;

Pipelined Multiplier (Outside, Single) Verilog Coding Example

//
// Pipelined multiplier
//  The multiplication operation placed outside the
//  always block and the pipeline stages represented
//  as single registers.
//
(*mult_style="pipe_lut"*)
module v_multipliers_2(clk, A, B, MULT);

    input clk;
    input [17:0] A;
    input [17:0] B;
    output [35:0] MULT;
    reg [35:0] MULT;
    reg [17:0] a_in, b_in;
    wire [35:0] mult_res;
    reg [35:0] pipe_1, pipe_2, pipe_3;

    assign mult_res = a_in * b_in;

    always @(posedge clk)
Pipelined Multiplier (Inside, Single)

This section discusses Pipelined Multiplier (Inside, Single), and includes:

- “Pipelined Multiplier (Inside, Single) Pin Descriptions”
- “Pipelined Multiplier (Inside, Single) VHDL Coding Example”
- “Pipelined Multiplier (Inside, Single) Verilog Coding Example”

### Table 2-57: Pipelined Multiplier (Inside, Single) Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>clk</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>A, B</td>
<td>MULT Operands</td>
</tr>
<tr>
<td>MULT</td>
<td>MULT Result</td>
</tr>
</tbody>
</table>

Pipelined Multiplier (Inside, Single) VHDL Coding Example

```vhdl
library ieee;
use ieee.std_logic_1164.all;
use ieee.numeric_std.all;

entity multipliers_3 is
  generic(A_port_size: integer := 18;
           B_port_size: integer := 18);
  port(clk : in std_logic;
       A : in unsigned (A_port_size-1 downto 0);
       B : in unsigned (B_port_size-1 downto 0);
       MULT : out unsigned ((A_port_size+B_port_size-1) downto 0));
  attribute mult_style: string;
  attribute mult_style of multipliers_3: entity is "pipe_lut";
end multipliers_3;

architecture beh of multipliers_3 is
  signal a_in, b_in : unsigned (A_port_size-1 downto 0);
  signal mult_res : unsigned ((A_port_size+B_port_size-1) downto 0);
  signal pipe_2,
         pipe_3 : unsigned ((A_port_size+B_port_size-1) downto 0);
begin
  a_in <= A; b_in <= B;
  pipe_1 <= mult_res;
  pipe_2 <= pipe_1;
  pipe_3 <= pipe_2;
  MULT <= pipe_3;
end
endmodule
```
begin
  process (clk)
  begin
    if (clk'event and clk='1') then
      a_in <= A; b_in <= B;
      mult_res <= a_in * b_in;
      pipe_2 <= mult_res;
      pipe_3 <= pipe_2;
      MULT <= pipe_3;
    end if;
  end process;
end beh;

Pipelined Multiplier (Inside, Single) Verilog Coding Example

//
// Pipelined multiplier
// The multiplication operation placed inside the
// process block and the pipeline stages are represented
// as single registers.
//
(*mult_style="pipe_lut"*)
module v_multipliers_3(clk, A, B, MULT);

  input clk;
  input [17:0] A;
  input [17:0] B;
  output [35:0] MULT;
  reg [35:0] MULT;
  reg [17:0] a_in, b_in;
  reg [35:0] mult_res;
  reg [35:0] pipe_2, pipe_3;

  always @(posedge clk)
  begin
    a_in <= A; b_in <= B;
    mult_res <= a_in * b_in;
    pipe_2 <= mult_res;
    pipe_3 <= pipe_2;
    MULT <= pipe_3;
  end
endmodule
Pipelined Multiplier (Outside, Shift)

This section discusses Pipelined Multiplier (Outside, Shift), and includes:

- “Pipelined Multiplier (Outside, Shift) Pin Descriptions”
- “Pipelined Multiplier (Outside, Shift) VHDL Coding Example”
- “Pipelined Multiplier (Outside, Shift) Verilog Coding Example”

### Table 2-58: Pipelined Multiplier (Outside, Shift) Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>clk</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>A, B</td>
<td>MULT Operands</td>
</tr>
<tr>
<td>MULT</td>
<td>MULT Result</td>
</tr>
</tbody>
</table>

---

### Pipelined Multiplier (Outside, Shift) VHDL Coding Example

```vhdl
-- Pipelined multiplier
-- The multiplication operation placed outside the
-- process block and the pipeline stages represented
-- as shift registers.

library ieee;
use ieee.std_logic_1164.all;
use ieee.numeric_std.all;

entity multipliers_4 is
generic(A_port_size: integer := 18;
       B_port_size: integer := 18);
port(clk : in std_logic;
     A : in unsigned (A_port_size-1 downto 0);
     B : in unsigned (B_port_size-1 downto 0);
     MULT : out unsigned ( (A_port_size+B_port_size-1) downto 0));
attribute mult_style: string;
attribute mult_style of multipliers_4: entity is "pipe_lut";
end multipliers_4;

architecture beh of multipliers_4 is
    signal a_in, b_in : unsigned (A_port_size-1 downto 0);
    signal mult_res : unsigned ((A_port_size+B_port_size-1) downto 0);
    type pipe_reg_type is array (2 downto 0) of unsigned
        ( (A_port_size+B_port_size-1) downto 0);
    signal pipe_regs : pipe_reg_type;
begin
    mult_res <= a_in * b_in;
    process (clk)
    begin
        if (clk'event and clk='1') then
            a_in <= A; b_in <= B;
        end if;
    end process;
end beh;
```

---

### Pipelined Multiplier (Outside, Shift) VHDL Coding Example

```vhdl
library ieee;
use ieee.std_logic_1164.all;
use ieee.numeric_std.all;

entity multipliers_4 is
generic(A_port_size: integer := 18;
       B_port_size: integer := 18);
port(clk : in std_logic;
     A : in unsigned (A_port_size-1 downto 0);
     B : in unsigned (B_port_size-1 downto 0);
     MULT : out unsigned ( (A_port_size+B_port_size-1) downto 0));
attribute mult_style: string;
attribute mult_style of multipliers_4: entity is "pipe_lut";
end multipliers_4;

architecture beh of multipliers_4 is
    signal a_in, b_in : unsigned (A_port_size-1 downto 0);
    signal mult_res : unsigned ( (A_port_size+B_port_size-1) downto 0);
    type pipe_reg_type is array (2 downto 0) of unsigned
        ( (A_port_size+B_port_size-1) downto 0);
    signal pipe_regs : pipe_reg_type;
begin
    mult_res <= a_in * b_in;
    process (clk)
    begin
        if (clk'event and clk='1') then
            a_in <= A; b_in <= B;
        end if;
    end process;
end beh;
```
pipe_regs <= mult_res & pipe_regs(2 downto 1);
MULT <= pipe_regs(0);
end if;
end process;
end beh;

Pipelined Multiplier (Outside, Shift) Verilog Coding Example

//
// Pipelined multiplier
// The multiplication operation placed outside the
// always block and the pipeline stages represented
// as shift registers.
//
(*mult_style="pipe_lut"*)
module v_multipliers_4(clk, A, B, MULT);

input clk;
input [17:0] A;
input [17:0] B;
output [35:0] MULT;
reg [35:0] MULT;
reg [17:0] a_in, b_in;
wire [35:0] mult_res;
reg [35:0] pipe_regs [2:0];
integer i;

assign mult_res = a_in * b_in;
always @(posedge clk)
begin
a_in <= A; b_in <= B;
pipe_regs[2] <= mult_res;
for (i=0; i<1; i=i+1) pipe_regs[i] <= pipe_regs[i+1];
MULT <= pipe_regs[0];
end
endmodule
Multiply Adder/Subtractors HDL Coding Techniques

This section discusses Multiply Adder/Subtractors HDL Coding Techniques, and includes:

- “About Multiply Adder/Subtractors”
- “Multiply Adder/Subtractors in Virtex-4 and Virtex-5 Devices”
- “Multiply Adder/Subtractors Log File”
- “Multiply Adder/Subtractors Related Constraints”
- “Multiply Adder/Subtractors Coding Examples”

About Multiply Adder/Subtractors

The Multiply Adder/Subtractor macro is a complex macro consisting of several basic macros such as multipliers, adder/subtractors and registers. The recognition of this complex macro enables XST to implement it on dedicated DSP48 resources in Virtex-4 and Virtex-5 devices.

Multiply Adder/Subtractors in Virtex-4 and Virtex-5 Devices

XST supports the registered version of this macro and can push up to 2 levels of input registers on multiplier inputs, 1 register level on the Adder/Subtractor input and 1 level of output register into the DSP48 block. If the Carry In or Add/Sub operation selectors are registered, XST pushes these registers into the DSP48. In addition, the multiplication operation could be registered as well.

XST can implement a multiply adder/subtractor in a DSP48 block if its implementation requires only a single DSP48 resource. If the macro exceeds the limits of a single DSP48, XST processes it as two separate Multiplier and Adder/Subtractor macros, making independent decisions on each macro. For more information, see “Multipliers HDL Coding Techniques” and “Adders, Subtractors, and Adders/Subtractors HDL Coding Techniques”

Macro implementation on DSP48 blocks is controlled by the “Use DSP48 (USE_DSP48)” constraint or command line option, with default value of auto. In this mode, XST implements multiply adder/subtractors taking into account DSP48 resources in the device.

In auto mode, use the “DSP Utilization Ratio (DSP_UTILIZATION_RATIO)” constraint to control DSP48 resources for the synthesis. By default, XST tries to utilize all available DSP48 resources. For more information, see “DSP48 Block Resources.”

To deliver the best performance, XST by default tries to infer and implement the maximum macro configuration, including as many registers in the DSP48 as possible. To shape a macro in a specific way, use the “Keep (KEEP)” constraint. For example, to exclude the first register stage from the DSP48, place “Keep (KEEP)” constraints on the outputs of these registers.

In the log file, XST reports the details of inferred multipliers, adders, subtractors, and registers at the HDL Synthesis step. XST reports about inferred MACs during the Advanced HDL Synthesis Step where the MAC implementation mechanism takes place.
Multiply Adder/Subtractors Log File

In the log file, XST reports the details of inferred multipliers, adder/subtractors and registers at the HDL Synthesis step. The composition of multiply adder/subtractor macros happens at the Advanced HDL Synthesis step. XST reports information about inferred MACs, because they are implemented within the MAC implementation mechanism.

```
Synthesizing Unit <multipliers_6>.
Related source file is "multipliers_6.vhd".
Found 8-bit register for signal <A_reg1>.
Found 8-bit register for signal <A_reg2>.
Found 8-bit register for signal <B_reg1>.
Found 8-bit register for signal <B_reg2>.
Found 8x8-bit multiplier for signal <mult>.
Found 16-bit addsub for signal <multaddsub>.
Summary:
  inferred  32 D-type flip-flop(s).
  inferred   1 Adder/Subtractor(s).
  inferred   1 Multiplier(s).
Unit <multipliers_6> synthesized.
...
```

```
Synthesizing (advanced) Unit <Mmult_mult>.
Multiplier <Mmult_mult> in block <multipliers_6> and
adder/subtractor <Maddsub_multaddsub> in block <multipliers_6> are
combined into a MAC<Mmac_Maddsub_multaddsub>.
The following registers are also absorbed by the MAC: <A_reg2> in block <multipliers_6>, <A_reg1> in block <multipliers_6>, <B_reg2> in block <multipliers_6>, <B_reg1> in block <multipliers_6>.
Unit <Mmult_mult> synthesized (advanced).
```

Macro Statistics
# MACs : 1
8x8-to-16-bit MAC : 1

Multiply Adder/Subtractors Related Constraints

- “Use DSP48 (USE_DSP48)”
- “DSP Utilization Ratio (DSP_UTILIZATION_RATIO)”
- “Keep (KEEP)”
Multiply Adder/Subtractors Coding Examples

The coding examples in this section are accurate as of the date of publication. Download updates from ftp://ftp.xilinx.com/pub/documentation/misc/examples_v9.zip.

- “Multiplier Adder With 2 Register Levels on Multiplier Inputs”
- “Multiplier Adder/Subtractor With 2 Register Levels On Multiplier Inputs”

Multiplier Adder With 2 Register Levels on Multiplier Inputs

This section discusses Multiplier Adder With 2 Register Levels on Multiplier Inputs, and includes:

- “Multiplier Adder With 2 Register Levels on Multiplier Inputs Diagram”
- “Multiplier Adder With 2 Register Levels on Multiplier Inputs Pin Descriptions”
- “Multiplier Adder With 2 Register Levels on Multiplier Inputs VHDL Coding Example”
- “Multiplier Adder With 2 Register Levels on Multiplier Inputs Verilog Coding Example”

![Diagram of Multiplier Adder With 2 Register Levels on Multiplier Inputs](image)

**Figure 2-47:** Multiplier Adder With 2 Register Levels on Multiplier Inputs Diagram

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>clk</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>A, B, C</td>
<td>MULT-Add Operands</td>
</tr>
<tr>
<td>RES</td>
<td>MULT-Add Result</td>
</tr>
</tbody>
</table>

**Table 2-59:** Multiplier Adder With 2 Register Levels on Multiplier Inputs Pin Descriptions

Multiplier Adder With 2 Register Levels on Multiplier Inputs VHDL Coding Example

```vhdl
-- Multiplier Adder with 2 Register Levels on Multiplier Inputs
--

library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;

entity multipliers_5 is
```
Chapter 2: XST HDL Coding Techniques

Multiplier Adder With 2 Register Levels on Multiplier Inputs Verilog Coding Example

//
// Multiplier Adder with 2 Register Levels on Multiplier Inputs
//

module v_multipliers_5 (clk, A, B, C, RES);
    input clk;
    input [7:0] A;
    input [7:0] B;
    input [7:0] C;
    output [15:0] RES;
    reg [7:0] A_reg1, A_reg2, B_reg1, B_reg2;
    wire [15:0] multaddsub;
    always @(posedge clk)
        begin
            A_reg1 <= A; A_reg2 <= A_reg1;
            B_reg1 <= B; B_reg2 <= B_reg1;
        end
    assign multaddsub = A_reg2 * B_reg2 + C;
    assign RES = multaddsub;
endmodule

generic (p_width: integer:=8);
port (clk : in std_logic;
        A, B, C : in std_logic_vector(p_width-1 downto 0);
        RES : out std_logic_vector(p_width*2-1 downto 0));
end multipliers_5;

architecture beh of multipliers_5 is
    signal A_reg1, A_reg2,
        B_reg1, B_reg2 : std_logic_vector(p_width-1 downto 0);
    signal multaddsub : std_logic_vector(p_width*2-1 downto 0);
    begin
        multaddsub <= A_reg2 * B_reg2 + C;
        process (clk)
            begin
                if (clk'event and clk='1') then
                    A_reg1 <= A; A_reg2 <= A_reg1;
                    B_reg1 <= B; B_reg2 <= B_reg1;
                end if;
        end process;
        RES <= multaddsub;
    end beh;

//
Multiplier Adder/Subtractor With 2 Register Levels On Multiplier Inputs

This section discusses Multiplier Adder/Subtractor With 2 Register Levels On Multiplier Inputs, and includes:

- “Multiplier Adder/Subtractor With 2 Register Levels On Multiplier Inputs Diagram”
- “Multiplier Adder/Subtractor With 2 Register Levels On Multiplier Inputs Pin Descriptions”
- “Multiplier Adder/Subtractor With 2 Register Levels On Multiplier Inputs VHDL Coding Example”
- “Multiplier Adder/Subtractor With 2 Register Levels On Multiplier Inputs Verilog Coding Example”

Figure 2-48: Multiplier Adder/Subtractor With 2 Register Levels On Multiplier Inputs Diagram

Table 2-60: Multiplier Adder/Subtractor With 2 Register Levels On Multiplier Inputs Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>clk</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>add_sub</td>
<td>AddSub Selector</td>
</tr>
<tr>
<td>A, B, C</td>
<td>MULT-AddSub Operands</td>
</tr>
<tr>
<td>RES</td>
<td>MULT-AddSub Result</td>
</tr>
</tbody>
</table>

Multiplier Adder/Subtractor With 2 Register Levels On Multiplier Inputs VHDL Coding Example

```vhdl
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;

entity multipliers_6 is
    generic (p_width: integer:=8);
```
Chapter 2: XST HDL Coding Techniques

port (clk, add_sub: in std_logic;
    A, B, C: in std_logic_vector(p_width-1 downto 0);
    RES: out std_logic_vector(p_width*2-1 downto 0));
end multipliers_6;

architecture beh of multipliers_6 is
signal A_reg1, A_reg2,
    B_reg1, B_reg2 : std_logic_vector(p_width-1 downto 0);
signal mult, multaddsub : std_logic_vector(p_width*2-1 downto 0);
begin

    mult <= A_reg2 * B_reg2;
    multaddsub <= C + mult when add_sub = '1' else C - mult;

    process (clk)
    begin
        if (clk'event and clk='1') then
            A_reg1 <= A; A_reg2 <= A_reg1;
            B_reg1 <= B; B_reg2 <= B_reg1;
        end if;
    end process;

    RES <= multaddsub;
end beh;

Multiplier Adder/Subtractor With 2 Register Levels On Multiplier Inputs Verilog Coding Example

```
//
// Multiplier Adder/Subtractor with
// 2 Register Levels on Multiplier Inputs
//
module v_multipliers_6 (clk, add_sub, A, B, C, RES);

input  clk, add_sub;
input  [7:0] A;
input  [7:0] B;
input  [7:0] C;
output [15:0] RES;
reg    [7:0] A_reg1, A_reg2, B_reg1, B_reg2;
wire   [15:0] mult, multaddsub;
always @(posedge clk)
begin
    A_reg1 <= A; A_reg2 <= A_reg1;
    B_reg1 <= B; B_reg2 <= B_reg1;

    assign mult = A_reg2 * B_reg2;
    assign multaddsub = add_sub ? C + mult : C - mult;
    assign RES = multaddsub;
endmodule
```
Multiply Accumulate HDL Coding Techniques

This section discusses Multiply Accumulate HDL Coding Techniques, and includes:

- “About Multiply Accumulate”
- “Multiply Accumulate in Virtex-4 and Virtex-5 Devices”
- “Multiply Accumulate Log File”
- “Multiply Accumulate Related Constraints”
- “Multiply Accumulate Coding Examples”

About Multiply Accumulate

The Multiply Accumulate macro is a complex macro consisting of several basic macros such as multipliers, accumulators, and registers. The recognition of this complex macro enables XST to implement it on dedicated DSP48 resources in Virtex-4 and Virtex-5 devices.

Multiply Accumulate in Virtex-4 and Virtex-5 Devices

The Multiply Accumulate macro is a complex macro consisting of several basic macros as multipliers, accumulators, and registers. The recognition of this complex macro enables XST to implement it on dedicated DSP48 resources in Virtex-4 and Virtex-5 devices.

XST supports the registered version of this macro, and can push up to 2 levels of input registers into the DSP48 block. If Adder/Subtractor operation selectors are registered, XST pushes these registers into the DSP48. In addition, the multiplication operation could be registered as well.

XST can implement a multiply accumulate in a DSP48 block if its implementation requires only a single DSP48 resource. If the macro exceeds the limits of a single DSP48, XST processes it as two separate Multiplier and Accumulate macros, making independent decisions on each macro. For more information, see “Multipliers HDL Coding Techniques” and “Accumulators HDL Coding Techniques”

Macro implementation on DSP48 blocks is controlled by the “Use DSP48 (USE_DSP48)” constraint or command line option, with default value of auto. In auto mode, XST implements multiply accumulate taking into account available DSP48 resources in the device.

In auto mode, use “DSP Utilization Ratio (DSP_UTILIZATION_RATIO)” to control DSP48 resources. XST tries to utilize as many DSP48 resources as possible. For more information, see “DSP48 Block Resources.”

To deliver the best performance, XST by default tries to infer and implement the maximum macro configuration, including as many registers in the DSP48 as possible. To shape a macro in a specific way, use the “Keep (KEEP)” constraint. For example, to exclude the first register stage from the DSP48, place “Keep (KEEP)” constraints on the outputs of these registers.

In the log file, XST reports the details of inferred multipliers, accumulators and registers at the HDL Synthesis step. The composition of multiply accumulate macros happens at Advanced HDL Synthesis step.
Multiply Accumulate Log File

In the log file, XST reports the details of inferred multipliers, accumulators and registers at the HDL Synthesis step. The composition of multiply accumulate macros happens at the Advanced HDL Synthesis step.

```
====================================================================
* HDL Synthesis *
====================================================================
... Synthesizing Unit <multipliers_7a>.
  Related source file is "multipliers_7a.vhd".
  Found 8x8-bit multiplier for signal <$n0002> created at line 28.
  Found 16-bit up accumulator for signal <accum>.
  Found 16-bit register for signal <mult>.
  Summary:
    inferred 1 Accumulator(s).
    inferred 16 D-type flip-flop(s).
    inferred 1 Multiplier(s).
  Unit <multipliers_7a> synthesized....
====================================================================
* Advanced HDL Synthesis *
====================================================================
... Synthesizing (advanced) Unit <Mmult__n0002>.
  Multiplier <Mmult__n0002> in block <multipliers_7a> and
  accumulator <accum> in block <multipliers_7a> are combined into a
  MAC<Mac_accum>.
  The following registers are also absorbed by the MAC: <mult> in
  block <multipliers_7a>.
  Unit <Mmult__n0002> synthesized (advanced).
```

HDL Synthesis Report

Macro Statistics

- # MACs : 1
- 8x8-to-16-bit MAC : 1

Multiply Accumulate Related Constraints

- “Use DSP48 (USE_DSP48)”
- “DSP Utilization Ratio (DSP_UTILIZATION_RATIO)”
- “Keep (KEEP)”

Multiply Accumulate Coding Examples

The coding examples in this section are accurate as of the date of publication. Download updates from ftp://ftp.xilinx.com/pub/documentation/misc/examples_v9.zip.

- “Multiplier Up Accumulate With Register After Multiplication”
- “Multiplier Up/Down Accumulate With Register After Multiplication”
Multiplier Up Accumulate With Register After Multiplication

This section discusses Multiplier Up Accumulate With Register After Multiplication, and includes:

- “Multiplier Up Accumulate With Register After Multiplication”
- “Multiplier Up Accumulate With Register After Multiplication Pin Descriptions”
- “Multiplier Up Accumulate With Register After Multiplication VHDL Coding Example”
- “Multiplier Up Accumulate With Register After Multiplication Verilog Coding Example”

Figure 2-49: Multiplier Up Accumulate With Register After Multiplication

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>clk</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>reset</td>
<td>Synchronous Reset</td>
</tr>
<tr>
<td>A, B</td>
<td>MAC Operands</td>
</tr>
<tr>
<td>RES</td>
<td>MAC Result</td>
</tr>
</tbody>
</table>

Table 2-61: Multiplier Up Accumulate With Register After Multiplication Pin Descriptions

Multiplier Up Accumulate With Register After Multiplication VHDL Coding Example

```vhdl
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;

entity multipliers_7a is
    generic (p_width: integer:=8);
    port (clk, reset: in std_logic;
          A, B: in std_logic_vector(p_width-1 downto 0));
end entity multipliers_7a;
```
Multiplier Up Accumulate With Register After Multiplication Verilog Coding Example

```verilog
//
// Multiplier Up Accumulate with Register After Multiplication
//
module v_multipliers_7a (clk, reset, A, B, RES);

    input clk, reset;
    input [7:0] A;
    input [7:0] B;
    output [15:0] RES;
    reg [15:0] mult, accum;

    always @(posedge clk)
    begin
        if (reset)
            mult <= 16'b0000000000000000;
        else
            mult <= A * B;
    end

    always @(posedge clk)
    begin
        if (reset)
            accum <= 16'b0000000000000000;
        else
            accum <= accum + mult;
    end

    assign RES = accum;
endmodule
```
Multiplier Up/Down Accumulate With Register After Multiplication

This section discusses Multiplier Up/Down Accumulate With Register After Multiplication, and includes:

- “Multiplier Up/Down Accumulate With Register After Multiplication Diagram”
- “Multiplier Up/Down Accumulate With Register After Multiplication Pin Descriptions”
- “Multiplier Up/Down Accumulate With Register After Multiplication VHDL Coding Example”
- “Multiplier Up/Down Accumulate With Register After Multiplication Verilog Coding Example”

![Multiplayer Up/Down Accumulate With Register After Multiplication Diagram](image)

**Figure 2-50:** Multiplier Up/Down Accumulate With Register After Multiplication Diagram

**Table 2-62:** Multiplier Up/Down Accumulate With Register After Multiplication Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>clk</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>reset</td>
<td>Synchronous Reset</td>
</tr>
<tr>
<td>add_sub</td>
<td>AddSub Selector</td>
</tr>
<tr>
<td>A, B</td>
<td>MAC Operands</td>
</tr>
<tr>
<td>RES</td>
<td>MAC Result</td>
</tr>
</tbody>
</table>

**Multiplier Up/Down Accumulate With Register After Multiplication VHDL Coding Example**

```vhdl
-- Multiplier Up/Down Accumulate with Register After Multiplication.
--
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
```
use IEEE.STD_LOGIC_UNSIGNED.ALL;

entity multipliers_7b is
  generic (p_width: integer:=8);
  port (clk, reset, add_sub: in std_logic;
    A, B: in std_logic_vector(p_width-1 downto 0);
    RES: out std_logic_vector(p_width*2-1 downto 0));
end multipliers_7b;

architecture beh of multipliers_7b is
  signal mult, accum: std_logic_vector(p_width*2-1 downto 0);
begin
  process (clk)
  begin
    if (clk'event and clk='1') then
      if (reset = '1') then
        accum <= (others => '0');
        mult <= (others => '0');
      else
        if (add_sub = '1') then
          accum <= accum + mult;
        else
          accum <= accum - mult;
        end if;
        mult <= A * B;
      end if;
    end if;
  end process;

  RES <= accum;
end beh;

Multiplier Up/Down Accumulate With Register After Multiplication Verilog Coding Example

//
// Multiplier Up/Down Accumulate with Register After Multiplication.
//

module v_multipliers_7b (clk, reset, add_sub, A, B, RES);

input clk, reset, add_sub;
input [7:0] A;
input [7:0] B;
output [15:0] RES;
reg [15:0] mult, accum;

always @ (posedge clk)
begin
  if (reset)
    mult <= 16'b0000000000000000;
  else
    mult <= A * B;
end

always @ (posedge clk)
begin


if (reset)
    accum <= 16'b0000000000000000;
else
    if (add_sub)
        accum <= accum + mult;
    else
        accum <= accum - mult;
end

assign RES = accum;
endmodule

Dividers HDL Coding Techniques

This section discusses Dividers HDL Coding Techniques, and includes:

- “About Dividers"
- “Dividers Log File"
- “Dividers Related Constraints”
- “Dividers Coding Examples”

About Dividers

Dividers are supported only when the divisor is a constant and is a power of 2. In that case, the operator is implemented as a shifter. Otherwise, XST issues an error message.

Dividers Log File

When you implement a divider with a constant with the power of 2, XST does not issue any message during the Macro Recognition step. In case your divider does not correspond to the case supported by XST, XST issues the following error message:

... ERROR:Xst:719 - file1.vhd (Line 172).
Operator is not supported yet : 'DIVIDE'
...

Dividers Related Constraints

- None

Dividers Coding Examples

The coding examples in this section are accurate as of the date of publication. Download updates from ftp://ftp.xilinx.com/pub/documentation/misc/examples_v9.zip.

- “Division by Constant 2 Divider”
Division by Constant 2 Divider

This section discusses Division by Constant 2 Divider, and includes:

- “Division by Constant 2 Divider Diagram”
- “Division by Constant 2 Divider Pin Descriptions”
- “Division by Constant 2 Divider VHDL Coding Example”
- “Division by Constant 2 Divider Verilog Coding Example”

![Division by Constant 2 Divider Diagram](image)

**Figure 2-51**: Division by Constant 2 Divider Diagram

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>DI</td>
<td>Division Operands</td>
</tr>
<tr>
<td>DO</td>
<td>Division Result</td>
</tr>
</tbody>
</table>

**Table 2-63**: Division by Constant 2 Divider Pin Descriptions

---

Division by Constant 2 Divider VHDL Coding Example

```vhdl
--
-- Division By Constant 2
--

library ieee;
use ieee.std_logic_1164.all;
use ieee.numeric_std.all;

entity divider_1 is
  port(DI : in  unsigned(7 downto 0);
       DO : out unsigned(7 downto 0));
end divider_1;

architecture archi of divider_1 is
begin
  DO <= DI / 2;
end archi;
```

Division by Constant 2 Divider Verilog Coding Example

```verilog
//
// Division By Constant 2
//

module v_divider_1 (DI, DO);
```
Resource Sharing HDL Coding Techniques

This section discusses Resource Sharing HDL Coding Techniques, and includes:

- “About Resource Sharing”
- “Resource Sharing Log File”
- “Resource Sharing Related Constraints”
- “Resource Sharing Coding Examples”

About Resource Sharing

The goal of resource sharing (also known as folding) is to minimize the number of operators and the subsequent logic in the synthesized design. This optimization is based on the principle that two similar arithmetic resources may be implemented as one single arithmetic operator if they are never used at the same time. XST performs both resource sharing and, if required, reduces the number of multiplexers.

XST supports resource sharing for adders, subtractors, adders/subtractors and multipliers.

If the optimization goal is SPEED, disabling resource sharing may give better results. To improve clock frequency, XST recommends deactivating resource sharing at the Advanced HDL Synthesis step.

Resource Sharing Log File

The XST log file reports the type and size of recognized arithmetic blocks and multiplexers during the Macro Recognition step.

```
... Synthesizing Unit <addsub>.
  Related source file is resource_sharing_1.vhd.
  Found 8-bit addsub for signal <res>.
  Found 8 1-bit 2-to-1 multiplexers.
  Summary:
    inferred 1 Adder/Subtractor(s).
    inferred 8 Multiplexer(s).
  Unit <addsub> synthesized.

=======================================
HDL Synthesis Report

Macro Statistics
# Multiplexers               : 1
  2-to-1 multiplexer         : 1
# Adders/Subtractors        : 1
  8-bit addsub              : 1
=======================================
```
INFO:Xst - HDL ADVISOR - Resource sharing has identified that some arithmetic operations in this design can share the same physical resources for reduced device utilization. For improved clock frequency you may try to disable resource sharing.

Resource Sharing Related Constraints

- “Resource Sharing (RESOURCE_SHARING)”

Resource Sharing Coding Examples

The coding examples in this section are accurate as of the date of publication. Download updates from ftp://ftp.xilinx.com/pub/documentation/misc/examples_v9.zip.

- “Resource Sharing”

Resource Sharing

This section discusses Resource Sharing, and includes:

- “Resource Sharing Diagram”
- “Resource Sharing Pin Descriptions”
- “Resource Sharing VHDL Coding Example”
- “Resource Sharing Verilog Coding Example”

For the following VHDL and Verilog examples, XST gives the following solution.

![Resource Sharing Diagram](image)

**Figure 2-52:** Resource Sharing Diagram

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>A, B, C</td>
<td>Operands</td>
</tr>
<tr>
<td>OPER</td>
<td>Operation Selector</td>
</tr>
<tr>
<td>RES</td>
<td>Data Output</td>
</tr>
</tbody>
</table>
Resource Sharing VHDL Coding Example

```vhdl
--
-- Resource Sharing
--

library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;

entity resource_sharing_1 is
  port(A,B,C : in  std_logic_vector(7 downto 0);
       OPER  : in  std_logic;
       RES   : out std_logic_vector(7 downto 0));
end resource_sharing_1;

architecture archi of resource_sharing_1 is
begin
  RES <= A + B when OPER='0' else A - C;
end archi;
```

Resource Sharing Verilog Coding Example

```verilog
//
// Resource Sharing
//

module v_resource_sharing_1 (A, B, C, OPER, RES);
  input [7:0] A, B, C;
  input OPER;
  output [7:0] RES;
  wire [7:0] RES;
  assign RES = !OPER ? A + B : A - C;
endmodule
```

RAMs and ROMs HDL Coding Techniques

This section discusses RAMs and ROMs HDL Coding Techniques, and includes:

- “About RAMs and ROMs”
- “RAMs and ROMs Log File”
- “RAMs and ROMs Related Constraints”
- “RAMs and ROMs Coding Examples”
- “Initializing RAM Coding Examples”

About RAMs and ROMs

If you do not want to instantiate RAM primitives to keep your HDL code architecture independent, use XST automatic RAM recognition. XST can infer distributed as well as block RAM. It covers the following characteristics, offered by these RAM types:
• Synchronous write
• Write enable
• RAM enable
• Asynchronous or synchronous read
• Reset of the data output latches
• Data output reset
• Single, dual or multiple-port read
• Single-port/Dual-port write
• Parity bits (Supported for all FPGA devices except Virtex, Virtex-E, Spartan-II, and Spartan-IIE)
• Block Ram with Byte-Wide Write Enable
• Simple dual-port BRAM

XST does not support RAMs and ROMs with negative addresses.
The type of inferred RAM depends on its description.
• RAM descriptions with an asynchronous read generate a distributed RAM macro.
• RAM descriptions with a synchronous read generate a block RAM macro. In some cases, a block RAM macro can actually be implemented with distributed RAM. The decision on the actual RAM implementation is done by the macro generator.

If a given template can be implemented using Block and Distributed RAM, XST implements BLOCK ones. Use the “RAM Style (RAM_STYLE)” constraint to control RAM implementation and select a desirable RAM type. For more information, see “XST Design Constraints.”

The following block RAM features are not yet supported:
• Parity bits (Virtex, Virtex-E, Spartan-II, and Spartan-IIE are not supported)
• Different aspect ratios on each port
• Simple dual-port distributed RAMs
• Quad-port distributed RAMs

XST uses speed-oriented implementation to implement RAMs on BRAM resources. This gives good results for speed, but may require more BRAM resources than area-oriented implementation. XST does not support area-oriented BRAM implementation. Xilinx recommends Core Generator for area-oriented implementation.

For more information on RAM implementation, see “XST FPGA Optimization.”

XST can implement Finite State Machines (see “Finite State Machines (FSMs) HDL Coding Techniques”) and map general logic (see “Mapping Logic Onto Block RAM”) on block RAMs.

XST automatically controls BRAM resources on the target device. “BRAM Utilization Ratio (BRAM_UTILIZATION_RATIO)” allows you to specify the number of BRAM blocks that XST must not exceed during synthesis.

BRAM management goes through the following steps.
• To achieve better design speed, XST implements small RAMs and ROMs using distributed resources. RAMs and ROMs are considered small if their sizes follow the rules shown in Table 2-65, “Rules for Small RAMs and ROMs.”
Use "RAM Style (RAM_STYLE)" and "ROM Style (ROM_STYLE)" to force implementation of small RAMs and ROMs on BRAM resources.

XST calculates the available BRAM resources for inference using the following formula:

\[
\text{Total Number of Available BRAMs} - \text{Number of Reserved BRAMs}
\]

In this formula, \( \text{Total Number of Available BRAMs} \) is the number of BRAMs specified by the "BRAM Utilization Ratio (BRAM_UTILIZATION_RATIO)" constraint. By default it is 100%. The \( \text{Number of Reserved BRAMs} \) encapsulates:

- The number of instantiated BRAMs in the HDL code from the UNISIM library
- The number of RAM which were forced to be implemented as BRAMs by the "RAM Style (RAM_STYLE)" and "ROM Style (ROM_STYLE)" constraints
- The number of BRAMs generated using BRAM mapping optimizations (BRAM_MAP).

Where there are available BRAM resources, XST implements the largest inferred RAMs and ROMs using BRAM, and the smallest on distributed resources.

If the \( \text{Number of Reserved BRAMs} \) exceeds available resources, XST implements them as block RAMs, and all inferred RAMs are implemented on distributed memory.

As soon as this process is completed, XST can automatically pack two small single-port BRAMs in a single BRAM primitive. This optimization is controlled by the "Automatic BRAM Packing (AUTO_BRAM_PACKING)" constraint. It is disabled by default.

For more information, see "BRAM Utilization Ratio (BRAM_UTILIZATION_RATIO)" and "Automatic BRAM Packing (AUTO_BRAM_PACKING)."

### RAMs and ROMs Log File

The XST log file reports the type and size of recognized RAM as well as complete information on its I/O ports. RAM recognition consists of two steps.

- During the HDL Synthesis step, XST recognizes the presence of the memory structure in the HDL code.
- During the Advanced HDL Synthesis step, XST decides how to implement a specific memory (that is, whether to use Block or Distributed memory resources).

<table>
<thead>
<tr>
<th>FPGA Devices</th>
<th>Size (bits) * Width (bits)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Virtex, Virtex-E</td>
<td>&lt;= 256</td>
</tr>
<tr>
<td>Virtex-II, Virtex-II Pro, Virtex-4</td>
<td>&lt;= 512</td>
</tr>
<tr>
<td>Virtex-5</td>
<td>&lt;= 512</td>
</tr>
</tbody>
</table>

### Table 2-65: Rules for Small RAMs and ROMs

<table>
<thead>
<tr>
<th>FPGA Devices</th>
<th>Size (bits) * Width (bits)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Virtex, Virtex-E</td>
<td>&lt;= 256</td>
</tr>
<tr>
<td>Virtex-II, Virtex-II Pro, Virtex-4</td>
<td>&lt;= 512</td>
</tr>
<tr>
<td>Virtex-5</td>
<td>&lt;= 512</td>
</tr>
</tbody>
</table>
Summary:
  inferred 1 RAM(s).
  inferred 32 D-type flip-flops.
  Unit <rams_16> synthesized.

=========================================================================  
HDL Synthesis Report

Macro Statistics
# RAMs                : 1
  64x16-bit dual-port RAM : 1
# Registers           : 2
  16-bit register      : 2

=========================================================================  

*                        Advanced HDL Synthesis                        *
=========================================================================  

Synthesizing (advanced) Unit <rams_16>.
INFO:Xst - The RAM <Mram_RAM> will be implemented as a BLOCK RAM, absorbing the following register(s): <doa> <dob>

<table>
<thead>
<tr>
<th>ram_type</th>
<th>Block</th>
</tr>
</thead>
<tbody>
<tr>
<td>Port A</td>
<td></td>
</tr>
<tr>
<td>aspect ratio</td>
<td>64-word x 16-bit</td>
</tr>
<tr>
<td>mode</td>
<td>write-first</td>
</tr>
<tr>
<td>clkA</td>
<td>connected to signal &lt;clka&gt;</td>
</tr>
<tr>
<td>enA</td>
<td>connected to signal &lt;ena&gt;</td>
</tr>
<tr>
<td>weA</td>
<td>connected to signal &lt;wea&gt;</td>
</tr>
<tr>
<td>addrA</td>
<td>connected to signal &lt;addrA&gt;</td>
</tr>
<tr>
<td>diA</td>
<td>connected to signal &lt;dia&gt;</td>
</tr>
<tr>
<td>doA</td>
<td>connected to signal &lt;doa&gt;</td>
</tr>
<tr>
<td>optimization</td>
<td>speed</td>
</tr>
<tr>
<td>Port B</td>
<td></td>
</tr>
<tr>
<td>aspect ratio</td>
<td>64-word x 16-bit</td>
</tr>
<tr>
<td>mode</td>
<td>write-first</td>
</tr>
<tr>
<td>clkB</td>
<td>connected to signal &lt;clkb&gt;</td>
</tr>
<tr>
<td>enB</td>
<td>connected to signal &lt;enb&gt;</td>
</tr>
<tr>
<td>weB</td>
<td>connected to signal &lt;web&gt;</td>
</tr>
<tr>
<td>addrB</td>
<td>connected to signal &lt;addrB&gt;</td>
</tr>
<tr>
<td>diB</td>
<td>connected to signal &lt;dib&gt;</td>
</tr>
<tr>
<td>doB</td>
<td>connected to signal &lt;dob&gt;</td>
</tr>
<tr>
<td>optimization</td>
<td>speed</td>
</tr>
</tbody>
</table>

Unit <rams_16> synthesized (advanced).

=========================================================================  
Advanced HDL Synthesis Report

Macro Statistics
# RAMs                : 1
  64x16-bit dual-port block RAM : 1
RAMs and ROMs Related Constraints

- “BRAM Utilization Ratio (BRAM_UTILIZATION_RATIO)”
- “Automatic BRAM Packing (AUTO_BRAM_PACKING)”
- “RAM Extraction (RAM_EXTRACT)”
- “RAM Style (RAM_STYLE)”
- “ROM Extraction (ROM EXTRACT)”
- “ROM Style (ROM_STYLE)”

XST accepts LOC and “RLOC” constraints on inferred RAMs that can be implemented in a single block RAM primitive. The LOC and RLOC constraints are propagated to the NGC netlist.

RAMs and ROMs Coding Examples


- “Single-Port RAM in Read-First Mode”
- “Single-Port RAM in Write-First Mode”
- “Single-Port RAM In No-Change Mode”
- “Single-Port RAM With Asynchronous Read”
- “Single-Port RAM With False Synchronous Read”
- “Single-Port RAM With False Synchronous Read and Reset on the Output”
- “Single-Port RAM With Synchronous Read (Read Through)”
- “Single-Port RAM With Enable”
- “Dual-Port RAM With Asynchronous Read”
- “Dual-Port RAM With False Synchronous Read”
- “Dual-Port RAM With Synchronous Read (Read Through)”
- “Dual-Port RAM With Synchronous Read (Read Through) and Two Clocks”
- “Dual-Port RAM With One Enable Controlling Both Ports”
- “Dual Port RAM With Enable on Each Port”
- “Dual-Port Block RAM With Different Clocks”
- “Dual-Port Block RAM With Two Write Ports”
- “Block Ram with Byte-Wide Write Enable”
- “Multiple-Port RAM Descriptions”
- “Block RAM With Reset”
- “Block RAM With Optional Output Registers”
RAM Read/Write Modes Virtex-II and Higher

Block RAM resources in the following devices offer different read/write synchronization modes:

- Virtex-II
- Virtex-II Pro
- Virtex-4
- Virtex-5
- Spartan-3
- Spartan-3E
- Spartan-3A

The following coding examples describe a single-port block RAM. You can deduce descriptions of dual-port block RAMs from these examples. Dual-port block RAMs can be configured with a different read/write mode on each port. Inference supports this capability.

Table 2-66, “Support For Read/Write Modes,” summarizes support for read/write modes according to the targeted devices and how XST handles it.

<table>
<thead>
<tr>
<th>Devices</th>
<th>Inferred Modes</th>
<th>Behavior</th>
</tr>
</thead>
<tbody>
<tr>
<td>Spartan-3, Spartan-3E, Spartan-3A, Virtex-II, Virtex-II Pro, Virtex-4, Virtex-5</td>
<td>write-first, read-first, no-change</td>
<td>Macro inference and generation. Attach adequate WRITE_MODE, WRITE_MODE_A, WRITE_MODE_B constraints to generated block RAMs in NCF</td>
</tr>
<tr>
<td>Virtex, Virtex-E, Spartan-II, Spartan-IIIE</td>
<td>write-first</td>
<td>Macro inference and generation. No constraint to attach on generated block RAMs</td>
</tr>
<tr>
<td>CPLD</td>
<td>none</td>
<td>RAM inference completely disabled</td>
</tr>
</tbody>
</table>
Single-Port RAM in Read-First Mode

This section discusses Single-Port RAM in Read-First Mode, and includes:

- “Single-Port RAM in Read-First Mode Diagram”
- “Single-Port RAM in Read-First Mode Pin Descriptions”
- “Single-Port RAM in Read-First Mode VHDL Coding Example”
- “Single-Port RAM in Read-First Mode Verilog Coding Example”

### Single-Port RAM in Read-First Mode VHDL Coding Example

```vhdl
--
-- Read-First Mode
--

library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;

entity rams_01 is
  port (clk  : in std_logic;
        we   : in std_logic;
        en   : in std_logic;
        addr : in std_logic_vector(5 downto 0);
        di   : in std_logic_vector(15 downto 0);
        do   : out std_logic_vector(15 downto 0));
end rams_01;

architecture Behavioral of rams_01 is
begin
  process (clk,
           we,
           en,
           addr,
           di)
  begin
    if rising_edge(clk) then
      with addr select
      begin
        AVG <= di when others;
        AVG <= di when others;
        AVG <= di when others;
      end with;
    end if;
  end process;
end Behavioral;
```

### Table 2-67: Single-Port RAM in Read-First Mode Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>clk</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>we</td>
<td>Synchronous Write Enable (Active High)</td>
</tr>
<tr>
<td>en</td>
<td>Clock Enable</td>
</tr>
<tr>
<td>addr</td>
<td>Read/Write Address</td>
</tr>
<tr>
<td>di</td>
<td>Data Input</td>
</tr>
<tr>
<td>do</td>
<td>Data Output</td>
</tr>
</tbody>
</table>

Figure 2-53: Single-Port RAM in Read-First Mode Diagram
do   : out std_logic_vector(15 downto 0));
end rams_01;

architecture syn of rams_01 is
  type ram_type is array (63 downto 0) of std_logic_vector (15 downto 0);
  signal RAM: ram_type;
begin

  process (clk)
  begin
    if clk'event and clk = '1' then
      if en = '1' then
        if we = '1' then
          RAM(conv_integer(addr)) <= di;
          do <= RAM(conv_integer(addr));
        end if;
      end if;
    end if;
  end process;
end syn;

Single-Port RAM in Read-First Mode Verilog Coding Example

```verilog
//
// Read-First Mode
//

module v_rams_01 (clk, en, we, addr, di, do);
  input  clk;
  input  we;
  input  en;
  input  [5:0] addr;
  input  [15:0] di;
  output [15:0] do;
  reg    [15:0] RAM [63:0];
  reg    [15:0] do;
  always @(posedge clk)
    begin
      if (en)
        begin
          if (we)
            BEGIN
              RAM[addr]<=di;
              do <= RAM[addr];
          end
        end
     endmodule
```

```
Single-Port RAM in Write-First Mode

This section discusses Single-Port RAM In Write-First Mode, and includes:

- “Single-Port RAM in Write-First Mode Diagram”
- “Single-Port RAM in Write-First Mode Pin Descriptions”
- “Single-Port RAM In Write-First Mode VHDL Coding Example One”
- “Single-Port RAM In Write-First Mode VHDL Coding Example Two”
- “Single-Port RAM In Write-First Mode Verilog Coding Example One”
- “Single-Port RAM In Write-First Mode Verilog Coding Example Two”

![Single-Port RAM in Write-First Mode Diagram](image)

**Figure 2-54:** Single-Port RAM in Write-First Mode Diagram

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>clk</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>we</td>
<td>Synchronous Write Enable (Active High)</td>
</tr>
<tr>
<td>en</td>
<td>Clock Enable</td>
</tr>
<tr>
<td>addr</td>
<td>Read/Write Address</td>
</tr>
<tr>
<td>di</td>
<td>Data Input</td>
</tr>
<tr>
<td>do</td>
<td>Data Output</td>
</tr>
</tbody>
</table>

**Table 2-68:** Single-Port RAM in Write-First Mode Pin Descriptions

---

Single-Port RAM in Write-First Mode VHDL Coding Example One

```vhdl
--
-- Write-First Mode (template 1)
--

library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;

entity rams_02a is
  port (clk : in std_logic;
       we : in std_logic;
```
Chapter 2: XST HDL Coding Techniques

XST User Guide

Single-Port RAM in Write-First Mode VHDL Coding Example Two

```vhdl
--
-- Write-First Mode (template 2)
--

library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;

entity rams_02b is
port (clk  : in std_logic;
       we   : in std_logic;
       en   : in std_logic;
       addr : in std_logic_vector(5 downto 0);
       di   : in std_logic_vector(15 downto 0);
       do   : out std_logic_vector(15 downto 0));
end rams_02b;

architecture syn of rams_02b is
  type ram_type is array (63 downto 0) of std_logic_vector (15 downto 0);
  signal RAM : ram_type;
  begin
    signal read_addr: std_logic_vector(5 downto 0);
    process (clk)
    begin
      if clk'event and clk = '1' then
        if en = '1' then
          if we = '1' then
            RAM(conv_integer(addr)) <= di;
            do <= di;
          else
            do <= RAM( conv_integer(addr));
            end if;
          end if;
        end if;
      end process;
    end begin;
  end syn;
```

Chapter 2: XST HDL Coding Techniques

XST User Guide

Single-Port RAM in Write-First Mode VHDL Coding Example Two

```vhdl
--
-- Write-First Mode (template 2)
--

library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;

entity rams_02b is
port (clk  : in std_logic;
       we   : in std_logic;
       en   : in std_logic;
       addr : in std_logic_vector(5 downto 0);
       di   : in std_logic_vector(15 downto 0);
       do   : out std_logic_vector(15 downto 0));
end rams_02b;

architecture syn of rams_02b is
  type ram_type is array (63 downto 0) of std_logic_vector (15 downto 0);
  signal RAM : ram_type;
  begin
    process (clk)
    begin
      if clk'event and clk = '1' then
        if en = '1' then
```
if we = '1' then
    ram(conv_integer(addr)) <= di;
end if;
read_addr <= addr;
end if;
end if;
end process;

do <= ram(conv_integer(read_addr));

end syn;

Single-Port RAM In Write-First Mode Verilog Coding Example One

//
// Write-First Mode (template 1)
//

module v_rams_02a (clk, we, en, addr, di, do);
    input clk;
    input we;
    input en;
    input [5:0] addr;
    input [15:0] di;
    output [15:0] do;
    reg [15:0] RAM [63:0];
    reg [15:0] do;

    always @(posedge clk)
    begin
        if (en)
            begin
                if (we)
                    begin
                        RAM[addr] <= di;
                        do <= di;
                    end
                else
                    do <= RAM[addr];
                end
            end
    end
endmodule

Single-Port RAM In Write-First Mode Verilog Coding Example Two

//
// Write-First Mode (template 2)
//

module v_rams_02b (clk, we, en, addr, di, do);
    input clk;
    input we;
    input en;
    input [5:0] addr;
    input [15:0] di;
output [15:0] do;
reg [15:0] RAM [63:0];
reg [5:0] read_addr;

always @(posedge clk)
begin
    if (en)
        begin
            if (we)
                RAM[addr] <= di;
            read_addr <= addr;
        end
    end
    assign do = RAM[read_addr];
endmodule

Single-Port RAM In No-Change Mode

This section discusses Single-Port RAM In No-Change Mode, and includes:

- “Single-Port RAM In No-Change Mode Diagram”
- “Single-Port RAM In No-Change Mode Pin Descriptions”
- “Single-Port RAM In No-Change Mode VHDL Coding Example”
- “Single-Port RAM In No-Change Mode Verilog Coding Example”

![Single-Port RAM In No-Change Mode Diagram](image)

*Figure 2-55: Single-Port RAM In No-Change Mode Diagram*

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>clk</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>we</td>
<td>Synchronous Write Enable (Active High)</td>
</tr>
<tr>
<td>en</td>
<td>Clock Enable</td>
</tr>
</tbody>
</table>

*Table 2-69: Single-Port RAM In No-Change Mode Pin Descriptions*
Single-Port RAM In No-Change Mode VHDL Coding Example

```vhdl
library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;

entity rams_03 is
  port (clk  : in std_logic;
        we   : in std_logic;
        en   : in std_logic;
        addr : in std_logic_vector(5 downto 0);
        di   : in std_logic_vector(15 downto 0);
        do   : out std_logic_vector(15 downto 0));
end rams_03;

architecture syn of rams_03 is
  type ram_type is array (63 downto 0) of std_logic_vector (15 downto 0);
  signal RAM : ram_type;
begin
  process (clk)
  begin
      if clk'event and clk = '1' then
          if en = '1' then
              if we = '1' then
                  RAM(conv_integer(addr)) <= di;
              else
                  do <= RAM( conv_integer(addr));
              end if;
          end if;
      end if;
  end process;
end syn;
```

Single-Port RAM In No-Change Mode Verilog Coding Example

```verilog
module v_rams_03 (clk, we, en, addr, di, do);
  input  clk;
  input  we;
```
input en;
input [5:0] addr;
input [15:0] di;
output [15:0] do;
reg [15:0] RAM [63:0];
reg [15:0] do;

always @(posedge clk)
begin
  if (en)
  begin
    if (we)
      RAM[addr] <= di;
    else
      do <= RAM[addr];
  end
end
endmodule

Single-Port RAM With Asynchronous Read

This section discusses Single-Port RAM With Asynchronous Read, and includes:

- “Single-Port RAM With Asynchronous Read Diagram”
- “Single-Port RAM With Asynchronous Read Pin Descriptions”
- “Single-Port RAM With Asynchronous Read VHDL Coding Example”
- “Single-Port RAM With Asynchronous Read Verilog Coding Example”

The following descriptions are directly mappable onto distributed RAM only.

![Figure 2-56: Single-Port RAM With Asynchronous Read Diagram](image)

**Table 2-70: Single-Port RAM With Asynchronous Read Pin Descriptions**

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>clk</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>we</td>
<td>Synchronous Write Enable (Active High)</td>
</tr>
<tr>
<td>a</td>
<td>Read/Write Address</td>
</tr>
<tr>
<td>di</td>
<td>Data Input</td>
</tr>
<tr>
<td>do</td>
<td>Data Output</td>
</tr>
</tbody>
</table>
Single-Port RAM With Asynchronous Read VHDL Coding Example

```vhdl
-- Single-Port RAM with Asynchronous Read
--
library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;

entity rams_04 is
  port (clk : in std_logic;
       we  : in std_logic;
       a   : in std_logic_vector(5 downto 0);
       di  : in std_logic_vector(15 downto 0);
       do  : out std_logic_vector(15 downto 0));
end rams_04;

architecture syn of rams_04 is
  type ram_type is array (63 downto 0) of std_logic_vector (15 downto 0);
  signal RAM : ram_type;
begin
  process (clk)
  begin
    if (clk'event and clk = '1') then
      if (we = '1') then
        RAM(conv_integer(a)) <= di;
      end if;
    end if;
  end process;
  do <= RAM(conv_integer(a));
end syn;
```

Single-Port RAM With Asynchronous Read Verilog Coding Example

```verilog
// Single-Port RAM with Asynchronous Read
//
module v_rams_04 (clk, we, a, di, do);

input  clk;
input  we;
input  [5:0] a;
input  [15:0] di;
output [15:0] do;
reg    [15:0] ram [63:0];

always @(posedge clk) begin
  if (we)
    ram[a] <= di;
end
assign do = ram[a];
endmodule
```
Single-Port RAM With False Synchronous Read

This section discusses Single-Port RAM With False Synchronous Read, and includes:

- “Single-Port RAM With False Synchronous Read Diagram”
- “Single-Port RAM With False Synchronous Read Pin Descriptions”
- “Single-Port RAM With False Synchronous Read VHDL Coding Example”
- “Single-Port RAM With False Synchronous Read Verilog Coding Example”

The following descriptions do not implement true synchronous read access as defined by the Virtex block RAM specification, where the read address is registered. They are mappable only onto distributed RAM with an additional buffer on the data output for the Virtex and Virtex-E families, as shown in Figure 2-57, “Single-Port RAM With False Synchronous Read Diagram.” For Virtex-II devices and higher, this code is mappable on block RAM.

---

```
-- Single-Port RAM with "False" Synchronous Read
--

library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;

entity rams_05 is
  port (clk : in std_logic;
           we  : in std_logic;
           a   : in std_logic;
           di  : in std_logic;
           do  : out std_logic);

```

Figure 2-57: Single-Port RAM With False Synchronous Read Diagram

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>clk</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>we</td>
<td>Synchronous Write Enable (Active High)</td>
</tr>
<tr>
<td>a</td>
<td>Read/Write Address</td>
</tr>
<tr>
<td>di</td>
<td>Data Input</td>
</tr>
<tr>
<td>do</td>
<td>Data Output</td>
</tr>
</tbody>
</table>

Table 2-71: Single-Port RAM With False Synchronous Read Pin Descriptions
a : in std_logic_vector(5 downto 0);
di : in std_logic_vector(15 downto 0);
do : out std_logic_vector(15 downto 0));
end rams_05;

architecture syn of rams_05 is
  type ram_type is array (63 downto 0)
    of std_logic_vector (15 downto 0);
signal RAM : ram_type;
begin
  process (clk)
  begin
    if (clk'event and clk = '1') then
      if (we = '1') then
        RAM(conv_integer(a)) <= di;
      end if;
      do <= RAM(conv_integer(a));
    end if;
  end process;
end syn;

Single-Port RAM With False Synchronous Read Verilog Coding Example

//
// Single-Port RAM with "False" Synchronous Read
//
module v_rams_05 (clk, we, a, di, do);

  input clk;
  input we;
  input [5:0] a;
  input [15:0] di;
  output [15:0] do;
  reg [15:0] ram [63:0];
  reg [15:0] do;

  always @(posedge clk) begin
    if (we)
      ram[a] <= di;
    do <= ram[a];
  end

endmodule
Single-Port RAM With False Synchronous Read and Reset on the Output

This section discusses Single-Port RAM With False Synchronous Read and Reset on the Output, and includes:

- “Single-Port RAM With False Synchronous Read and Reset on the Output Diagram”
- “Single-Port RAM With False Synchronous Read and Reset on the Output Pin Descriptions”
- “Single-Port RAM With False Synchronous Read and Reset on the Output VHDL Coding Example”
- “Single-Port RAM With False Synchronous Read and Reset on the Output Verilog Coding Example”

The following descriptions, featuring an additional reset of the RAM output, are also only mappable onto Distributed RAM with an additional resetable buffer on the data output as shown in Figure 2-58, “Single-Port RAM With False Synchronous Read and Reset on the Output Diagram.”

![Figure 2-58: Single-Port RAM With False Synchronous Read and Reset on the Output Diagram](image)

### Table 2-72: Single-Port RAM With False Synchronous Read and Reset on the Output Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>clk</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>we</td>
<td>Synchronous Write Enable (Active High)</td>
</tr>
<tr>
<td>rst</td>
<td>Synchronous Output Reset (Active High)</td>
</tr>
<tr>
<td>a</td>
<td>Read/Write Address</td>
</tr>
<tr>
<td>di</td>
<td>Data Input</td>
</tr>
<tr>
<td>do</td>
<td>Data Output</td>
</tr>
</tbody>
</table>

**Single-Port RAM With False Synchronous Read and Reset on the Output VHDL Coding Example**

```vhdl
-- Single-Port RAM with "False" Synchronous Read with
-- an additional reset of the RAM output,
library ieee;
use ieee.std_logic_1164.all;
```
use ieee.std_logic_unsigned.all;

entity rams_06 is
    port (clk : in std_logic;
          we  : in std_logic;
          rst : in std_logic;
          a   : in std_logic_vector(5 downto 0);
          di  : in std_logic_vector(15 downto 0);
          do  : out std_logic_vector(15 downto 0));
end rams_06;

architecture syn of rams_06 is
    type ram_type is array (63 downto 0) of std_logic_vector (15 downto 0);
    signal RAM : ram_type;
begin
    process (clk)
    begin
        if (clk'event and clk = '1') then
            if (we = '1') then
                RAM(conv_integer(a)) <= di;
            end if;

            if (rst = '1') then
                do <= (others => '0');
            else
                do <= RAM(conv_integer(a));
            end if;
        end if;
    end process;
end syn;

Single-Port RAM With False Synchronous Read and Reset on the Output Verilog Coding Example

module v_rams_06 (clk, we, rst, a, di, do);

    input clk;
    input we;
    input rst;
    input [5:0] a;
    input [15:0] di;
    output [15:0] do;
    reg [15:0] ram [63:0];
    reg [15:0] do;

    always @(posedge clk) begin
        if (we)
            ram[a] <= di;
if (rst)
    do <= 16'h0000;
else
    do <= ram[a];
end
endmodule

Single-Port RAM With Synchronous Read (Read Through)

This section discusses Single-Port RAM With Synchronous Read (Read Through), and includes:

- “Single-Port RAM With Synchronous Read (Read Through) Diagram”
- “Single-Port RAM With Synchronous Read (Read Through) Pin Descriptions”
- “Single-Port RAM With Synchronous Read (Read Through) VHDL Coding Example”
- “Single-Port RAM With Synchronous Read (Read Through) Verilog Coding Example”

The following description implements a true synchronous read. A true synchronous read is the synchronization mechanism in Virtex block RAMs, where the read address is registered on the RAM clock edge. Such descriptions are directly mappable onto block RAM, as shown in Figure 2-59, “Single-Port RAM With Synchronous Read (Read Through) Diagram.” The same descriptions can also be mapped onto Distributed RAM.

![Figure 2-59: Single-Port RAM With Synchronous Read (Read Through) Diagram](image)

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>clk</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>we</td>
<td>Synchronous Write Enable (Active High)</td>
</tr>
<tr>
<td>a</td>
<td>Read/Write Address</td>
</tr>
<tr>
<td>di</td>
<td>Data Input</td>
</tr>
<tr>
<td>do</td>
<td>Data Output</td>
</tr>
</tbody>
</table>

Table 2-73: Single-Port RAM With Synchronous Read (Read Through) Pin Descriptions
Single-Port RAM With Synchronous Read (Read Through) VHDL Coding Example

```vhdl
--
-- Single-Port RAM with Synchronous Read (Read Through)
--
library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;

tenity rams_07 is
    port (clk : in std_logic;
          we  : in std_logic;
          a   : in std_logic_vector(5 downto 0);
          di  : in std_logic_vector(15 downto 0);
          do  : out std_logic_vector(15 downto 0));
end rams_07;

architecture syn of rams_07 is
    type ram_type is array (63 downto 0) of std_logic_vector (15 downto 0);
    signal RAM : ram_type;
    signal read_a : std_logic_vector(5 downto 0);
begin
    process (clk)
    begin
        if (clk'event and clk = '1') then
            if (we = '1') then
                RAM(conv_integer(a)) <= di;
            end if;
            read_a <= a;
        end if;
    end process;
    do <= RAM(conv_integer(read_a));
end syn;
```

Single-Port RAM With Synchronous Read (Read Through) Verilog Coding Example

```verilog
//
// Single-Port RAM with Synchronous Read (Read Through)
//
module v_rams_07 (clk, we, a, di, do);

    input clk;
    input we;
    input [5:0] a;
    input [15:0] di;
    output [15:0] do;
    reg [15:0] ram [63:0];
    reg [5:0] read_a;

    always @(posedge clk) begin
        if (we)
            ram[a] <= di;
        read_a <= a;
    end
endmodule
```
assign do = ram[read_a];
endmodule

Single-Port RAM With Enable

This section discusses Single-Port RAM With Enable, and includes:

- “Single-Port RAM With Enable Diagram”
- “Single-Port RAM With Enable Pin Descriptions”
- “Single-Port RAM With Enable VHDL Coding Example”
- “Single-Port RAM With Enable Verilog Coding Example”

![Single-Port RAM With Enable Diagram](image)

**Figure 2-60:** Single-Port RAM With Enable Diagram

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>clk</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>en</td>
<td>Global Enable</td>
</tr>
<tr>
<td>we</td>
<td>Synchronous Write Enable (Active High)</td>
</tr>
<tr>
<td>a</td>
<td>Read/Write Address</td>
</tr>
<tr>
<td>di</td>
<td>Data Input</td>
</tr>
<tr>
<td>do</td>
<td>Data Output</td>
</tr>
</tbody>
</table>
Single-Port RAM With Enable VHDL Coding Example

```vhdl
-- Single-Port RAM with Enable
--

library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;

entity rams_08 is
  port (clk : in std_logic;
        en  : in std_logic;
        we  : in std_logic;
        a   : in std_logic_vector(5 downto 0);
        di  : in std_logic_vector(15 downto 0);
        do  : out std_logic_vector(15 downto 0));
end rams_08;

architecture syn of rams_08 is
  type ram_type is array (63 downto 0) of std_logic_vector (15 downto 0);
  signal RAM : ram_type;
  signal read_a : std_logic_vector(5 downto 0);
begin
  process (clk)
  begin
    if (clk'event and clk = '1') then
      if (en = '1') then
        if (we = '1') then
          RAM(conv_integer(a)) <= di;
        end if;
      end if;
      read_a <= a;
    end if;
  end process;
  do <= RAM(conv_integer(read_a));
end syn;
```

Single-Port RAM With Enable Verilog Coding Example

```verilog
// Single-Port RAM with Enable
//
module v_rams_08 (clk, en, we, a, di, do);

input clk;
input en;
input we;
input [5:0] a;
input [15:0] di;
output [15:0] do;
reg [15:0] ram [63:0];
reg [5:0] read_a;
```
always @(posedge clk) begin
  if (en)
    begin
      if (we)
        ram[a] <= di;
      read_a <= a;
    end
  end
  assign do = ram[read_a];
endmodule

Dual-Port RAM With Asynchronous Read

This section discusses Dual-Port RAM With Asynchronous Read, and includes:

- "Dual-Port RAM With Asynchronous Read Diagram"
- "Dual-Port RAM With Asynchronous Read Pin Descriptions"
- "Dual-Port RAM With Asynchronous Read VHDL Coding Example"
- "Dual-Port RAM With Asynchronous Read Verilog Coding Example"

Figure 2-61, "Dual-Port RAM With Asynchronous Read Diagram,” shows where the two output ports are used. It is directly mappable onto Distributed RAM only.

![Dual-Port RAM With Asynchronous Read Diagram](image)

Table 2-75: Dual-Port RAM With Asynchronous Read Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>clk</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>we</td>
<td>Synchronous Write Enable (Active High)</td>
</tr>
<tr>
<td>a</td>
<td>Write Address/Primary Read Address</td>
</tr>
<tr>
<td>dpра</td>
<td>Dual Read Address</td>
</tr>
<tr>
<td>di</td>
<td>Data Input</td>
</tr>
<tr>
<td>спо</td>
<td>Primary Output Port</td>
</tr>
<tr>
<td>дпо</td>
<td>Dual Output Port</td>
</tr>
</tbody>
</table>
### Dual-Port RAM With Asynchronous Read VHDL Coding Example

```vhdl
library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;

entity rams_09 is
  port (clk  : in std_logic;
        we   : in std_logic;
        a    : in std_logic_vector(5 downto 0);
        dpra : in std_logic_vector(5 downto 0);
        di   : in std_logic_vector(15 downto 0);
        spo  : out std_logic_vector(15 downto 0);
        dpo  : out std_logic_vector(15 downto 0));
end rams_09;

architecture syn of rams_09 is
  type ram_type is array (63 downto 0) of std_logic_vector (15 downto 0);
  signal RAM : ram_type;
begin
  process (clk)
  begin
    if (clk'event and clk = '1') then
      if (we = '1') then
        RAM(conv_integer(a)) <= di;
      end if;
    end if;
  end process;
  spo <= RAM(conv_integer(a));
  dpo <= RAM(conv_integer(dpra));
end syn;
```

### Dual-Port RAM With Asynchronous Read Verilog Coding Example

```verilog
//
// Dual-Port RAM with Asynchronous Read
//
module v_rams_09 (clk, we, a, dpra, di, spo, dpo);

input clk;
input we;
input [5:0] a;
input [5:0] dpra;
input [15:0] di;
output [15:0] spo;
output [15:0] dpo;
reg [15:0] ram [63:0];

always @(posedge clk) begin
  if (we) begin
```
```verilog
ram[a] <= di;
end
assign spo = ram[a];
assign dpo = ram[dpra];
endmodule
```

## Dual-Port RAM With False Synchronous Read

This section discusses Dual-Port RAM With False Synchronous Read, and includes:

- “Dual-Port RAM With False Synchronous Read Diagram”
- “Dual-Port RAM With False Synchronous Read Pin Descriptions”
- “Dual-Port RAM With False Synchronous Read VHDL Coding Example”
- “Dual-Port RAM With False Synchronous Read Verilog Coding Example”

The following description is mapped onto Distributed RAM with additional registers on the data outputs for Virtex and Virtex-E devices. For Virtex-II devices and higher, this code is mappable on block RAM.

![Dual-Port RAM With False Synchronous Read Diagram](image)

### Table 2-76: Dual-Port RAM With False Synchronous Read Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>clk</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>we</td>
<td>Synchronous Write Enable (Active High)</td>
</tr>
<tr>
<td>a</td>
<td>Write Address/Primary Read Address</td>
</tr>
<tr>
<td>dpra</td>
<td>Dual Read Address</td>
</tr>
<tr>
<td>di</td>
<td>Data Input</td>
</tr>
<tr>
<td>spo</td>
<td>Primary Output Port</td>
</tr>
<tr>
<td>dpo</td>
<td>Dual Output Port</td>
</tr>
</tbody>
</table>
Dual-Port RAM With False Synchronous Read VHDL Coding Example

--
-- Dual-Port RAM with False Synchronous Read
--

library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;

entity rams_10 is
    port (clk : in std_logic;
          we : in std_logic;
          a : in std_logic_vector(5 downto 0);
          dpra : in std_logic_vector(5 downto 0);
          di : in std_logic_vector(15 downto 0);
          spo : out std_logic_vector(15 downto 0);
          dpo : out std_logic_vector(15 downto 0));
end rams_10;

architecture syn of rams_10 is
    type ram_type is array (63 downto 0) of std_logic_vector (15 downto 0);
signal RAM : ram_type;
begin
    process (clk)
    begin
        if (clk'event and clk = '1') then
            if (we = '1') then
                RAM(conv_integer(a)) <= di;
            end if;
            spo <= RAM(conv_integer(a));
            dpo <= RAM(conv_integer(dpra));
        end if;
    end process;
end syn;

Dual-Port RAM With False Synchronous Read Verilog Coding Example

//
// Dual-Port RAM with False Synchronous Read
//
module v_rams_10 (clk, we, a, dpra, di, spo, dpo);

    input clk;
    input we;
    input [5:0] a;
    input [5:0] dpra;
    input [15:0] di;
    output [15:0] spo;
    output [15:0] dpo;
    reg [15:0] ram [63:0];
    reg [15:0] spo;
    reg [15:0] dpo;
always @(posedge clk) begin
  if (we)
    ram[a] <= di;
  spo <= ram[a];
  dpo <= ram[dpra];
end
endmodule

Dual-Port RAM With Synchronous Read (Read Through)

This section discusses Dual-Port RAM With Synchronous Read (Read Through), and includes:

- “Dual-Port RAM With Synchronous Read (Read Through) Diagram”
- “Dual-Port RAM With Synchronous Read (Read Through) Pin Descriptions”
- “Dual-Port RAM With Synchronous Read (Read Through) VHDL Coding Example”
- “Dual-Port RAM With Synchronous Read (Read Through) Verilog Coding Example”

The following descriptions are directly mappable onto block RAM, as shown in Figure 2-63, “Dual-Port RAM With Synchronous Read (Read Through) Diagram.” They may also be implemented with Distributed RAM.

![Figure 2-63: Dual-Port RAM With Synchronous Read (Read Through) Diagram](image)

Table 2-77: Dual-Port RAM With Synchronous Read (Read Through) Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>clk</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>we</td>
<td>Synchronous Write Enable (Active High)</td>
</tr>
<tr>
<td>a</td>
<td>Write Address/Primary Read Address</td>
</tr>
<tr>
<td>dpra</td>
<td>Dual Read Address</td>
</tr>
<tr>
<td>di</td>
<td>Data Input</td>
</tr>
<tr>
<td>spo</td>
<td>Primary Output Port</td>
</tr>
<tr>
<td>dpo</td>
<td>Dual Output Port</td>
</tr>
</tbody>
</table>
Dual-Port RAM With Synchronous Read (Read Through) VHDL Coding Example

```vhdl
--
-- Dual-Port RAM with Synchronous Read (Read Through)
--

library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;

entity rams_11 is
  port (clk : in std_logic;
        we  : in std_logic;
        a   : in std_logic_vector(5 downto 0);
        dpra : in std_logic_vector(5 downto 0);
        di   : in std_logic_vector(15 downto 0);
        spo  : out std_logic_vector(15 downto 0);
        dpo  : out std_logic_vector(15 downto 0));
end rams_11;

architecture syn of rams_11 is
  type ram_type is array (63 downto 0) of std_logic_vector (15 downto 0);
  signal RAM : ram_type;
  signal read_a : std_logic_vector(5 downto 0);
  signal read_dpra : std_logic_vector(5 downto 0);
begin
  process (clk)
  begin
    if (clk'event and clk = '1') then
      if (we = '1') then
        RAM(conv_integer(a)) <= di;
        read_a <= a;
        read_dpra <= dpra;
      end if;
    end if;
  end process;
  spo <= RAM(conv_integer(read_a));
  dpo <= RAM(conv_integer(read_dpra));
end syn;
```

Dual-Port RAM With Synchronous Read (Read Through) Verilog Coding Example

```verilog
//
// Dual-Port RAM with Synchronous Read (Read Through)
//
module v_rams_11 (clk, we, a, dpra, di, spo, dpo);

  input clk;
  input we;
  input [5:0] a;
  input [5:0] dpra;
  input [15:0] di;
  output [15:0] spo;
  output [15:0] dpo;
```
Dual-Port RAM With Synchronous Read (Read Through) and Two Clocks

This section discusses Dual-Port RAM With Synchronous Read (Read Through) and Two Clocks, and includes:

- “Dual-Port RAM With Synchronous Read (Read Through) and Two Clocks Diagram”
- “Dual-Port RAM With Synchronous Read (Read Through) and Two Clocks Pin Descriptions”
- “Dual-Port RAM With Synchronous Read (Read Through) and Two Clocks VHDL Coding Example”
- “Dual-Port RAM With Synchronous Read (Read Through) and Two Clocks Verilog Coding Example”

![Diagram](image)

**Figure 2-64:** Dual-Port RAM With Synchronous Read (Read Through) and Two Clocks Diagram

**Table 2-78:** Dual-Port RAM With Synchronous Read (Read Through) and Two Clocks Pin Descriptions

<table>
<thead>
<tr>
<th>IO PINS</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>clk1</td>
<td>Positive-Edge Write/Primary Read Clock</td>
</tr>
<tr>
<td>clk2</td>
<td>Positive-Edge Dual Read Clock</td>
</tr>
<tr>
<td>we</td>
<td>Synchronous Write Enable (Active High)</td>
</tr>
<tr>
<td>add1</td>
<td>Write/Primary Read Address</td>
</tr>
<tr>
<td>add2</td>
<td>Dual Read Address</td>
</tr>
<tr>
<td>di</td>
<td>Data Input</td>
</tr>
</tbody>
</table>
Dual-Port RAM With Synchronous Read (Read Through) and Two Clocks VHDL Coding Example

```vhdl
-- Dual-Port RAM with Synchronous Read (Read Through)
-- using More than One Clock
--
library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;

entity rams_12 is
port (clk1 : in std_logic;
      clk2 : in std_logic;
      we   : in std_logic;
      add1 : in std_logic_vector(5 downto 0);
      add2 : in std_logic_vector(5 downto 0);
      di   : in std_logic_vector(15 downto 0);
      do1  : out std_logic_vector(15 downto 0);
      do2  : out std_logic_vector(15 downto 0));
end rams_12;

architecture syn of rams_12 is

type ram_type is array (63 downto 0) of std_logic_vector (15 downto 0);
signal RAM : ram_type;
signal read_add1 : std_logic_vector(5 downto 0);
signal read_add2 : std_logic_vector(5 downto 0);
begin

process (clk1)
begin
  if (clk1'event and clk1 = '1') then
    if (we = '1') then
      RAM(conv_integer(add1)) <= di;
      end if;
    read_add1 <= add1;
    end if;
  end process;
do1 <= RAM(conv_integer(read_add1));

process (clk2)
begin
  if (clk2'event and clk2 = '1') then
    read_add2 <= add2;
    end if;
  end process;
end syn;
```

**Table 2-78:** Dual-Port RAM With Synchronous Read (Read Through) and Two Clocks (Cont’d) Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>do1</td>
<td>Primary Output Port</td>
</tr>
<tr>
<td>do2</td>
<td>Dual Output Port</td>
</tr>
</tbody>
</table>
do2 <= RAM(conv_integer(read_add2));

end syn;

Dual-Port RAM With Synchronous Read (Read Through) and Two Clocks Verilog Coding Example

//
// Dual-Port RAM with Synchronous Read (Read Through)
// using More than One Clock
//
module v_rams_12 (clk1, clk2, we, add1, add2, di, do1, do2);

input  clk1;
input  clk2;
input  we;
input  [5:0] add1;
input  [5:0] add2;
input  [15:0] di;
output [15:0] do1;
output [15:0] do2;
reg    [15:0] ram [63:0];
reg    [5:0] read_add1;
reg    [5:0] read_add2;

always @(posedge clk1) begin
  if (we)
    ram[add1] <= di;
  read_add1 <= add1;
end
assign do1 = ram[read_add1];

always @(posedge clk2) begin
  read_add2 <= add2;
end
assign do2 = ram[read_add2];
endmodule
Dual-Port RAM With One Enable Controlling Both Ports

This section discusses Dual-Port RAM With One Enable Controlling Both Ports and includes:

- “Dual-Port RAM With One Enable Controlling Both Ports Diagram”
- “Dual-Port RAM With One Enable Controlling Both Ports Pin Descriptions”
- “Dual-Port RAM With One Enable Controlling Both Ports VHDL Coding Example”
- “Dual-Port RAM With One Enable Controlling Both Ports Verilog Coding Example”

![Dual-Port RAM Diagram](x10581)

**Figure 2-65:** Dual-Port RAM With One Enable Controlling Both Ports Diagram

**Table 2-79:** Dual-Port RAM With One Enable Controlling Both Ports Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>clk</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>en</td>
<td>Primary Global Enable (Active High)</td>
</tr>
<tr>
<td>we</td>
<td>Primary Synchronous Write Enable (Active High)</td>
</tr>
<tr>
<td>addra</td>
<td>Write Address/Primary Read Address</td>
</tr>
<tr>
<td>addrb</td>
<td>Dual Read Address</td>
</tr>
<tr>
<td>di</td>
<td>Primary Data Input</td>
</tr>
<tr>
<td>doa</td>
<td>Primary Output Port</td>
</tr>
<tr>
<td>dob</td>
<td>Dual Output Port</td>
</tr>
</tbody>
</table>

**Dual-Port RAM With One Enable Controlling Both Ports VHDL Coding Example**

```vhdl
-- Dual-Port RAM With One Enable Controlling Both Ports
library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;

entity rams_13 is
  port (clk : in std_logic;
         en  : in std_logic;
         we  : in std_logic;
         addra : in std_logic;
         addrb : in std_logic;
         di   : in std_logic;
         doa  : out std_logic;
         dob  : out std_logic);
end entity rams_13;
```

**Dual-Port RAM With One Enable Controlling Both Ports Verilog Coding Example**

```verilog
// Dual-Port RAM With One Enable Controlling Both Ports
module rams_13(clk, en, we, addra, addrb, di, doa, dob);
```

---
addra : in std_logic_vector(5 downto 0);
addrb : in std_logic_vector(5 downto 0);
di   : in std_logic_vector(15 downto 0);
doa  : out std_logic_vector(15 downto 0);
dob  : out std_logic_vector(15 downto 0);
end rams_13;

architecture syn of rams_13 is
  type ram_type is array (63 downto 0) of std_logic_vector (15 downto 0);
  signal RAM : ram_type;
  signal read_addra : std_logic_vector(5 downto 0);
  signal read_addrb : std_logic_vector(5 downto 0);
begin
  process (clk)
  begin
    if (clk'event and clk = '1') then
      if (en = '1') then
        if (we = '1') then
          RAM(conv_integer(addra)) <= di;
          end if;
          read_addra <= addra;
          read_addrb <= addrb;
        end if;
      end if;
    end process;
  doa <= RAM(conv_integer(read_addra));
  dob <= RAM(conv_integer(read_addrb));
end syn;

Dual-Port RAM With One Enable Controlling Both Ports Verilog Coding Example

    //
    // Dual-Port RAM with One Enable Controlling Both Ports
    //
    module v_rams_13 (clk, en, we, addra, addrb, di, doa, dob);

    input clk;
    input en;
    input we;
    input [5:0] addra;
    input [5:0] addrb;
    input [15:0] di;
    output [15:0] doa;
    output [15:0] dob;
    reg [15:0] ram [63:0];
    reg [5:0] read_addra;
    reg [5:0] read_addrb;

    always @(posedge clk) begin
      if (en)
        begin
          if (we)
```verilog
module dual_port_ram(
    addr, addrb, di, doa, dob, ena, enb, wea, clk,
    ram
); // RAM declaration
reg addr, addrb;
reg [31:0] di; // Data input
wire [31:0] doa, dob; // Output wires
assign doa = ram[addr]; // Primary data output
assign dob = ram[addrb]; // Dual data output
endmodule
```

**Dual Port RAM With Enable on Each Port**

This section discusses Dual Port RAM With Enable on Each Port and includes:

- “Dual Port RAM With Enable on Each Port Diagram”
- “Dual Port RAM With Enable on Each Port Pin Descriptions”
- “Dual Port RAM With Enable on Each Port VHDL Coding Example”
- “Dual Port RAM With Enable on Each Port Verilog Coding Example”

The following descriptions are directly mappable onto block RAM, as shown in Figure 2-66, “Dual Port RAM With Enable on Each Port Diagram.”

![Figure 2-66: Dual Port RAM With Enable on Each Port Diagram](image)

**Table 2-80: Dual Port RAM With Enable on Each Port Pin Descriptions**

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>clk</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>ena</td>
<td>Primary Global Enable (Active High)</td>
</tr>
<tr>
<td>enb</td>
<td>Dual Global Enable (Active High)</td>
</tr>
<tr>
<td>wea</td>
<td>Primary Synchronous Write Enable (Active High)</td>
</tr>
<tr>
<td>addra</td>
<td>Write Address/Primary Read Address</td>
</tr>
<tr>
<td>addrb</td>
<td>Dual Read Address</td>
</tr>
<tr>
<td>dia</td>
<td>Primary Data Input</td>
</tr>
</tbody>
</table>
Table 2-80: Dual Port RAM With Enable on Each Port (Cont’d) Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>doa</td>
<td>Primary Output Port</td>
</tr>
<tr>
<td>dob</td>
<td>Dual Output Port</td>
</tr>
</tbody>
</table>

Dual Port RAM With Enable on Each Port VHDL Coding Example

```vhdl
--
-- Dual-Port RAM with Enable on Each Port
--

library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;

entity rams_14 is
  port (clk : in std_logic;
        ena : in std_logic;
        enb : in std_logic;
        wea : in std_logic;
        addra : in std_logic_vector(5 downto 0);
        addrb : in std_logic_vector(5 downto 0);
        dia : in std_logic_vector(15 downto 0);
        doa : out std_logic_vector(15 downto 0);
        dob : out std_logic_vector(15 downto 0));
end rams_14;

architecture syn of rams_14 is
  type ram_type is array (63 downto 0) of std_logic_vector (15 downto 0);
  signal RAM : ram_type;
  signal read_addra : std_logic_vector(5 downto 0);
  signal read_addrb : std_logic_vector(5 downto 0);
  begin
    process (clk)
    begin
      if (clk'event and clk = '1') then
        if (ena = '1') then
          if (wea = '1') then
            RAM (conv_integer(addra)) <= dia;
            read_addra <= addra;
            end if;
          end if;
          if (enb = '1') then
            read_addrb <= addrb;
            end if;
        end if;
        doa <= RAM(conv_integer(read_addra));
        dob <= RAM(conv_integer(read_addrb));
        end process;
      end if;
    end process;
  end syn;
```
Dual Port RAM With Enable on Each Port Verilog Coding Example

    //
    // Dual-Port RAM with Enable on Each Port
    //

    module v_rams_14 (clk, ena, enb, wea, addra, addrb, dia, doa, dob);

    input  clk;
    input  ena;
    input  enb;
    input  wea;
    input [5:0] addra;
    input [5:0] addrb;
    input [15:0] dia;
    output [15:0] doa;
    output [15:0] dob;
    reg    [15:0] ram [63:0];
    reg    [5:0] read_addra;
    reg    [5:0] read_addrb;

    always @(posedge clk) begin
        if (ena)
            begin
                if (wea)
                    ram[addra] <= dia;
                    read_addra <= addra;
                end

                if (enb)
                    read_addrb <= addrb;
            end

        assign doa = ram[read_addra];
        assign dob = ram[read_addrb];
    endmodule
Dual-Port Block RAM With Different Clocks

This section discusses Dual-Port Block RAM With Different Clocks and includes:

- “Dual-Port Block RAM With Different Clocks Diagram”
- “Dual-Port Block RAM With Different Clock Pin Descriptions”
- “Dual-Port Block RAM With Different Clocks VHDL Coding Example”
- “Dual-Port Block RAM With Different Clocks Verilog Coding Example”

---

**Figure 2-67:** Dual-Port Block RAM With Different Clocks Diagram

**Table 2-81:** Dual-Port Block RAM With Different Clock Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>clka</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>clkb</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>wea</td>
<td>Primary Synchronous Write Enable (Active High)</td>
</tr>
<tr>
<td>addra</td>
<td>Write Address/Primary Read Address</td>
</tr>
<tr>
<td>addrb</td>
<td>Dual Read Address</td>
</tr>
<tr>
<td>dia</td>
<td>Primary Data Input</td>
</tr>
<tr>
<td>doa</td>
<td>Primary Output Port</td>
</tr>
<tr>
<td>dob</td>
<td>Dual Output Port</td>
</tr>
</tbody>
</table>

---

**Dual-Port Block RAM With Different Clocks VHDL Coding Example**

```vhdl
library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;

entity rams_15 is
  port (clka : in std_logic;
        clkb : in std_logic;
        wea : in std_logic;
        addra : in std_logic_vector(5 downto 0);
```
addrb : in std_logic_vector(5 downto 0);
dia : in std_logic_vector(15 downto 0);
doa : out std_logic_vector(15 downto 0);
dob : out std_logic_vector(15 downto 0));
end rams_15;

architecture syn of rams_15 is
  type ram_type is array (63 downto 0) of std_logic_vector (15 downto 0);
  signal RAM : ram_type;
  signal read_addra : std_logic_vector(5 downto 0);
  signal read_addrb : std_logic_vector(5 downto 0);
begin
  process (clka)
  begin
    if (clka'event and clka = '1') then
      if (wea = '1') then
        RAM(conv_integer(addra)) <= dia;
        end if;
        read_addra <= addra;
      end if;
    end process;

  process (clkb)
  begin
    if (clkb'event and clkb = '1') then
      read_addrb <= addrb;
    end if;
  end process;

  doa <= RAM(conv_integer(read_addra));
  dob <= RAM(conv_integer(read_addrb));
end syn;

Dual-Port Block RAM With Different Clocks Verilog Coding Example

//
// Dual-Port Block RAM with Different Clocks
//

module v_rams_15 (clka, clkb, wea, addra, addrb, dia, doa, dob);

  input clka;
  input clkb;
  input wea;
  input [5:0] addra;
  input [5:0] addrb;
  input [15:0] dia;
  output [15:0] doa;
  output [15:0] dob;
  reg [15:0] RAM [63:0];
  reg [5:0] read_addra;
  reg [5:0] read_addrb;

  always @(posedge clka)
  begin
    if (wea == 1'b1)
Dual-Port Block RAM With Two Write Ports

This section discusses Dual-Port Block RAM With Two Write Ports and includes:

- “Dual-Port Block RAM With Two Write Ports Diagram”
- “Dual-Port Block RAM With Two Write Ports Pin Descriptions”
- “Dual-Port Block RAM With Two Write Ports VHDL Coding Example”
- “Dual-Port Block RAM With Two Write Ports Verilog Coding Example”

XST supports dual-port block RAMs with two write ports for VHDL and Verilog. The concept of dual-write ports implies not only distinct data ports, but the possibility of distinct write clocks and write enables as well. Distinct write clocks also mean distinct read clocks, since the dual-port block RAM offers two clocks, one shared by the primary read and write port, the other shared by the secondary read and write port. In VHDL, the description of this type of block RAM is based on the usage of shared variables. The XST VHDL analyzer accepts shared variables, but errors out in the HDL Synthesis step if a shared variable does not describe a valid RAM macro.

![Dual-Port Block RAM With Two Write Ports Diagram](image_url)
Dual-Port Block RAM With Two Write Ports VHDL Coding Example

This is the most general example. It has different clocks, enables, and write enables.

```
--
-- Dual-Port Block RAM with Two Write Ports
--

library IEEE;
use IEEE.std_logic_1164.all;
use IEEE.std_logic_unsigned.all;

entity rams_16 is
  port(clka : in std_logic;
       clkb : in std_logic;
       ena : in std_logic;
       enb : in std_logic;
       wea : in std_logic;
       web : in std_logic;
       addra : in std_logic_vector(5 downto 0);
       addrb : in std_logic_vector(5 downto 0);
       dia   : in std_logic_vector(15 downto 0);
       dib   : in std_logic_vector(15 downto 0);
       doa   : out std_logic_vector(15 downto 0);
       dob   : out std_logic_vector(15 downto 0));
end rams_16;

architecture syn of rams_16 is
  type ram_type is array (63 downto 0) of std_logic_vector(15 downto 0);
  shared variable RAM : ram_type;
begin
  process (CLKA)
  begin
    if CLKA'event and CLKA = '1' then
```
If ENA = '1' then
  if WEA = '1' then
    RAM(conv_integer(ADDRA)) := DIA;
    end if;
  DOA <= RAM(conv_integer(ADDRA));
  end if;
end if;
end process;

process (CLKB)
begn
  if CLKB'event and CLKB = '1' then
    if ENB = '1' then
      if WEB = '1' then
        RAM(conv_integer(ADDRB)) := DIB;
        end if;
      DOB <= RAM(conv_integer(ADDRB));
      end if;
    end if;
  end if;
end process;
end syn;

Because of the shared variable, the description of the different read/write synchronizations may be different from coding examples recommended for single-write RAMs. The order of appearance of the different lines of code is significant.

Dual-Port Block RAM With Two Write Ports Verilog Coding Example

This is the most general example. It has different clocks, enables, and write enable.

```verilog
module v_rams_16
(clka,clkb,ena,enb,wea,web,addra,addrb,dia,dib,doa,dob);

input  clka,clkb,ena,enb,wea,web;
input  [5:0]  addra,addrb;
input  [15:0] dia,dib;
output [15:0] doa,dob;
reg    [15:0] ram [63:0];
reg    [15:0] doa,dob;

always @(posedge clka) begin
  if (ena)
  begin
    if (wea)
      ram[addra] <= dia;
      doa <= ram[addra];
    end
  end
always @(posedge clkb) begin
  if (enb)
  begin
    if (web)
```
RAMs and ROMs HDL Coding Techniques

Write-First Synchronization Coding Example One

```vhdl
process (CLKA)
begin
    if CLKA'event and CLKA = '1' then
        if WEA = '1' then
            RAM(conv_integer(ADDRA)) := DIA;
            DOA <= DIA;
        else
            DOA <= RAM(conv_integer(ADDRA));
        end if;
    end if;
end process;
```

Write-First Synchronization Coding Example Two

In this example, the read statement necessarily comes after the write statement.

```vhdl
process (CLKA)
begin
    if CLKA'event and CLKA = '1' then
        if WEA = '1' then
            RAM(conv_integer(ADDRA)) := DIA;
            DOA <= DIA;
        end if;
        DOA <= RAM(conv_integer(ADDRA)); -- The read statement must come AFTER the write statement
    end if;
end process;
```

Although they may look the same except for the signal/variable difference, it is also important to understand the functional difference between this template and the following well known template which describes a read-first synchronization in a single-write RAM.

```vhdl
signal RAM : RAMtype;

process (CLKA)
begin
    if CLKA'event and CLKA = '1' then
        if WEA = '1' then
            RAM(conv_integer(ADDRA)) <= DIA;
            DOA <= RAM(conv_integer(ADDRA)); -- The read statement must come BEFORE the write statement
        end if;
    end if;
end process;
```

Read-First Synchronization Coding Example

A read-first synchronization is described as follows, where the read statement must come BEFORE the write statement.

```vhdl
process (CLKA)
begin
    if CLKA'event and CLKA = '1' then
        DOA <= RAM(conv_integer(ADDRA)); -- The read statement must come BEFORE the write statement
```
Chapter 2: XST HDL Coding Techniques

No-Change Synchronization Coding Example

The following is a description for a no-change synchronization.

```vhdl
process (CLKA)
begin
  if CLKA'event and CLKA = '1' then
    if WEA = '1' then
      RAM(conv_integer(ADDRA)) := DIA;
    else
      DOA <= RAM(conv_integer(ADDRA));
    end if;
  end if;
end process;
```

Block Ram with Byte-Wide Write Enable

This section discusses Block Ram with Byte-Wide Write Enable, and includes:

- “Multiple Write Statement VHDL Coding Example”
- “Multiple Write Statement Verilog Coding Example”
- “Single Write Statement VHDL Coding Example”
- “Single Write Statement Verilog Coding Example”

XST supports single and dual-port block RAM with Byte-wide Write Enable for VHDL and Verilog. The RAM can be seen as a collection of equal size columns. During a write cycle, you separately control writing into each of these columns.

In the Multiple Write Statement method, there is one separate write access statement, including the description of the related write enable, for each column.

The Single Write Statement method allows you to describe only one write access statement. The write enables are described separately outside the main sequential process.

The two methods for describing column-based RAM writes are shown in the following coding examples.

XST currently supports the second solution only (Single Write Statement).

Multiple Write Statement VHDL Coding Example

```vhdl
type ram_type is array (SIZE-1 downto 0)
  of std_logic_vector (2*WIDTH-1 downto 0);
signal RAM : ram_type;
(...)

process(clk)
begin
  if posedge(clk) then
    if we(1) = '1' then
      RAM(conv_integer(addr))(2*WIDTH-1 downto WIDTH) <= di(2*WIDTH-1 downto WIDTH);
    end if;
  end if;
end process;
```
if we(0) = '1' then
   RAM(conv_integer(addr))(WIDTH-1 downto 0) <= di(WIDTH-1 downto 0);
end if;

do <= RAM(conv_integer(addr));
end if;
end process;

Multiple Write Statement Verilog Coding Example

reg    [2*DI_WIDTH-1:0] RAM [SIZE-1:0];

always @(posedge clk)
begin
   if (we[1]) then
      RAM[addr][2*WIDTH-1:WIDTH] <= di[2*WIDTH-1:WIDTH];
   end if;
   if (we[0]) then
      RAM[addr][WIDTH-1:0] <= di[WIDTH-1:0];
   end if;

do <= RAM[addr];
end

Single Write Statement VHDL Coding Example

type ram_type is array (SIZE-1 downto 0)
   of std_logic_vector (2*WIDTH-1 downto 0);
signal RAM : ram_type;
signal di0, di1 : std_logic_vector (WIDTH-1 downto 0);

(...) -- Write enables described outside main sequential process
process(we, di)
begin
   if we(1) = '1' then
      di1 <= di(2*WIDTH-1 downto WIDTH);
   else
      di1 <= RAM(conv_integer(addr))(2*WIDTH-1 downto WIDTH);
   end if;
   if we(0) = '1' then
      di0 <= di(WIDTH-1 downto 0);
   else
      di0 <= RAM(conv_integer(addr))(WIDTH-1 downto 0);
   end if;
end process;

process(clk)
begin
   if posedge(clk) then
      if en = '1' then
         RAM(conv_integer(addr)) <= di & di0; -- single write access
         do <= RAM(conv_integer(addr));
      end if;
   end if;
end
end if;
end process;

Single Write Statement Verilog Coding Example

```verilog
reg [2*DI_WIDTH-1:0] RAM [SIZE-1:0];
reg [DI_WIDTH-1:0]   di0, di1;

always @(we or di)
begin
  if (we[1])
    di1 = di[2*DI_WIDTH-1:1*DI_WIDTH];
  else
    di1 = RAM[addr][2*DI_WIDTH-1:1*DI_WIDTH];
  if (we[0])
    di0 = di[DI_WIDTH-1:0];
  else
    di0 = RAM[addr][DI_WIDTH-1:0];
end

always @(posedge clk)
begin
  RAM[addr]<=({di1,di0});
  do <= RAM[addr];
end
```

Read-First Mode: Single-Port BRAM With Byte-Wide Write Enable (2 Bytes)

This section discusses Read-First Mode: Single-Port BRAM With Byte-Wide Write Enable (2 Bytes, and includes:

- “Read-First Mode: Single-Port BRAM with Byte-wide Write Enable (2 Bytes) Pin Descriptions”
- “Read-First Mode: Single-Port BRAM With Byte-Wide Write Enable (2 Bytes) VHDL Coding Example”
- “Read-First Mode: Single-Port BRAM With Byte-wide Write Enable (2 Bytes) Verilog Coding Example”

To simplify the understanding of byte-wide write enable templates, the following coding examples use single-port block RAMs. XST supports dual-port Block RAM, as well as byte-wide write enable

**Table 2-83: Read-First Mode: Single-Port BRAM with Byte-wide Write Enable (2 Bytes) Pin Descriptions**

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>clk</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>we</td>
<td>Write Enable</td>
</tr>
<tr>
<td>addr</td>
<td>Write/Read Address</td>
</tr>
<tr>
<td>di</td>
<td>Data Input</td>
</tr>
<tr>
<td>do</td>
<td>RAM Output Port</td>
</tr>
</tbody>
</table>
Read-First Mode: Single-Port BRAM With Byte-Wide Write Enable (2 Bytes) VHDL Coding Example

```vhdl
-- Single-Port BRAM with Byte-wide Write Enable (2 bytes) in Read-First Mode
--
library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;

entity rams_24 is
  generic (SIZE       : integer := 512;
            ADDR_WIDTH : integer := 9;
            DI_WIDTH   : integer := 8);
  port (clk  : in  std_logic;
         we   : in  std_logic_vector(1 downto 0);
         addr : in  std_logic_vector(ADDR_WIDTH-1 downto 0);
         di   : in  std_logic_vector(2*DI_WIDTH-1 downto 0);
         do   : out std_logic_vector(2*DI_WIDTH-1 downto 0));
end rams_24;

architecture syn of rams_24 is
  type ram_type is array (SIZE-1 downto 0) of std_logic_vector(2*DI_WIDTH-1 downto 0);
  signal RAM : ram_type;
  signal di0, di1 : std_logic_vector (DI_WIDTH-1 downto 0);
begin
  process(we, di)
  begin
    if we(1) = '1' then
      di1 <= di(2*DI_WIDTH-1 downto 1*DI_WIDTH);
    else
      di1 <= RAM(conv_integer(addr))(2*DI_WIDTH-1 downto 1*DI_WIDTH);
    end if;

    if we(0) = '1' then
      di0 <= di(DI_WIDTH-1 downto 0);
    else
      di0 <= RAM(conv_integer(addr))(DI_WIDTH-1 downto 0);
    end if;
  end process;

  process(clk)
  begin
    if (clk'event and clk = '1') then
      RAM(conv_integer(addr)) <= di & di0;
    end if;
  end process;
end syn;
```
Read-First Mode: Single-Port BRAM With Byte-wide Write Enable (2 Bytes) Verilog Coding Example

//
// Single-Port BRAM with Byte-wide Write Enable (2 bytes) in Read-First Mode
//
module v_rams_24 (clk, we, addr, di, do);

parameter SIZE = 512;
parameter ADDR_WIDTH = 9;
parameter DI_WIDTH = 8;

input clk;
input [1:0] we;
input [ADDR_WIDTH-1:0] addr;
input [2*DI_WIDTH-1:0] di;
output [2*DI_WIDTH-1:0] do;
reg [2*DI_WIDTH-1:0] RAM [SIZE-1:0];
reg [2*DI_WIDTH-1:0] do;
reg [DI_WIDTH-1:0] di0, di1;

always @(we or di)
begin
  if (we[1])
    di1 = di[2*DI_WIDTH-1:1*DI_WIDTH];
  else
    di1 = RAM[addr][2*DI_WIDTH-1:1*DI_WIDTH];

  if (we[0])
    di0 = di[DI_WIDTH-1:0];
  else
    di0 = RAM[addr][DI_WIDTH-1:0];
end

always @(posedge clk)
begin
  RAM[addr] <= {di1, di0};
  do <= RAM[addr];
end
endmodule
Write-First Mode: Single-Port BRAM with Byte-Wide Write Enable (2 Bytes)

This section discusses Write-First Mode: Single-Port BRAM With Byte-Wide Write Enable (2 Bytes, and includes:

- “Write-First Mode: Single-Port BRAM with Byte-wide Write Enable (2 Bytes) Pin Descriptions”
- “Write-First Mode: Single-Port BRAM with Byte-Wide Write Enable (2 Bytes) VHDL Coding Example”
- “Write-First Mode: Single-Port BRAM with Byte-Wide Write Enable (2 Bytes) Verilog Coding Example”

Table 2-84: Write-First Mode: Single-Port BRAM with Byte-wide Write Enable (2 Bytes) Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Clk</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>We</td>
<td>Write Enable</td>
</tr>
<tr>
<td>Addr</td>
<td>Write/Read Address</td>
</tr>
<tr>
<td>Di</td>
<td>Data Input</td>
</tr>
<tr>
<td>Do</td>
<td>RAM Output Port</td>
</tr>
</tbody>
</table>

Write-First Mode: Single-Port BRAM with Byte-Wide Write Enable (2 Bytes) VHDL Coding Example

```
--
-- Single-Port BRAM with Byte-wide Write Enable (2 bytes) in Write-First Mode
--

library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;

entity rams_25 is
  generic (SIZE        : integer := 512;
            ADDR_WIDTH : integer := 9;
            DI_WIDTH   : integer := 8);
  port (clk  : in  std_logic;
         we   : in  std_logic_vector(1 downto 0);
         addr : in  std_logic_vector(ADDR_WIDTH-1 downto 0);
         di   : in  std_logic_vector(2*DI_WIDTH-1 downto 0);
         do   : out std_logic_vector(2*DI_WIDTH-1 downto 0));
end rams_25;

architecture syn of rams_25 is
  type ram_type is array (SIZE-1 downto 0) of std_logic_vector (2*DI_WIDTH-1 downto 0);
  signal RAM : ram_type;
  signal di0, di1 : std_logic_vector (DI_WIDTH-1 downto 0);
  signal do0, do1 : std_logic_vector (DI_WIDTH-1 downto 0);
begin
```
process (we, di)
begin
    if we(1) = '1' then
        di1 <= di(2*DI_WIDTH-1 downto 1*DI_WIDTH);
        do1 <= di(2*DI_WIDTH-1 downto 1*DI_WIDTH);
    else
        di1 <= RAM(conv_integer(addr))(2*DI_WIDTH-1 downto 1*DI_WIDTH);
        do1 <= RAM(conv_integer(addr))(2*DI_WIDTH-1 downto 1*DI_WIDTH);
    end if;

    if we(0) = '1' then
        di0 <= di(DI_WIDTH-1 downto 0);
        do0 <= di(DI_WIDTH-1 downto 0);
    else
        di0 <= RAM(conv_integer(addr))(DI_WIDTH-1 downto 0);
        do0 <= RAM(conv_integer(addr))(DI_WIDTH-1 downto 0);
    end if;
end if;
end process;

process (clk)
begin
    if (clk'event and clk = '1') then
        RAM(conv_integer(addr)) <= di1 & di0;
        do <= do1 & do0;
    end if;
end if;
end process;
end syn;

Write-First Mode: Single-Port BRAM with Byte-Wide Write Enable (2 bytes) Verilog Coding Example

module v_rams_25 (clk, we, addr, di, do);

    parameter SIZE       = 512;
    parameter ADDR_WIDTH = 9;
    parameter DI_WIDTH   = 8;

    input clk;
    input [1:0] we;
    input [ADDR_WIDTH-1:0] addr;
    input [2*DI_WIDTH-1:0] di;
    output [2*DI_WIDTH-1:0] do;
    reg [2*DI_WIDTH-1:0] RAM [SIZE-1:0];
    reg [2*DI_WIDTH-1:0] do;

    reg [DI_WIDTH-1:0] di0, di1;
    reg [DI_WIDTH-1:0] do0, do1;

    always @(we or di)
begin

    if we(1) = '1' then
        RAM(conv_integer(addr))(2*DI_WIDTH-1 downto 1*DI_WIDTH) <= di(2*DI_WIDTH-1 downto 1*DI_WIDTH);
        do(2*DI_WIDTH-1 downto 1*DI_WIDTH) <= di(2*DI_WIDTH-1 downto 1*DI_WIDTH);
    else
        RAM(conv_integer(addr))(2*DI_WIDTH-1 downto 1*DI_WIDTH) <= RAM(conv_integer(addr))(2*DI_WIDTH-1 downto 1*DI_WIDTH);
        do(2*DI_WIDTH-1 downto 1*DI_WIDTH) <= RAM(conv_integer(addr))(2*DI_WIDTH-1 downto 1*DI_WIDTH);
    end if;

    if we(0) = '1' then
        di(1*DI_WIDTH-1 downto 0) <= di(DI_WIDTH-1 downto 0);
        do(1*DI_WIDTH-1 downto 0) <= di(DI_WIDTH-1 downto 0);
    else
        di(1*DI_WIDTH-1 downto 0) <= RAM(conv_integer(addr))(DI_WIDTH-1 downto 0);
        do(1*DI_WIDTH-1 downto 0) <= RAM(conv_integer(addr))(DI_WIDTH-1 downto 0);
    end if;
end if;
end process;

always @(we or di)
begin

    if we(1) = '1' then
        RAM(conv_integer(addr))(2*DI_WIDTH-1 downto 1*DI_WIDTH) <= di(2*DI_WIDTH-1 downto 1*DI_WIDTH);
        do(2*DI_WIDTH-1 downto 1*DI_WIDTH) <= di(2*DI_WIDTH-1 downto 1*DI_WIDTH);
    else
        RAM(conv_integer(addr))(2*DI_WIDTH-1 downto 1*DI_WIDTH) <= RAM(conv_integer(addr))(2*DI_WIDTH-1 downto 1*DI_WIDTH);
        do(2*DI_WIDTH-1 downto 1*DI_WIDTH) <= RAM(conv_integer(addr))(2*DI_WIDTH-1 downto 1*DI_WIDTH);
    end if;

    if we(0) = '1' then
        di(1*DI_WIDTH-1 downto 0) <= di(DI_WIDTH-1 downto 0);
        do(1*DI_WIDTH-1 downto 0) <= di(DI_WIDTH-1 downto 0);
    else
        di(1*DI_WIDTH-1 downto 0) <= RAM(conv_integer(addr))(DI_WIDTH-1 downto 0);
        do(1*DI_WIDTH-1 downto 0) <= RAM(conv_integer(addr))(DI_WIDTH-1 downto 0);
    end if;
end if;
end process;
end syn;
end module;
if (we[1])
   begin
      di1 = di[2*DI_WIDTH-1:1*DI_WIDTH];
      do1 = di[2*DI_WIDTH-1:1*DI_WIDTH];
   end
else
   begin
      di1 = RAM[addr][2*DI_WIDTH-1:1*DI_WIDTH];
      do1 = RAM[addr][2*DI_WIDTH-1:1*DI_WIDTH];
   end

if (we[0])
   begin
      di0 <= di[DI_WIDTH-1:0];
      do0 <= di[DI_WIDTH-1:0];
   end
else
   begin
      di0 <= RAM[addr][DI_WIDTH-1:0];
      do0 <= RAM[addr][DI_WIDTH-1:0];
   end

always @(posedge clk)
   begin
      RAM[addr]<= (di1,di0);
      do <= (do1,do0);
   end
endmodule

No-Change Mode: Single-Port BRAM with Byte-Wide Write Enable (2 Bytes)

This section discusses No-Change Mode: Single-Port BRAM With Byte-Wide Write Enable (2 Bytes, and includes:

- “No-Change Mode: Single-Port BRAM with Byte-Wide Write Enable (2 Bytes) Pin Descriptions”
- “No-Change Mode: Single-Port BRAM with Byte-Wide Write Enable (2 Bytes) VHDL Coding Example”
- “No-Change Mode: Single-Port BRAM with Byte-Wide Write Enable (2 Bytes) in Verilog Coding Example”

Table 2-85: No-Change Mode: Single-Port BRAM with Byte-Wide Write Enable (2 Bytes) Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Clk</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>We</td>
<td>Write Enable</td>
</tr>
<tr>
<td>Addr</td>
<td>Write/Read Address</td>
</tr>
<tr>
<td>Di</td>
<td>Data Input</td>
</tr>
<tr>
<td>Do</td>
<td>RAM Output Port</td>
</tr>
</tbody>
</table>
XST infers latches for `do1` and `do0` signals during the basic HDL Synthesis. These latches are absorbed by BRAM during the Advanced HDL Synthesis step.

**No-Change Mode: Single-Port BRAM with Byte-Wide Write Enable (2 Bytes) VHDL Coding Example**

```vhdl
library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;

entity rams_26 is
  generic (SIZE       : integer := 512;
           ADDR_WIDTH : integer := 9;
           DI_WIDTH   : integer := 8);
  port (clk  : in std_logic;
         we   : in  std_logic_vector(1 downto 0);
         addr : in  std_logic_vector(ADDR_WIDTH-1 downto 0);
         di   : in  std_logic_vector(2*DI_WIDTH-1 downto 0);
         do   : out std_logic_vector(2*DI_WIDTH-1 downto 0));
end rams_26;

architecture syn of rams_26 is
  type ram_type is array (SIZE-1 downto 0) of std_logic_vector(2*DI_WIDTH-1 downto 0);
  signal RAM : ram_type;
  signal di0, di1 : std_logic_vector (DI_WIDTH-1 downto 0);
  signal do0, do1 : std_logic_vector (DI_WIDTH-1 downto 0);
begin
  process(we, di)
  begin
    if we(1) = '1' then
      di1 <= di(2*DI_WIDTH-1 downto 1*DI_WIDTH);
    else
      di1 <= RAM(conv_integer(addr))(2*DI_WIDTH-1 downto 1*DI_WIDTH);
      do1 <= RAM(conv_integer(addr))(2*DI_WIDTH-1 downto 1*DI_WIDTH);
    end if;
    if we(0) = '1' then
      di0 <= di(DI_WIDTH-1 downto 0);
    else
      di0 <= RAM(conv_integer(addr))(DI_WIDTH-1 downto 0);
      do0 <= RAM(conv_integer(addr))(DI_WIDTH-1 downto 0);
    end if;
  end process;
  process(clk)
  begin
    if (clk'event and clk = '1') then
      RAM(conv_integer(addr)) <= di & di0;
    end if;
  end process;
end syn;
```

```
do <= do1 & do0;
end if;
end process;

end syn;

No-Change Mode: Single-Port BRAM with Byte-Wide Write Enable (2 Bytes) in Verilog Coding Example

//
// Single-Port BRAM with Byte-wide Write Enable (2 bytes) in No-Change Mode
//

module v_rams_26 (clk, we, addr, di, do);

parameter SIZE       = 512;
parameter ADDR_WIDTH = 9;
parameter DI_WIDTH   = 8;

input  clk;
input  [1:0] we;
input  [ADDR_WIDTH-1:0] addr;
input  [2*DI_WIDTH-1:0] di;
output [2*DI_WIDTH-1:0] do;
reg    [2*DI_WIDTH-1:0] RAM [SIZE-1:0];
reg    [2*DI_WIDTH-1:0] do;
reg    [DI_WIDTH-1:0]   di0, di1;
reg    [DI_WIDTH-1:0]   do0, do1;

always @(we or di)
begin
if (we[1])
    di1 = di[2*DI_WIDTH-1:1*DI_WIDTH];
else
    begin
        di1 = RAM[addr][2*DI_WIDTH-1:1*DI_WIDTH];
        do1 = RAM[addr][2*DI_WIDTH-1:1*DI_WIDTH];
    end
if (we[0])
    di0 <= di[DI_WIDTH-1:0];
else
    begin
        di0 <= RAM[addr][DI_WIDTH-1:0];
        do0 <= RAM[addr][DI_WIDTH-1:0];
    end
end
always @(posedge clk)
begin
    RAM[addr]<={di1,di0};
do <= {do1,do0};
end
endmodule
Multiple-Port RAM Descriptions

This section discusses Multiple-Port RAM Descriptions, and includes:

- “Multiple-Port RAM Descriptions Diagram”
- “Multiple-Port RAM Descriptions Pin Descriptions”
- “Multiple-Port RAM Descriptions VHDL Coding Example”
- “Multiple-Port RAM Descriptions Verilog Coding Example”

XST can identify RAM descriptions with two or more read ports that access the RAM contents at addresses different from the write address. However, there can only be one write port. XST implements the following descriptions by replicating the RAM contents for each output port, as shown in Table 2-69, “Multiple-Port RAM Descriptions Diagram.”

Table 2-69: Multiple-Port RAM Descriptions Diagram

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>clk</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>we</td>
<td>Synchronous Write Enable (Active High)</td>
</tr>
<tr>
<td>wa</td>
<td>Write Address</td>
</tr>
<tr>
<td>ra1</td>
<td>Read Address of the First RAM</td>
</tr>
<tr>
<td>ra2</td>
<td>Read Address of the Second RAM</td>
</tr>
<tr>
<td>di</td>
<td>Data Input</td>
</tr>
<tr>
<td>do1</td>
<td>First RAM Output Port</td>
</tr>
<tr>
<td>do2</td>
<td>Second RAM Output Port</td>
</tr>
</tbody>
</table>

Multiple-Port RAM Descriptions VHDL Coding Example

```vhdl
--
-- Multiple-Port RAM Descriptions
--

library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;

entity rams_17 is
```
port (clk : in std_logic;
    we  : in std_logic;
    wa  : in std_logic_vector(5 downto 0);
    ra1 : in std_logic_vector(5 downto 0);
    ra2 : in std_logic_vector(5 downto 0);
    di  : in std_logic_vector(15 downto 0);
    do1 : out std_logic_vector(15 downto 0);
    do2 : out std_logic_vector(15 downto 0));
end rams_17;

architecture syn of rams_17 is
    type ram_type is array (63 downto 0) of std_logic_vector (15 downto 0);
    signal RAM : ram_type;
begin
    process (clk)
    begin
        if (clk'event and clk = '1') then
            if (we = '1') then
                RAM(conv_integer(wa)) <= di;
            end if;
        end if;
    end process;

do1 <= RAM(conv_integer(ra1));
do2 <= RAM(conv_integer(ra2));
end syn;

Multiple-Port RAM Descriptions Verilog Coding Example

//
// Multiple-Port RAM Descriptions
//
module v_rams_17 (clk, we, wa, ra1, ra2, di, do1, do2);

    input clk;
    input we;
    input [5:0] wa;
    input [5:0] ra1;
    input [5:0] ra2;
    input [15:0] di;
    output [15:0] do1;
    output [15:0] do2;
    reg [15:0] ram [63:0];

    always @(posedge clk)
    begin
        if (we)
            ram[wa] <= di;
    end

    assign do1 = ram[ra1];
    assign do2 = ram[ra2];
endmodule
Block RAM With Reset

This section discusses Block RAM With Reset, and includes:

- “Block RAM With Reset Pin Descriptions”
- “Block RAM With Reset VHDL Coding Example”
- “Block RAM With Reset Verilog Coding Example”

XST supports block RAM with reset on the data outputs, as offered with Virtex, Virtex-II, Virtex-II Pro, Virtex-4, Virtex-5, and related block RAM resources. Optionally, you can include a synchronously controlled initialization of the RAM data outputs.

Block RAM with the following synchronization modes can have resetable data ports.

- Read-First Block RAM with Reset
- Write-First Block RAM with Reset
- No-Change Block RAM with Reset
- Registered ROM with Reset
- Supported Dual-Port Templates

Because XST does not support block RAMs with dual-write in a dual-read block RAM description, both data outputs may be reset, but the various read-write synchronizations are allowed for the primary data output only. The dual output may be used in Read-First Mode only.

Table 2-87: Block RAM With Reset Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>clk</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>en</td>
<td>Global Enable</td>
</tr>
<tr>
<td>we</td>
<td>Write Enable (Active High)</td>
</tr>
<tr>
<td>addr</td>
<td>Read/Write Address</td>
</tr>
<tr>
<td>rst</td>
<td>Reset for data output</td>
</tr>
<tr>
<td>di</td>
<td>Data Input</td>
</tr>
<tr>
<td>do</td>
<td>RAM Output Port</td>
</tr>
</tbody>
</table>

Block RAM With Reset VHDL Coding Example

```vhdl
-- Block RAM with Reset

library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;

entity rams_18 is
  port (clk : in std_logic;
        en : in std_logic;
        we : in std_logic;
        rst : in std_logic;
        addr : in std_logic_vector(5 downto 0);
        di : in std_logic_vector(15 downto 0);
        do : out std_logic_vector(15 downto 0));
end entity rams_18;
```
do : out std_logic_vector(15 downto 0));
end rams_18;

architecture syn of rams_18 is
  type ram_type is array (63 downto 0) of std_logic_vector (15 downto 0);
  signal ram : ram_type;
begin
  process (clk)
  begin
    if clk'event and clk = '1' then
      if en = '1' then -- optional enable
        if we = '1' then -- write enable
          ram(conv_integer(addr)) <= di;
          end if;
        if rst = '1' then -- optional reset
          do <= (others => '0');
          else
            do <= ram(conv_integer(addr)) ;
            end if;
        end if;
      end if;
    end if;
  end process;
end syn;

Block RAM With Reset Verilog Coding Example

//
// Block RAM with Reset
//
module v_rams_18 (clk, en, we, rst, addr, di, do);

input  clk;
input  en;
input  we;
input  rst;
input  [5:0] addr;
input  [15:0] di;
output  [15:0] do;
reg  [15:0] ram [63:0];
reg  [15:0] do;

always @(posedge clk)
begin
  if (en) // optional enable
    begin
      if (we) // write enable
        ram[addr] <= di;
      if (rst) // optional reset
        do <= 16'h0000;
      else
        do <= ram[addr];
      end if;
    end if;
end 

Block RAM With Optional Output Registers

This section discusses Block RAM With Optional Output Registers, and includes:

- “Block RAM With Optional Output Registers Diagram”
- “Block RAM With Optional Output Registers Pin Descriptions”
- “Block RAM With Optional Output Registers VHDL Coding Example”
- “Block RAM With Optional Output Registers Verilog Coding Example”

**Figure 2-70:** Block RAM With Optional Output Registers Diagram

**Table 2-88:** Block RAM With Optional Output Registers Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>clk1, clk2</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>we</td>
<td>Write Enable</td>
</tr>
<tr>
<td>en1, en2</td>
<td>Clock Enable (Active High)</td>
</tr>
<tr>
<td>addr1</td>
<td>Primary Read Address</td>
</tr>
<tr>
<td>addr2</td>
<td>Dual Read Address</td>
</tr>
<tr>
<td>di</td>
<td>Data Input</td>
</tr>
<tr>
<td>res1</td>
<td>Primary Output Port</td>
</tr>
<tr>
<td>res2</td>
<td>Dual Output Port</td>
</tr>
</tbody>
</table>
Block RAM With Optional Output Registers VHDL Coding Example

```vhdl
--
-- Block RAM with Optional Output Registers
--

library IEEE;
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;

entity rams_19 is
  port (clk1, clk2   : in std_logic;
        we, en1, en2 : in std_logic;
        addr1        : in std_logic_vector(5 downto 0);
        addr2        : in std_logic_vector(5 downto 0);
        di           : in std_logic_vector(15 downto 0);
        res1         : out std_logic_vector(15 downto 0);
        res2         : out std_logic_vector(15 downto 0));
end rams_19;

architecture beh of rams_19 is
  type ram_type is array (63 downto 0) of std_logic_vector (15 downto 0);
  signal ram : ram_type;
  signal do1 : std_logic_vector(15 downto 0);
  signal do2 : std_logic_vector(15 downto 0);
  begin
    process (clk1)
    begin
      if rising_edge(clk1) then
        if we = '1' then
          ram(conv_integer(addr1)) <= di;
        end if;
        do1 <= ram(conv_integer(addr1));
      end if;
    end process;

    process (clk2)
    begin
      if rising_edge(clk2) then
        do2 <= ram(conv_integer(addr2));
      end if;
    end process;

    process (clk1)
    begin
      if rising_edge(clk1) then
        if en1 = '1' then
          res1 <= do1;
        end if;
      end if;
    end process;

    process (clk2)
    begin
      if rising_edge(clk2) then
        if en2 = '1' then
```

res2 <= do2;
end if;
end if;
end process;

end beh;

Block RAM With Optional Output Registers Verilog Coding Example

//
// Block RAM with Optional Output Registers
//

module v_rams_19 (clk1, clk2, we, en1, en2, addr1, addr2, di, res1, res2);

input clk1;
input clk2;
input we, en1, en2;
input [5:0] addr1;
input [5:0] addr2;
input [15:0] di;
output [15:0] res1;
output [15:0] res2;
reg [15:0] res1;
reg [15:0] res2;
reg [15:0] RAM[63:0];
reg [15:0] do1;
reg [15:0] do2;

always @(posedge clk1)
begin
  if (we == 1'b1)
    RAM[addr1] <= di;
    do1 <= RAM[addr1];
end

always @(posedge clk2)
begin
  do2 <= RAM[addr2];
end

always @(posedge clk1)
begin
  if (en1 == 1'b1)
    res1 <= do1;
end

always @(posedge clk2)
begin
  if (en2 == 1'b1)
    res2 <= do2;
end
endmodule
Initializing RAM Coding Examples

This section discusses Initializing RAM Coding Examples, and includes:

- “Initializing RAM Directly in HDL Code”
- “Initializing RAM From an External File”

Block and distributed RAM initial contents can be specified by initialization of the signal describing the memory array in your HDL code. Do this directly in your HDL code, or specify a file containing the initialization data.

XST supports initialization for single and dual-port RAMs. This mechanism is supported for the following device families only:

- Virtex-II, Virtex-II Pro
- Spartan-3, Spartan-3E, Spartan-3A
- Virtex-4, Virtex-5

XST supports RAM initialization in both VHDL and Verilog.

Initializing RAM Directly in HDL Code

The coding examples in this section are accurate as of the date of publication. Download updates from ftp://ftp.xilinx.com/pub/documentation/misc/examples_v9.zip.

- “RAM Initial Contents VHDL Coding Example (Hexadecimal)”
- “ Initializing Block RAM Verilog Coding Example (Hexadecimal)”
- “RAM Initial Contents VHDL Coding Example (Binary)”
- “Initializing Block RAM Verilog Coding Example (Binary)”
- “Initializing RAM From an External File”
- “Initializing Block RAM (External Data File)”

RAM Initial Contents VHDL Coding Example (Hexadecimal)

To specify RAM initial contents, initialize the signal describing the memory array in the VHDL code as shown in the following coding example:

```vhdl
... type ram_type is array (0 to 63) of std_logic_vector(19 downto 0); signal RAM : ram_type :=

process (clk)
begin
 if rising_edge(clk) then
 if we = '1' then
```

...
Chapter 2: XST HDL Coding Techniques

Initializing Block RAM Verilog Coding Example (Hexadecimal)

To specify RAM initial contents, initialize the signal describing the memory array in your Verilog code using initial statements as shown in the following coding example:

```
reg [19:0] ram [63:0];
initial begin
  ram[63] = 20'h0200A; ram[62] = 20'h00300; ram[61] = 20'h08101;
  ram[60] = 20'h04000; ram[59] = 20'h08601; ram[58] = 20'h0233A;
  ...
  ram[2]  = 20'h02341; ram[1]  = 20'h08201; ram[0]  = 20'h0400D;
end
always @(posedge clk)
begin
  if (we)
    ram[addr] <= di;
  do <= ram[addr];
end
```

RAM Initial Contents VHDL Coding Example (Binary)

RAM initial contents can be specified in hexadecimal, as shown in “RAM Initial Contents VHDL Coding Example (Hexadecimal),” or in binary as shown in the following coding example:

```
type ram_type is array (0 to SIZE-1) of std_logic_vector(15 downto 0);
signal RAM : ram_type :=
(  "0111100100000101",
  "0000010110111101",
  "1100001101010000",
  ...
  "0000100101110011");
```

Initializing Block RAM Verilog Coding Example (Binary)

RAM initial contents can be specified in hexadecimal, as shown in “Initializing Block RAM Verilog Coding Example (Hexadecimal),” or in binary as shown in the following coding example:

```
reg [15:0] ram [63:0];
initial begin
  ram[63] = 16'b0111100100000101;
  ram[62] = 16'b0000010110111101;
  ram[61] = 16'b1100001101010000;
  ...
  ram[0]  = 16'b0000100101110011;
end
```
Single-Port BRAM Initial Contents VHDL Coding Example

```vhdl
-- Initializing Block RAM (Single-Port BRAM)
--
library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;

entity rams_20a is
  port (clk  : in std_logic;
        we   : in std_logic;
        addr : in std_logic_vector(5 downto 0);
        di   : in std_logic_vector(19 downto 0);
        do   : out std_logic_vector(19 downto 0));
end rams_20a;

architecture syn of rams_20a is
  type ram_type is array (63 downto 0) of std_logic_vector (19 downto 0);
  signal RAM : ram_type:= (X"0200A", X"00300", X"08101", X"04000", X"08601", X"0233A",
                          X"00300", X"08602", X"02310", X"0203B", X"08300", X"04002",
                          X"08201", X"00500", X"04001", X"02500", X"00340", X"00241",
                          X"04002", X"08300", X"08201", X"00500", X"08101", X"00602",
                          X"04003", X"0241B", X"00301", X"00102", X"0231B", X"0203B",
                          X"00301", X"00102", X"0223B", X"04001", X"00342", X"0232B",
                          X"00900", X"00302", X"00102", X"04002", X"00900", X"08201",
                          X"0203B", X"00303", X"02433", X"00301", X"04004", X"00301",
                          X"00102", X"02137", X"02036", X"00301", X"00102", X"02237",
                          X"04004", X"00304", X"04040", X"02500", X"02500", X"02500",
                          X"0030D", X"02341", X"08201", X"0400D");

begin

  process (clk)
  begin
    if rising_edge(clk) then
      if we = '1' then
        RAM(conv_integer(addr)) <= di;
        do <= RAM(conv_integer(addr));
      end if;
    end if;
  end process;

end syn;
```

Single-Port BRAM Initial Contents Verilog Coding Example

```verilog
// Initializing Block RAM (Single-Port BRAM)
//
module v_rams_20a (clk, we, addr, di, do);
  input clk;
  input we;
  input [5:0] addr;
  input [19:0] di;
  output [19:0] do;
```
reg [19:0] ram [63:0];
reg [19:0] do;

initial begin
  ram[63] = 'h0200A; ram[62] = 'h00300; ram[61] = 'h08101;
  ram[60] = 'h04000; ram[59] = 'h08601; ram[58] = 'h0233A;
  ram[57] = 'h00300; ram[56] = 'h08602; ram[55] = 'h02310;
  ram[54] = 'h0203B; ram[53] = 'h08300; ram[52] = 'h04002;
  ram[51] = 'h08201; ram[50] = 'h00500; ram[49] = 'h04001;
  ram[48] = 'h02500; ram[47] = 'h00340; ram[46] = 'h00241;
  ram[45] = 'h04002; ram[44] = 'h08300; ram[43] = 'h08201;
  ram[42] = 'h00500; ram[41] = 'h08101; ram[40] = 'h00602;
  ram[39] = 'h04003; ram[38] = 'h0241E; ram[37] = 'h00301;
  ram[36] = 'h00102; ram[35] = 'h02122; ram[34] = 'h02021;
  ram[33] = 'h00301; ram[32] = 'h00102; ram[31] = 'h02222;
  ram[30] = 'h04001; ram[29] = 'h00342; ram[28] = 'h0232B;
  ram[27] = 'h00900; ram[26] = 'h00302; ram[25] = 'h00102;
  ram[24] = 'h04002; ram[23] = 'h00900; ram[22] = 'h08201;
  ram[18] = 'h00301; ram[17] = 'h04004; ram[16] = 'h00301;
  ram[0]  = 'h0400D;
end

always @(posedge clk)
begin
  if (we)
    ram[addr] <= di;
  do <= ram[addr];
end

endmodule

Dual-Port RAM Initial Contents VHDL Coding Example

-- Initializing Block RAM (Dual-Port BRAM)
--

library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;

entity rams_20b is
  port (clk1 : in std_logic;
        clk2 : in std_logic;
        we : in std_logic;
        addr1 : in std_logic_vector(7 downto 0);
        addr2 : in std_logic_vector(7 downto 0);
        di : in std_logic_vector(15 downto 0);
        do1 : out std_logic_vector(15 downto 0);
        do2 : out std_logic_vector(15 downto 0));
end rams_20b;
architecture syn of rams_20b is

    type ram_type is array (255 downto 0) of std_logic_vector (15 downto 0);
signal RAM : ram_type:= (255 downto 100 => X"B8B8", 99 downto 0 => X"8282");
begin

    process (clk1)
    begin
        if rising_edge(clk1) then
            if we = '1' then
                RAM(conv_integer(addr1)) <= di;
                do1 <= RAM(conv_integer(addr1));
            end if;
            end if;
        end process;

    process (clk2)
    begin
        if rising_edge(clk2) then
            do2 <= RAM(conv_integer(addr2));
        end if;
    end process;
end syn;

Dual-Port RAM Initial Contents Verilog Coding Example

    module v_rams_20b (clk1, clk2, we, addr1, addr2, di, do1, do2);
    input clk1, clk2;
    input we;
    input [7:0] addr1, addr2;
    input [15:0] di;
    output [15:0] do1, do2;
    reg [15:0] ram [255:0];
    reg [15:0] do1, do2;
    integer index;
    initial begin
        for (index = 0 ; index <= 99 ; index = index + 1) begin
            ram[index] = 16’h8282;
        end
        for (index = 100 ; index <= 255 ; index = index + 1) begin
            ram[index] = 16’hB8B8;
        end
    end
    always @(posedge clk1)
    begin
        if (we) begin
            ram[addr1] <= di;
            do1 <= ram[addr1];
        end
    end
always @(posedge clk2)
begin
    do2 <= ram[addr2];
end
endmodule

Initializing RAM From an External File

The coding examples in this section are accurate as of the date of publication. Download updates from ftp://ftp.xilinx.com/pub/documentation/misc/examples_v9.zip.

- “Initializing Block RAM (External Data File) VHDL Coding Example”
- “Initializing Block RAM (External Data File) Verilog Coding Example”

To initialize RAM from values contained in an external file, use a read function in the VHDL code. For more information, see “XST VHDL File Type Support” in Chapter 6. Set up the initialization file as follows.

- Use each line of the initialization file to represent the initial contents of a given row in the RAM.
- RAM contents can be represented in binary or hexadecimal.
- There should be as many lines in the file as there are rows in the RAM array.
- Following is an example of the contents of a file initializing an 8 x 32-bit RAM with binary values:

  00001111000011110000111100001111
  01001010001000001100000010000100
  000000000111100000000001000001
  11111101010000011100010000100100
  00001111000011110000111100001111
  01001010001000001100000010000100
  000000000111100000000001000001
  11111101010000011100010000100100

Initializing Block RAM (External Data File)

RAM initial values may be stored in an external data file that is accessed from within the HDL code. The data file must be pure binary or hexadecimal content with no comments or other information. Following is an example of the contents of a file initializing an 8 x 32-bit RAM with binary values. For both examples, the data file referenced is called rams_20c.data.

  00001111000011110000111100001111
  01001010001000001100000010000100
  000000000111110000000001000001
  11111101010000011100010000100100
  00001111000011110000111100001111
  01001010001000001100000010000100
  000000000111100000000001000001
  11111101010000011100010000100100
Initializing Block RAM (External Data File) VHDL Coding Example

In the following coding example, the loop that generates the initial value is controlled by testing that we are in the RAM address range. The following coding examples show initializing Block RAM from an external data file.

```vhdl
-- Initializing Block RAM from external data file

library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;
use std.textio.all;

entity rams_20c is
    port(clk : in std_logic;
        we : in std_logic;
        addr : in std_logic_vector(5 downto 0);
        din : in std_logic_vector(31 downto 0);
        dout : out std_logic_vector(31 downto 0));
end rams_20c;

architecture syn of rams_20c is
    type RamType is array(0 to 63) of bit_vector(31 downto 0);

    impure function InitRamFromFile (RamFileName : in string) return RamType is
        FILE RamFile         : text is in RamFileName;
        variable RamFileLine : line;
        variable RAM         : RamType;
    begin
        for I in RamType'range loop
            readline (RamFile, RamFileLine);
            read (RamFileLine, RAM(I));
        end loop;
        return RAM;
    end function;

    signal RAM : RamType := InitRamFromFile("rams_20c.data");

    begin
        process (clk)
            begin
                if clk'event and clk = '1' then
                    if we = '1' then
                        RAM(conv_integer(addr)) <= to_bitvector(din);
                    end if;
                    dout <= to_stdlogicvector(RAM(conv_integer(addr)));
                end if;
        end process;
    end syn;

    If there are not enough lines in the external data file, XST issues the following message.
    ERROR:Xst - raminitfile1.vhd line 40: Line <RamFileLine> has not enough elements for target <RAM<63>>.
```
Chapter 2: XST HDL Coding Techniques

Initializing Block RAM (External Data File) Verilog Coding Example

To initialize RAM from values contained in an external file, use a `$readmemb` or `$readmemh` system task in your Verilog code. For more information, see “XST Behavioral Verilog Language Support.” Set up the initialization file as follows.

- Arrange each line of the initialization file to represent the initial contents of a given row in the RAM.
- RAM contents can be represented in binary or hexadecimal.
- Use `$readmemb` for binary and `$readmemh` for hexadecimal representation. To avoid the possible difference between XST and simulator behavior, Xilinx recommends that you use index parameters in these system tasks. See the following coding example:

  ```verilog
  $readmemb("rams_20c.data", ram, 0, 7);
  ```

Create as many lines in the file as there are rows in the RAM array.

//
// Initializing Block RAM from external data file
//

```verilog
module v_rams_20c (clk, we, addr, din, dout);
input  clk;
input  we;
input  [5:0] addr;
input  [31:0] din;
output [31:0] dout;
reg [31:0] ram [0:63];
reg [31:0] dout;
initial
begin
    $readmemb("rams_20c.data", ram, 0, 63);
end
always @ (posedge clk)
begin
    if (we)
    begin
        ram[addr] <= din;
        dout <= ram[addr];
    end
end
endmodule
```
ROMs Using Block RAM Resources HDL Coding Techniques

This section discusses ROMs Using Block RAM Resources HDL Coding Techniques, and includes:
- “About ROMs Using Block RAM Resources”
- “ROMs Using Block RAM Resources Log File”
- “ROMs Using Block RAM Resources Related Constraints”
- “ROMs Using Block RAM Resources Coding Examples”

About ROMs Using Block RAM Resources

XST can use block RAM resources to implement ROMs with synchronous outputs or address inputs. These ROMs are implemented as single-port or dual-port block RAMs depending on the HDL description.

XST can infer block ROM across hierarchies if the “Keep Hierarchy (KEEP_HIERARCHY)” command line option is set to no. In this case, ROM and the data output or address register can be described in separate hierarchy blocks. This inference is performed during Advanced HDL Synthesis.

Using block RAM resources to implement ROMs is controlled by the “ROM Style (ROM_STYLE)” constraint. For more information about the “ROM Style (ROM_STYLE)” attribute, see “XST Design Constraints.” For more information about ROM implementation, see “XST FPGA Optimization.”

ROMs Using Block RAM Resources Log File

=========================================================================
*                           HDL Synthesis                               *
=========================================================================
Synthesizing Unit <rams_21a>.
Related source file is "rams_21a.vhd".
Found 64x20-bit ROM for signal <$varindex0000> created at line 38.
Found 20-bit register for signal <data>.
Summary:
   inferred  1 ROM(s).
   inferred 20 D-type flip-flop(s).
Unit <rams_21a> synthesized.
=========================================================================
### Advanced HDL Synthesis Report

**Macro Statistics**

- **# RAMs**: 1
- 64x20-bit single-port block RAM: 1

<table>
<thead>
<tr>
<th>aspect ratio</th>
<th>64-word x 20-bit (6.9%)</th>
</tr>
</thead>
<tbody>
<tr>
<td>mode</td>
<td>write-first</td>
</tr>
<tr>
<td>clkA</td>
<td>connected to signal &lt;clk&gt;</td>
</tr>
<tr>
<td>enA</td>
<td>connected to signal &lt;em&gt;</td>
</tr>
<tr>
<td>weA</td>
<td>connected to internal node</td>
</tr>
<tr>
<td>addrA</td>
<td>connected to signal &lt;addr&gt;</td>
</tr>
<tr>
<td>diA</td>
<td>connected to internal node</td>
</tr>
<tr>
<td>doA</td>
<td>connected to signal &lt;data&gt;</td>
</tr>
</tbody>
</table>

---

### ROMs Using Block RAM Resources Related Constraints

- “ROM Style (ROM_STYLE)”

### ROMs Using Block RAM Resources Coding Examples


- “ROM With Registered Output”
- “ROM With Registered Address”

### ROM With Registered Output

This section discusses ROM With Registered Output, and includes:

- “ROM With Registered Output Diagram”
- “ROM With Registered Output Pin Descriptions”
- “ROM With Registered Output VHDL Coding Example One”
- “ROM With Registered Output VHDL Coding Example Two”
- “ROM With Registered Output Verilog Coding Example One”
- “ROM With Registered Output Verilog Coding Example Two”

![Figure 2-71: ROM With Registered Output Diagram](image)
ROMs Using Block RAM Resources HDL Coding Techniques

Table 2-89: ROM With Registered Output Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>clk</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>en</td>
<td>Synchronous Enable (Active High)</td>
</tr>
<tr>
<td>addr</td>
<td>Read Address</td>
</tr>
<tr>
<td>data</td>
<td>Data Output</td>
</tr>
</tbody>
</table>

ROM With Registered Output VHDL Coding Example One

```vhdl
--
-- ROMs Using Block RAM Resources.
-- VHDL code for a ROM with registered output (template 1)
--
library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;

entity rams_21a is
    port (clk : in std_logic;
           en : in std_logic;
           addr : in std_logic_vector(5 downto 0);
           data : out std_logic_vector(19 downto 0));
end rams_21a;

architecture syn of rams_21a is

    type rom_type is array (63 downto 0) of std_logic_vector (19 downto 0);
    signal ROM : rom_type:= (X"0200A", X"00300", X"08101", X"04000", X"08601", X"0233A",
                             X"00300", X"08602", X"02310", X"0203B", X"08300", X"04002",
                             X"08201", X"00500", X"04001", X"02500", X"00340", X"00241",
                             X"04002", X"08300", X"08201", X"00500", X"08101", X"00602",
                             X"04003", X"0241E", X"00301", X"00102", X"02122", X"02021",
                             X"00301", X"00102", X"02222", X"04001", X"00342", X"0232B",
                             X"00900", X"00302", X"00102", X"04002", X"00900", X"08201",
                             X"02023", X"00303", X"02433", X"00301", X"04004", X"00301",
                             X"00102", X"02137", X"02036", X"00301", X"00102", X"02237",
                             X"04004", X"00304", X"04040", X"02500", X"02500", X"02500",
                             X"0030D", X"02341", X"08201", X"0400D");

    begin

        process (clk)
        begin
            if (clk'event and clk = '1') then
                if (en = '1') then
                    data <= ROM(conv_integer(addr));
                end if;
            end if;
        end process;

    end syn;
```
ROM With Registered Output VHDL Coding Example Two

--
-- ROMs Using Block RAM Resources.
-- VHDL code for a ROM with registered output (template 2)
--
library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;

entity rams_21b is
port (clk : in std_logic;
en : in std_logic;
addr : in std_logic_vector(5 downto 0);
data : out std_logic_vector(19 downto 0));
end rams_21b;

architecture syn of rams_21b is
begin
end syn;

ROM With Registered Output Verilog Coding Example One

//
// ROMs Using Block RAM Resources.
// Verilog code for a ROM with registered output (template 1)
//
module v_rams_21a (clk, en, addr, data);

  input      clk;
  input      en;

  input      addr;
  output     data;

end module;
input [5:0] addr;
output reg [19:0] data;

always @(posedge clk) begin
  if (en)
    case(addr)
      6'0b000000: data <= 20'h0200A; 6'0b100000: data <= 20'h02222;
      6'0b000001: data <= 20'h00300; 6'0b100001: data <= 20'h04001;
      6'0b000010: data <= 20'h08101; 6'0b100010: data <= 20'h00342;
      6'0b000011: data <= 20'h04000; 6'0b100011: data <= 20'h0232B;
      6'0b000100: data <= 20'h08601; 6'0b100100: data <= 20'h00900;
      6'0b000101: data <= 20'h00301; 6'0b100101: data <= 20'h00302;
      6'0b000110: data <= 20'h00300; 6'0b100110: data <= 20'h00302;
      6'0b000111: data <= 20'h08602; 6'0b100111: data <= 20'h00402;
      6'0b001000: data <= 20'h02310; 6'0b101000: data <= 20'h00900;
      6'0b001001: data <= 20'h0203B; 6'0b101001: data <= 20'h08201;
      6'0b001010: data <= 20'h08300; 6'0b101010: data <= 20'h02023;
      6'0b001011: data <= 20'h08101; 6'0b101011: data <= 20'h00301;
      6'0b001100: data <= 20'h08601; 6'0b101100: data <= 20'h00102;
      6'0b001101: data <= 20'h05000; 6'0b101101: data <= 20'h02433;
      6'0b001110: data <= 20'h08401; 6'0b101110: data <= 20'h00404;
      6'0b001111: data <= 20'h02500; 6'0b101111: data <= 20'h00301;
      6'0b010000: data <= 20'h00340; 6'0b110000: data <= 20'h00102;
      6'0b010001: data <= 20'h00241; 6'0b110001: data <= 20'h02137;
      6'0b010010: data <= 20'h04002; 6'0b110010: data <= 20'h08201;
      6'0b010011: data <= 20'h08300; 6'0b110011: data <= 20'h00301;
      6'0b010100: data <= 20'h08201; 6'0b110100: data <= 20'h00102;
      6'0b010101: data <= 20'h00500; 6'0b110101: data <= 20'h02237;
      6'0b010110: data <= 20'h08101; 6'0b110110: data <= 20'h00400;
      6'0b010111: data <= 20'h00602; 6'0b110111: data <= 20'h00304;
      6'0b011000: data <= 20'h00403; 6'0b111000: data <= 20'h04040;
      6'0b011001: data <= 20'h0241E; 6'0b111001: data <= 20'h02500;
      6'0b011010: data <= 20'h00301; 6'0b111010: data <= 20'h02500;
      6'0b011011: data <= 20'h00102; 6'0b111011: data <= 20'h00102;
      6'0b011100: data <= 20'h00102; 6'0b111100: data <= 20'h02500;
      6'0b011101: data <= 20'h02122; 6'0b111101: data <= 20'h0030D;
      6'0b011110: data <= 20'h02021; 6'0b111110: data <= 20'h02341;
      6'0b011111: data <= 20'h00301; 6'0b111111: data <= 20'h00304;
    endcase
  endmodule

ROM With Registered Output Verilog Coding Example Two

//
// ROMs Using Block RAM Resources.
// Verilog code for a ROM with registered output (template 2)
//
module v_rams_21b (clk, en, addr, data);

  input clk;
  input en;
  input [5:0] addr;
  output reg [19:0] data;
  reg [19:0] rdata;

always @(addr) begin
  case(addr)
    6'b000000: rdata <= 20'h0200A;
    6'b000001: rdata <= 20'h00300;
    6'b000010: rdata <= 20'h08101;
    6'b000011: rdata <= 20'h04000;
    6'b000100: rdata <= 20'h08601;
    6'b000101: rdata <= 20'h0233A;
    6'b000110: rdata <= 20'h00300;
    6'b000111: rdata <= 20'h08602;
    6'b001000: rdata <= 20'h02310;
    6'b001001: rdata <= 20'h0203B;
    6'b001010: rdata <= 20'h08300;
    6'b001011: rdata <= 20'h08101;
    6'b001100: rdata <= 20'h00340;
    6'b001101: rdata <= 20'h00241;
    6'b001110: rdata <= 20'h04001;
    6'b001111: rdata <= 20'h02500;
    6'b010000: rdata <= 20'h00340;
    6'b010001: rdata <= 20'h00241;
    6'b010010: rdata <= 20'h04002;
    6'b010011: rdata <= 20'h08300;
    6'b010100: rdata <= 20'h08201;
    6'b010101: rdata <= 20'h00500;
    6'b010110: rdata <= 20'h08101;
    6'b010111: rdata <= 20'h00602;
    6'b011000: rdata <= 20'h04003;
    6'b011001: rdata <= 20'h0241E;
    6'b011010: rdata <= 20'h00301;
    6'b011011: rdata <= 20'h00102;
    6'b011100: rdata <= 20'h02122;
    6'b011101: rdata <= 20'h02021;
    6'b011110: rdata <= 20'h00301;
    6'b011111: rdata <= 20'h00102;
  endcase
end

always @(posedge clk) begin
  if (en)
    data <= rdata;
end
endmodule
ROM With Registered Address

This section discusses ROM With Registered Address, and includes:

- “ROM With Registered Address Diagram”
- “ROM With Registered Address Pin Descriptions”
- “ROM With Registered Address VHDL Coding Example”
- “ROM With Registered Address Verilog Coding Example”

Figure 2-72: ROM With Registered Address Diagram

Table 2-90: ROM With Registered Address Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>clk</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>en</td>
<td>Synchronous Enable (Active High)</td>
</tr>
<tr>
<td>addr</td>
<td>Read Address</td>
</tr>
<tr>
<td>data</td>
<td>Data Output</td>
</tr>
<tr>
<td>clk</td>
<td>Positive-Edge Clock</td>
</tr>
</tbody>
</table>

ROM With Registered Address VHDL Coding Example

```vhdl
library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;

entity rams_21c is
port (clk : in std_logic;
     en : in std_logic;
     addr : in std_logic_vector(5 downto 0);
     data : out std_logic_vector(19 downto 0));
end rams_21c;

architecture syn of rams_21c is
    type rom_type is array (63 downto 0) of std_logic_vector (19 downto 0);
    signal ROM : rom_type:= (X"0200A", X"00300", X"08101", X"04000", X"08601", X"0233A",
                     X"00300", X"08602", X"02310", X"0203B", X"08300", X"04002",
                     X"08201", X"00500", X"04001", X"02500", X"00340", X"00241",
                     X"04002", X"08300", X"08201", X"00500", X"08101", X"00602",
                     X"04003", X"0241E", X"00301", X"00102", X"02122", X"02021",
```

XST User Guide www.xilinx.com 233

10.1

signal raddr : std_logic_vector(5 downto 0);
begin

process (clk)
begin
if (clk'event and clk = '1') then
if (en = '1') then
  raddr <= addr;
end if;
end if;
end process;

data <= ROM(conv_integer(raddr));
end syn;

ROM With Registered Address Verilog Coding Example

//
// ROMs Using Block RAM Resources.
// Verilog code for a ROM with registered address
//
module v_rams_21c (clk, en, addr, data);
input      clk;
input      en;
input      [5:0] addr;
output reg [19:0] data;
reg        [5:0] raddr;

always @(posedge clk) begin
  if (en)
    raddr <= addr;
end
always @(raddr) begin
  case(raddr)
    6'b000000: data <= 20'h0200A;
    6'b000001: data <= 20'h00300;
    6'b000010: data <= 20'h08101;
    6'b000011: data <= 20'h04000;
    6'b000100: data <= 20'h08601;
    6'b000101: data <= 20'h0233A;
    6'b000110: data <= 20'h00300;
    6'b000111: data <= 20'h08602;
    6'b001000: data <= 20'h08310;
    6'b001001: data <= 20'h0203B;
    6'b001010: data <= 20'h08300;
    6'b001011: data <= 20'h04002;
    6'b001100: data <= 20'h08201;
    6'b001101: data <= 20'h00500;
    6'b001110: data <= 20'h00500;
    6'b001111: data <= 20'h00500;

  endcase
end
endmodule
Pipelined Distributed RAM HDL Coding Techniques

This section discusses Pipelined Distributed RAM HDL Coding Techniques, and includes:

- “About Pipelined Distributed RAM”
- “Pipelined Distributed RAM Log File”
- “Pipelined Distributed RAM Related Constraints”
- “Pipelined Distributed RAM Coding Examples”

About Pipelined Distributed RAM

To increase the speed of designs, XST can infer pipelined distributed RAM. By interspersing registers between the stages of distributed RAM, pipelining can significantly increase the overall frequency of your design. The effect of pipelining is similar to flip-flop retiming which is described in “Flip-Flop Retiming.”

To insert pipeline stages, describe the necessary registers in your HDL code and place them after any distributed RAM, then set the “RAM Style (RAM_STYLE)” constraint to `pipe_distributed`.

When it detects valid registers for pipelining and RAM _STYLE is set to `pipe_distributed`, XST uses the maximum number of available registers to reach the maximum distributed RAM speed. XST automatically calculates the maximum number of registers for each RAM to obtain the best frequency.

If you have not specified sufficient register stages and RAM _STYLE is coded directly on a signal, the XST HDL Advisor advises you to specify the optimum number of register stages. XST does this during the Advanced HDL Synthesis step. If the number of registers placed after the multiplier exceeds the maximum required, and shift register extraction is activated, then XST implements the unused stages as shift registers.

XST cannot pipeline RAM if registers contain asynchronous set/reset signals. XST can pipeline RAM if registers contain synchronous reset signals.

```
6'b001110: data <= 20'h04001; 6'b101110: data <= 20'h04004;
6'b001111: data <= 20'h00301; 6'b110011: data <= 20'h00304;
6'b010000: data <= 20'h00340; 6'b110001: data <= 20'h00102;
6'b010001: data <= 20'h00241; 6'b110010: data <= 20'h02137;
6'b010010: data <= 20'h08101; 6'b110101: data <= 20'h02500;
6'b010011: data <= 20'h02500; 6'b110110: data <= 20'h02500;
6'b010100: data <= 20'h00301; 6'b110111: data <= 20'h02500;
6'b010101: data <= 20'h00301; 6'b111000: data <= 20'h0030D;
6'b010110: data <= 20'h00301; 6'b111001: data <= 20'h02500;
6'b010111: data <= 20'h00301; 6'b111010: data <= 20'h00301;
endcase
end
endmodule
```
Chapter 2: XST HDL Coding Techniques

Pipelined Distributed RAM Log File

Following is the log file for Pipelined Distributed RAM.

* HDL Synthesis *

Synthesizing Unit <rams_22>.
Related source file is "rams_22.vhd".
Found 64x4-bit single-port RAM for signal <RAM>.
Found 4-bit register for signal <do>.
Summary:
inferred 1 RAM(s).
inferred 4 D-type flip-flop(s).
Unit <rams_22> synthesized.

HDL Synthesis Report

Macro Statistics
# RAMs : 1
64x4-bit single-port RAM : 1
# Registers : 1
4-bit register : 1

* Advanced HDL Synthesis *

INFO:Xst - Unit <rams_22> : The RAM <Mram_RAM> will be implemented as a distributed RAM, absorbing the following register(s): <do>.

<table>
<thead>
<tr>
<th>aspect ratio</th>
<th>64-word x 4-bit</th>
</tr>
</thead>
<tbody>
<tr>
<td>clock</td>
<td>connected to signal &lt;clk&gt;</td>
</tr>
<tr>
<td>write enable</td>
<td>connected to signal &lt;we&gt;</td>
</tr>
<tr>
<td>address</td>
<td>connected to signal &lt;addr&gt;</td>
</tr>
<tr>
<td>data in</td>
<td>connected to signal &lt;di&gt;</td>
</tr>
<tr>
<td>data out</td>
<td>connected to internal node</td>
</tr>
<tr>
<td>ram_style</td>
<td>distributed</td>
</tr>
</tbody>
</table>

Synthesizing (advanced) Unit <rams_22>.
Found pipelined ram on signal <_varindex0000>: - 1 pipeline level(s) found in a register on signal <_varindex0000>.
Pushing register(s) into the ram macro.

INFO:Xst:2390 - HDL ADVISOR - You can improve the performance of the ram Mram_RAM by adding 1 register level(s) on output signal _varindex0000.
Unit <rams_22> synthesized (advanced).

Advanced HDL Synthesis Report
Macro Statistics
# RAMs : 1
64x4-bit registered single-port distributed RAM : 1

====================================================================
*                          HDL Synthesis                           *
====================================================================
Pipelined Distributed RAM Related Constraints

- “RAM Extraction (RAM_EXTRACT)”
- “RAM Style (RAM_STYLE)”
- “ROM Extraction (ROM_EXTRACT)”
- “ROM Style (ROM_STYLE)”
- “BRAM Utilization Ratio (BRAM_UTILIZATION_RATIO)”
- “Automatic BRAM Packing (AUTO_BRAM_PACKING)”

Pipelined Distributed RAM Coding Examples

The coding examples in this section are accurate as of the date of publication. Download updates from ftp://ftp.xilinx.com/pub/documentation/misc/examples_v9.zip.

- “Pipelined Distributed RAM”

Pipelined Distributed RAM

This section discusses Pipelined Distributed RAM, and includes:

- “Pipelined Distributed RAM Diagram”
- “Pipelined Distributed RAM Pin Descriptions”
- “Pipelined Distributed RAM VHDL Coding Example”
- “Pipelined Distributed RAM Verilog Coding Example”

![Pipelined Distributed RAM Diagram](X10572)

Figure 2-73: Pipelined Distributed RAM Diagram

Table 2-91: Pipelined Distributed RAM Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>clk</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>we</td>
<td>Synchronous Write Enable (Active High)</td>
</tr>
<tr>
<td>addr</td>
<td>Read/Write Address</td>
</tr>
</tbody>
</table>
Chapter 2: XST HDL Coding Techniques

### Pipelined Distributed RAM VHDL Coding Example

```vhdl
--
-- Pipeline distributed RAMs
--

library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;

entity rams_22 is
    port (clk  : in std_logic;
          we   : in std_logic;
          addr : in std_logic_vector(8 downto 0);
          di   : in std_logic_vector(3 downto 0);
          do   : out std_logic_vector(3 downto 0));
end rams_22;

architecture syn of rams_22 is
    type ram_type is array (511 downto 0) of std_logic_vector (3 downto 0);
    signal RAM : ram_type;
    signal pipe_reg: std_logic_vector(3 downto 0);
    attribute ram_style: string;
    attribute ram_style of RAM: signal is "pipe_distributed";
begin
    process (clk)
    begin
        if clk'event and clk = '1' then
            if we = '1' then
                RAM(conv_integer(addr)) <= di;
            else
                pipe_reg <= RAM( conv_integer(addr));
            end if;
            do <= pipe_reg;
        end if;
    end process;
end syn;
```

### Pipelined Distributed RAM Verilog Coding Example

```verilog
//
// Pipeline distributed RAMs
//

module v_rams_22 (clk, we, addr, di, do);
```

---

### Table 2-91: Pipelined Distributed RAM Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>di</td>
<td>Data Input</td>
</tr>
<tr>
<td>do</td>
<td>Data Output</td>
</tr>
</tbody>
</table>

---
input  clk;
input  we;
input  [8:0] addr;
input  [3:0] di;
output  [3:0] do;
(*ram_style="pipe_distributed"*)
reg    [3:0] RAM [511:0];
reg    [3:0] do;
reg    [3:0] pipe_reg;
always @(posedge clk)
begin
  if (we)
    RAM[addr] <= di;
  else
    pipe_reg <= RAM[addr];
do <= pipe_reg;
end
endmodule

Finite State Machines (FSMs) HDL Coding Techniques

This section discusses Finite State Machines (FSMs) HDL Coding Techniques, and includes:

- “About Finite State Machines (FSMs)”
- “Describing Finite State Machines (FSMs)”
- “State Encoding Techniques”
- “RAM-Based FSM Synthesis”
- “Safe FSM Implementation”
- “Finite State Machines Log File”
- “Finite State Machines Related Constraints”
- “Finite State Machines Coding Examples”

About Finite State Machines (FSMs)

XST proposes a large set of templates to describe Finite State Machines (FSMs). By default, XST tries to distinguish FSMs from VHDL or Verilog code, and apply several state encoding techniques (it can re-encode your initial encoding) to obtain better performance or less area. To disable FSM extraction, use the “Automatic FSM Extraction (FSM_EXTRACT)” constraint. XST can handle only synchronous state machines.
Describing Finite State Machines (FSMs)

There are many ways to describe FSMs. A traditional FSM representation incorporates Mealy and Moore machines, as shown in Figure 2-74, “FSM Representation Incorporating Mealy and Moore Machines Diagram.” XST supports both models.

For HDL, process (VHDL) and always blocks (Verilog) are the most suitable ways for describing FSMs. Xilinx uses process to refer to both VHDL processes and Verilog always blocks.

You may have several processes (1, 2 or 3) in your description, depending upon how you consider and decompose the different parts of the preceding model. Following is an example of the Moore Machine with Asynchronous Reset, RESET.

- 4 states: s1, s2, s3, s4
- 5 transitions
- 1 input: x1
- 1 output: outp

This model is represented by the following bubble diagram:
State Registers

State registers must be initialized with an asynchronous or synchronous signal, or have the power-up value defined by “Register Power Up (REGISTER_POWERUP)” Otherwise, XST does not recognize FSM. See “Registers HDL Coding Techniques” for coding examples on how to write Asynchronous and Synchronous initialization signals.

In VHDL, the type of a state register can be a different type, such as:

- `integer`
- `bit_vector`
- `std_logic_vector`

But it is common and convenient to define an enumerated type containing all possible state values and to declare your state register with that type.

In Verilog, the type of state register can be an integer or a set of defined parameters. In the following Verilog examples the state assignments could have been made as follows:

```verilog
parameter [3:0] s1 = 4'b0001,
              s2 = 4'b0010,
              s3 = 4'b0100,
              s4 = 4'b1000;
reg [3:0] state;
```

These parameters can be modified to represent different state encoding schemes.

Next State Equations

Next state equations can be described directly in the sequential process or in a distinct combinational process. The simplest coding example is based on a Case statement. If using a separate combinational process, its sensitivity list should contain the state signal and all FSM inputs.

Unreachable States

XST can detect unreachable states in an FSM. It lists them in the log file in the HDL Synthesis step.

FSM Outputs

Non-registered outputs are described either in the combinational process or in concurrent assignments. Registered outputs must be assigned within the sequential process.

FSM Inputs

Registered inputs are described using internal signals, which are assigned in the sequential process.

State Encoding Techniques

XST supports the following state encoding techniques:

- “Auto State Encoding”
- “One-Hot State Encoding”
- “Gray State Encoding”
Chapter 2: XST HDL Coding Techniques

- “Compact State Encoding”
- “Johnson State Encoding”
- “Sequential State Encoding”
- “Speed1 State Encoding”
- “User State Encoding”

Auto State Encoding

In Auto State Encoding, XST tries to select the best suited encoding algorithm for each FSM.

One-Hot State Encoding

One-Hot State Encoding is the default encoding scheme. Its principle is to associate one code bit and also one flip-flop to each state. At a given clock cycle during operation, one and only one bit of the state variable is asserted. Only two bits toggle during a transition between two states. One-Hot State Encoding is appropriate with most FPGA targets where a large number of flip-flops are available. It is also a good alternative when trying to optimize speed or to reduce power dissipation.

Gray State Encoding

Gray State Encoding guarantees that only one bit switches between two consecutive states. It is appropriate for controllers exhibiting long paths without branching. In addition, this coding technique minimizes hazards and glitches. Very good results can be obtained when implementing the state register with T flip-flops.

Compact State Encoding

Compact State Encoding consists of minimizing the number of bits in the state variables and flip-flops. This technique is based on hypercube immersion. Compact State Encoding is appropriate when trying to optimize area.

Johnson State Encoding

Like Gray State Encoding, Johnson State Encoding shows benefits with state machines containing long paths with no branching.

Sequential State Encoding

Sequential State Encoding consists of identifying long paths and applying successive radix two codes to the states on these paths. Next state equations are minimized.

Speed1 State Encoding

Speed1 State Encoding is oriented for speed optimization. The number of bits for a state register depends on the particular FSM, but generally it is greater than the number of FSM states.

User State Encoding

In User State Encoding, XST uses the original encoding specified in the HDL file. For example, if you use enumerated types for a state register, use the “Enumerated Encoding
Finite State Machines (FSMs) HDL Coding Techniques

(ENUM_ENCODING)” constraint to assign a specific binary value to each state. For more information, see “XST Design Constraints.”

RAM-Based FSM Synthesis

Large FSMs can be made more compact and faster by implementing them in the block RAM resources provided in Virtex and later technologies. “FSM Style (FSM_STYLE)” directs XST to use block RAM resources for FSMs.

Values for “FSM Style (FSM_STYLE)” are:

- **lut** (default)
  XST maps the FSM using LUTs.

- **bram**
  XST maps the FSM onto block RAM.

Invoke “FSM Style (FSM_STYLE)” as follows:

- **Project Navigator**
  Select **LUT** or **Block RAM** as instructed in the **HDL Options** topics of ISE Help.

- **Command line**
  Use the `-fsm_style` command line option.

- **HDL code**
  Use “FSM Style (FSM_STYLE)”

If it cannot implement a state machine on block RAM, XST:

- Issues a warning in the Advanced HDL Synthesis step of the log file.
- Automatically implements the state machine using LUTs.

For example, if FSM has an asynchronous reset, it cannot be implemented using block RAM. In this case XST informs you:

```plaintext
WARNING:Xst - Unable to fit FSM <FSM_0> in BRAM (reset is asynchronous).
Selecting encoding for FSM_0 ... 
Optimizing FSM <FSM_0> on signal <current_state> with one-hot encoding.
```

Safe FSM Implementation

XST can add logic to your FSM implementation that will let your state machine recover from an invalid state. If during its execution, a state machine enters an invalid state, the logic added by XST will bring it back to a known state, called a recovery state. This is known as Safe Implementation mode.

To activate Safe FSM implementation:

- In Project Navigator, select Safe Implementation as instructed in the **HDL Options** topic of ISE Help, or
• Apply the “Safe Implementation (SAFE_IMPLEMENTATION)” constraint to the hierarchical block or signal that represents the state register.

By default, XST automatically selects a reset state as the recovery state. If the FSM does not have an initialization signal, XST selects a power-up state as the recovery state. To manually define the recovery state, apply the “Safe Recovery State (SAFE_RECOVERY_STATE)” constraint.

Finite State Machines Log File

The XST log file reports the full information of recognized FSM during the Macro Recognition step. Moreover, if you allow XST to choose the best encoding algorithm for your FSMs, it reports the one it chose for each FSM.

As soon as encoding is selected, XST reports the original and final FSM encoding. If the target is an FPGA device, XST reports this encoding at the HDL Synthesis step. If the target is a CPLD device, then XST reports this encoding at the Low Level Optimization step.

... Synthesizing Unit <fsm_1>.
Related source file is ”/state_machines_1.vhd”.
Found finite state machine <FSM_0> for signal <state>.
------------------------------------------------------
| States | 4 |
| Transitions | 5 |
| Inputs | 1 |
| Outputs | 4 |
| Clock | clk (rising_edge) |
| Reset | reset (positive) |
| Reset type | asynchronous |
| Reset State | s1 |
| Power Up State | s1 |
| Encoding | automatic |
| Implementation | LUT |
------------------------------------------------------
Found 1-bit register for signal <outp>.
Summary:
    inferred 1 Finite State Machine(s).
    inferred 1 D-type flip-flop(s).
Unit <fsm_1> synthesized.

HDL Synthesis Report

Macro Statistics
# Registers : 1
1-bit register : 1

* Advanced HDL Synthesis *

Advanced Registered AddSub inference ...
Analyzing FSM <FSM_0> for best encoding.
Optimizing FSM <state/FSM_0> on signal <state[1:2]> with gray encoding.
### Finite State Machines (FSMs) HDL Coding Techniques

#### State | Encoding
--- | ---
s1 | 00
s2 | 01
s3 | 11
s4 | 10

HDL Synthesis Report

Macro Statistics
# FSMs : 1

---

**Finite State Machines Related Constraints**

- “Automatic FSM Extraction (FSM_EXTRACT)”
- “FSM Style (FSM_STYLE)”
- “FSM Encoding Algorithm (FSM_ENCODING)”
- “Enumerated Encoding (ENUM_ENCODING)”
- “Safe Implementation (SAFE_IMPLEMENTATION)”
- “Safe Recovery State (SAFE_RECOVERY_STATE)”

**Finite State Machines Coding Examples**


- “FSM With One Process”
- “FSM With Two Processes”
- “FSM With Three Processes”

**FSM With One Process**

This section discusses FSM With One Process, and includes:

- “FSM With One Process Pin Descriptions”
- “FSM With One Process VHDL Coding Example”
- “FSM With Single Always Block Verilog Coding Example”

**Table 2-92: FSM With One Process Pin Descriptions**

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>clk</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>reset</td>
<td>Asynchronous Reset (Active High)</td>
</tr>
<tr>
<td>x1</td>
<td>FSM Input</td>
</tr>
<tr>
<td>outp</td>
<td>FSM Output</td>
</tr>
</tbody>
</table>
FSM With One Process VHDL Coding Example

```
--
-- State Machine with a single process.
--
library IEEE;
use IEEE.std_logic_1164.all;
entity fsm_1 is
  port ( clk, reset, x1 : IN std_logic;
         outp           : OUT std_logic);
end entity;

architecture beh1 of fsm_1 is
  type state_type is (s1,s2,s3,s4);
  signal state: state_type;
begin
  process (clk,reset)
  begin
    if (reset ='1') then
      state <=s1;
      outp<='1';
    elsif (clk='1' and clk'event) then
      case state is
        when s1 =>  if x1='1' then
                     state <= s2;
                     outp <= '1';
                    else
                     state <= s3;
                     outp <= '0';
                    end if;
        when s2 => state <= s4; outp <= '0';
        when s3 => state <= s4; outp <= '0';
        when s4 => state <= s1; outp <= '1';
      end case;
    end if;
  end process;
end beh1;
```

FSM With Single Always Block Verilog Coding Example

```
//
// State Machine with a single always block.
//
module v_fsm_1 (clk, reset, x1, outp);
  input  clk, reset, x1;
  output outp;
  reg    outp;
  reg    [1:0] state;

  parameter s1 = 2'b00; parameter s2 = 2'b01;
  parameter s3 = 2'b10; parameter s4 = 2'b11;

  initial begin
    state = 2'b00;
  end
```
always@(posedge clk or posedge reset)
begin
  if (reset)
  begin
    state <= s1; outp <= 1'b1;
    end
  else
  begin
    case (state)
      s1: begin
        if (x1==1'b1)
          begin
            state <= s2;
            outp <= 1'b1;
          end
        else
          begin
            state <= s3;
            outp <= 1'b0;
          end
        end
      s2: begin
        state <= s4; outp <= 1'b1;
      end
      s3: begin
        state <= s4; outp <= 1'b0;
      end
      s4: begin
        state <= s1; outp <= 1'b0;
      end
    endcase
  end
endmodule
FSM With Two Processes

This section discusses FSM With Two Processes, and includes:

- “FSM With Two Processes Diagram.”
- “FSM With Two Processes Pin Descriptions”
- “FSM With Two Processes VHDL Coding Example”
- “FSM With Two Processes Always Blocks Verilog Coding Example”

To eliminate a register from the outputs, remove all assignments `outp <=...` from the Clock synchronization section. This can be done by introducing two processes as shown in “FSM With Two Processes Diagram.”

![Figure 2-76: FSM With Two Processes Diagram](image)

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>clk</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>reset</td>
<td>Asynchronous Reset (Active High)</td>
</tr>
<tr>
<td>x1</td>
<td>FSM Input</td>
</tr>
<tr>
<td>outp</td>
<td>FSM Output</td>
</tr>
</tbody>
</table>

**Table 2-93: FSM With Two Processes Pin Descriptions**

**FSM With Two Processes VHDL Coding Example**

```vhdl
-- State Machine with two processes.

library IEEE;
use IEEE.std_logic_1164.all;
entity fsm_2 is
  port ( clk, reset, x1 : IN std_logic;
        outp : OUT std_logic);
end entity;

architecture beh1 of fsm_2 is
  type state_type is (s1,s2,s3,s4);
  signal state: state_type ;
begin
```


process1: process (clk, reset)
begin
    if (reset = '1') then state <= s1;
    elsif (clk = '1' and clk'Event) then
        case state is
            when s1 => if x1 = '1' then
                state <= s2;
            else
                state <= s3;
            end if;
            when s2 => state <= s4;
            when s3 => state <= s4;
            when s4 => state <= s1;
        end case;
    end if;
end process process1;
process2: process (state)
begin
    case state is
        when s1 => outp <= '1';
        when s2 => outp <= '1';
        when s3 => outp <= '0';
        when s4 => outp <= '0';
    end case;
end process process2;
end beh1;

FSM With Two Always Blocks Verilog Coding Example

//
// State Machine with two always blocks.
//
module v_fsm_2 (clk, reset, x1, outp);
  input clk, reset, x1;
  output outp;
  reg outp;
  reg [1:0] state;
  parameter s1 = 2'b00; parameter s2 = 2'b01;
  parameter s3 = 2'b10; parameter s4 = 2'b11;

  initial begin
    state = 2'b00;
  end

  always @(posedge clk or posedge reset)
  begin
    if (reset)
      state <= s1;
    else
      begin
        case (state)
          s1: if (x1 == 1'b1)
            state <= s2;
          else
            state <= s3;
        end case;
      end
  end  // begin
endmodule

Chapter 2: XST HDL Coding Techniques

FSM With Three Processes

This section discusses FSM With Three Processes, and includes:

- “FSM With Three Processes Diagram.”
- “FSM With Three Processes Pin Descriptions”
- “FSM With Three Processes VHDL Coding Example”
- “FSM With Three Always Blocks Verilog Coding Example”

You can also separate the NEXT State function from the state register.

![FSM With Three Processes Diagram](image)

**Figure 2-77**: FSM With Three Processes Diagram

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>clk</td>
<td>Positive-Edge Clock</td>
</tr>
<tr>
<td>reset</td>
<td>Asynchronous Reset (Active High)</td>
</tr>
</tbody>
</table>
### FSM With Three Processes VHDL Coding Example

```vhdl
-- State Machine with three processes.
--
library IEEE;
use IEEE.std_logic_1164.all;
entity fsm_3 is
  port ( clk, reset, x1 : IN std_logic;
         outp           : OUT std_logic);
end entity;

architecture beh1 of fsm_3 is
  type state_type is (s1,s2,s3,s4);
  signal state, next_state: state_type;
begin
  process1: process (clk,reset)
  begin
    if (reset = '1') then
      state <= s1;
    elsif (clk='1' and clk'Event) then
      state <= next_state;
    end if;
  end process process1;
  process2 : process (state, x1)
  begin
    case state is
      when s1 => if x1='1' then
                   next_state <= s2;
                  else
                   next_state <= s3;
                  end if;
      when s2 => next_state <= s4;
      when s3 => next_state <= s4;
      when s4 => next_state <= s1;
    end case;
  end process process2;
  process3 : process (state)
  begin
    case state is
      when s1 => outp <= '1';
      when s2 => outp <= '1';
      when s3 => outp <= '0';
      when s4 => outp <= '0';
    end case;
  end process process3;
end beh1;
```

### Table 2-94: FSM With Three Processes Pin Descriptions

<table>
<thead>
<tr>
<th>IO Pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>x1</td>
<td>FSM Input</td>
</tr>
<tr>
<td>outp</td>
<td>FSM Output</td>
</tr>
</tbody>
</table>
FSM With Three Always Blocks Verilog Coding Example

    //
    // State Machine with three always blocks.
    //

    module v_fsm_3 (clk, reset, x1, outp);
    input clk, reset, x1;
    output outp;
    reg outp;
    reg [1:0] state;
    reg [1:0] next_state;

    parameter s1 = 2'b00; parameter s2 = 2'b01;
    parameter s3 = 2'b10; parameter s4 = 2'b11;

    initial begin
        state = 2'b00;
    end

    always @(posedge clk or posedge reset)
    begin
        if (reset) state <= s1;
        else state <= next_state;
    end

    always @(state or x1)
    begin
        case (state)
            s1: if (x1==1'b1)
                next_state = s2;
            else
                next_state = s3;
            s2: next_state = s4;
            s3: next_state = s4;
            s4: next_state = s1;
        endcase
    end

    always @(state)
    begin
        case (state)
            s1: outp = 1'b1;
            s2: outp = 1'b1;
            s3: outp = 1'b0;
            s4: outp = 1'b0;
        endcase
    end

    endmodule
Black Boxes HDL Coding Techniques

This section discusses Black Boxes HDL Coding Techniques, and includes:

- “About Black Boxes”
- “Black Box Log File”
- “Black Box Related Constraints”
- “Black Box Coding Examples”

About Black Boxes

Your design may contain Electronic Data Interchange Format (EDIF) or NGC files generated by synthesis tools, schematic editors or any other design entry mechanism. These modules must be instantiated in your code to be connected to the rest of your design. To do so in XST, use Black Box instantiation in the VHDL or Verilog code. The netlist is propagated to the final top-level netlist without being processed by XST. Moreover, XST enables you to attach specific constraints to these Black Box instantiations, which are passed to the NGC file.

In addition, you may have a design block for which you have an RTL model, as well as your own implementation of this block in the form of an EDIF netlist. The RTL model is valid for simulation purposes only. Use the “BoxType (BOX_TYPE)” constraint to direct XST to skip synthesis of this RTL code and create a Black Box. The EDIF netlist is linked to the synthesized design during NGDBuild. For more information, see “XST General Constraints” and the Xilinx Constraints Guide.

Once you make a design a Black Box, each instance of that design is a Black Box. While you can attach constraints to the instance, XST ignores any constraint attached to the original design.

Black Box Log File

From the flow point of view, the recognition of Black Boxes in XST is done before macro inference. Therefore the log file differs from the one generated for other macros.

```
Analyzing Entity <black_b> (Architecture <archi>).

WARNING:Xst:766 - black_box_1.vhd (Line 15). Generating a Black Box for component <my_block>.
   Entity <black_b> analyzed. Unit <black_b> generated
```

Black Box Related Constraints

- “BoxType (BOX_TYPE)”

“BoxType (BOX_TYPE)” was introduced for Virtex Primitive instantiation in XST. See “Virtex Primitive Support” before using “BoxType (BOX_TYPE).”
Black Box Coding Examples

This section discusses Black Boxes, and includes:

- “Black Box VHDL Coding Example”
- “Black Box Verilog Coding Example”

The coding examples in this section are accurate as of the date of publication. Download updates from ftp://ftp.xilinx.com/pub/documentation/misc/examples_v9.zip.

Black Box VHDL Coding Example

```
-- Black Box

library ieee;
use ieee.std_logic_1164.all;

entity black_box_1 is
  port(DI_1, DI_2 : in std_logic;
       DOUT : out std_logic);
end black_box_1;

architecture archi of black_box_1 is

  component my_block
    port (I1 : in std_logic;
           I2 : in std_logic;
           O : out std_logic);
  end component;

  begin
    inst: my_block port map (I1=>DI_1,I2=>DI_2,O=>DOUT);
  end archi;
```

Black Box Verilog Coding Example

```
// Black Box

module v_my_block (in1, in2, dout);
  input in1, in2;
  output dout;
endmodule

module v_black_box_1 (DI_1, DI_2, DOUT);
  input DI_1, DI_2;
  output DOUT;
  v_my_block inst (
                  .in1(DI_1),
                  .in2(DI_2),
                  .dout(DOUT));
endmodule
```
For more information on component instantiation, see your VHDL and Verilog language reference manuals.
Chapter 3

XST FPGA Optimization

This chapter (XST FPGA Optimization) explains how constraints can be used to optimize FPGA devices; explains macro generation; and describes the supported Virtex™ primitives. This chapter includes:

- “About XST FPGA Optimization”
- “Virtex-Specific Synthesis Options”
- “Macro Generation”
- “DSP48 Block Resources”
- “Mapping Logic Onto Block RAM”
- “Flip-Flop Retiming”
- “Partitions”
- “Incremental Synthesis”
- “Resynthesize (RESYNTHESIZE)”
- “Speed Optimization Under Area Constraint”
- “FPGA Optimization Log File”
- “Implementation Constraints”
- “Virtex Primitive Support”
- “Cores Processing”
- “Specifying INIT and RLOC”
- “Using PCI Flow With XST”

About XST FPGA Optimization

XST performs the following steps during FPGA synthesis and optimization:

- Mapping and optimization on an entity by entity or module by module basis
- Global optimization on the complete design

The output is an NGC file.

This chapter describes:

- The constraints that can be applied to fine-tune synthesis and optimization
- Macro generation
- The log file
- The timing models used during synthesis and optimization
- The constraints available for timing-driven synthesis
Chapter 3: XST FPGA Optimization

- The generated NGC file
- Support for primitives

Virtex-Specific Synthesis Options

XST supports options to fine-tune synthesis in accordance with user constraints. For information about each option, see “XST FPGA Constraints (Non-Timing).”

The following options relate to the FPGA-specific optimization of synthesis:

- “Extract BUFGCE (BUFGCE)”
- “Cores Search Directories (–sd)”
- “Decoder Extraction (DECODER_EXTRACT)”
- “FSM Style (FSM_STYLE)”
- “Global Optimization Goal (–glob_opt)”
- “Incremental Synthesis (INCREMENTAL_SYNTHESIS)”
- “Keep Hierarchy (KEEP_HIERARCHY)”
- “Logical Shifter Extraction (SHIFT_EXTRACT)”
- “Map Logic on BRAM (BRAM_MAP)”
- “Max Fanout (MAX_FANOUT)”
- “Move First Stage (MOVE_FIRST_STAGE)”
- “Move Last Stage (MOVE_LAST_STAGE)”
- “Multiplier Style (MULT_STYLE)”
- “Mux Style (MUX_STYLE)”
- “Number of Global Clock Buffers (–bufg)”
- “Optimize Instantiated Primitives (OPTIMIZE_PRIMITIVES)”
- “Pack I/O Registers Into IOBs (IOB)”
- “Priority Encoder Extraction (PRIORITY_EXTRACT)”
- “RAM Style (RAM_STYLE)”
- “Register Balancing (REGISTER_BALANCING)”
- “Register Duplication (REGISTER_DUPLICATION)”
- “Resynthesize (RESYNTHESIZE)”
- “Signal Encoding (SIGNAL_ENCODING)”
- “Signal Encoding (SIGNAL_ENCODING)”
- “Slice Packing (–slice_packing)”
- “Use Carry Chain (USE_CARRY_CHAIN)”
- “Write Timing Constraints (–write_timing_constraints)”
- “XOR Collapsing (XOR_COLLAPSE)”
Macro Generation

This section discusses Macro Generation, and includes:

- “Virtex Macro Generator”
- “Arithmetic Functions in Macro Generation”
- “Loadable Functions in Macro Generation”
- “Multiplexers in Macro Generation”
- “Priority Encoders in Macro Generation”
- “Decoders in Macro Generation”
- “Shift Registers in Macro Generation”
- “RAMs in Macro Generation”
- “ROMs in Macro Generation”

Virtex Macro Generator

The Virtex Macro Generator module provides the XST HDL Flow with a catalog of functions. These functions are identified by the inference engine from the Hardware Description Language (HDL) description. Their characteristics are handed to the Macro Generator for optimal implementation. The set of inferred functions ranges in complexity from simple arithmetic operators (such as adders, accumulators, counters and multiplexers), to more complex building blocks (such as multipliers, shift registers and memories).

Inferred functions are optimized to deliver the highest levels of performance and efficiency for Virtex architectures, and then integrated into the rest of the design. In addition, the generated functions are optimized through their borders depending on the design context.

This section categorizes, by function, all available macros and briefly describes technology resources used in the building and optimization phase.

Macro Generation can be controlled through attributes. These attributes are listed in each subsection. For general information on attributes see “XST Design Constraints.”

XST uses dedicated carry chain logic to implement many macros. In some situations carry chain logic may lead to sub-optimal optimization results. Use the “Use Carry Chain (USE_CARRY_CHAIN)” constraint to deactivate this feature.

Arithmetic Functions in Macro Generation

For Arithmetic Functions, XST provides the following elements:

- Adders, Subtractors and Adder/Subtractors
- Cascadeable Binary Counters
- Accumulators
- Incrementers, Decrementers and Incrementer/Decrementers
- Signed and Unsigned Multipliers

XST uses fast carry logic (MUXCY) to provide fast arithmetic carry capability for high-speed arithmetic functions. The sum logic formed from two XOR gates is implemented using LUTs and the dedicated carry-XORs (XORCY). In addition, XST benefits from a dedicated carry-ANDs (MULTAND) resource for high-speed multiplier implementation.
Loadable Functions in Macro Generation

For Loadable functions XST provides the following elements:

- Loadable Up, Down and Up/Down Binary Counters
- Loadable Up, Down and Up/Down Accumulators

XST can provide synchronously loadable, cascadable binary counters and accumulators inferred in the HDL flow. Fast carry logic is used to cascade the different stages of the macros. Synchronous loading and count functions are packed in the same LUT primitive for optimal implementation.

For Up/Down counters and accumulators, XST uses dedicated carry-ANDs to improve performance.

Multiplexers in Macro Generation

For multiplexers, the Macro Generator provides the following two architectures:

- MUXFx based multiplexers
- Dedicated Carry-MUXs based multiplexers

For Virtex-E, MUXFx based multiplexers are generated by using the optimal tree structure of MUXF5, MUXF6 primitives, which allows compact implementation of large inferred multiplexers. For example, XST can implement an 8:1 multiplexer in a single CLB. In some cases dedicated carry-MUXs are generated. These can provide more efficient implementations, especially for very large multiplexers.

For Virtex-II, Virtex-II Pro, and Virtex-4 devices, XST can implement a 16:1 multiplexer in a single CLB using a MUXF7 primitive, and it can implement a 32:1 multiplexer across two CLBs using a MUXF8.

To have better control of the implementation of the inferred multiplexer, XST offers a way to select the generation of either the MUXF5/MUXF6 or Dedicated Carry-MUXs architectures. The attribute MUX_STYLE specifies that an inferred multiplexer be implemented on a MUXFx based architecture if the value is MUXF, or a Dedicated Carry-MUXs based architecture if the value is MUXCY.

You can apply this attribute to either a signal that defines the multiplexer or the instance name of the multiplexer. This attribute can also be global.

The attribute MUX_EXTRACT with, respectively, the value no or force can be used to disable or force the inference of the multiplexer.

You still may have MUXFx elements in the final netlist even if multiplexer inference is disabled using the MUX_EXTRACT constraint. These elements come from the general mapping procedure of Boolean equations.

Priority Encoders in Macro Generation

The if/elsif structure described in “Priority Encoders HDL Coding Techniques” is implemented with a 1-of-n priority encoder.

XST uses the MUXCY primitive to chain the conditions of the priority encoder, which results in its high-speed implementation.

Use the “Priority Encoder Extraction (PRIORITY_EXTRACT)” constraint to enable or disable priority encoder inference.
XST does not generally infer, and so does not generate, a large number of priority encoders. To enable priority encoders, use the “Priority Encoder Extraction (PRIORITY_EXTRACT)” constraint with the force option.

Decoders in Macro Generation

A decoder is a demultiplexer whose inputs are all constant with distinct one-hot (or one-cold) coded values. An \( n \)-bit or 1-of-\( m \) decoder is mainly characterized by an \( m \)-bit data output and an \( n \)-bit selection input, such that \( n^{*(2-1)} < m <= n^{*2} \).

Once XST has inferred the decoder, the implementation uses the MUXF5 or MUXCY primitive depending on the size of the decoder.

Use the “Decoder Extraction (DECODER_EXTRACT)” constraint to enable or disable decoder inference.

Shift Registers in Macro Generation

XST builds two types of shift registers:
- Serial shift register with single output
- Parallel shift register with multiple outputs

The length of the shift register can vary from 1 bit to 16 bits as determined from the following formula:

\[
\text{Width} = (8 \times A3) + (4 \times A2) + (2 \times A1) + A0 + 1
\]

If \( A3, A2, A1 \) and \( A0 \) are all zeros (0000), the shift register is one-bit long. If they are all ones (1111), it is 16-bits long.

For serial shift register SRL16, flip-flops are chained to the appropriate width.

For a parallel shift register, each output provides a width of a given shift register. For each width a serial shift register is built, it drives one output, and the input of the next shift register.

Use the “Shift Register Extraction (SHREG_EXTRACT)” constraint to enable and disable shift register inference.

RAMs in Macro Generation

This section discusses RAMs in Macro Generation, and includes:
- “RAM Available During Inference and Generation”
- “Primitives Used by XST (Virtex Devices and Higher)”
- “Primitives Used by XST (Virtex-II Devices and Higher)”
- “Controlling Implementation of Inferred RAM”

RAM Available During Inference and Generation

Two types of RAM are available during inference and generation:
- Distributed RAM
  - If the RAM is asynchronous READ, Distributed RAM is inferred and generated.
• Block RAM
  If the RAM is synchronous READ, block RAM is inferred. In this case, XST can implement block RAM or distributed RAM. The default is block RAM.

Primitives Used by XST (Virtex Devices and Higher)

This section applies to the following devices:

• Virtex, Virtex-E
• Virtex-II, Virtex-II Pro
• Virtex-4
• Spartan™-II, Spartan-IIIE
• Spartan-3

For these devices, XST uses the primitives shown in Table 3-1, “Primitives Used by XST (Virtex Devices and Higher).”

Table 3-1: Primitives Used by XST (Virtex Devices and Higher)

<table>
<thead>
<tr>
<th>RAM</th>
<th>Primitives</th>
</tr>
</thead>
<tbody>
<tr>
<td>Single-Port Synchronous Distributed RAM</td>
<td>RAM16X1S, RAM32X1S</td>
</tr>
<tr>
<td>Dual-Port Synchronous Distributed RAM</td>
<td>RAM16X1D</td>
</tr>
</tbody>
</table>

Primitives Used by XST (Virtex-II Devices and Higher)

This section applies to the following devices:

• Virtex-II, Virtex-II Pro
• Virtex-4
• Spartan-3

For these devices, XST uses the primitives shown Table 3-2, “Primitives Used by XST (Virtex-II Devices and Higher).”

Table 3-2: Primitives Used by XST (Virtex-II Devices and Higher)

<table>
<thead>
<tr>
<th>RAM</th>
<th>Clock Edge</th>
<th>Primitives</th>
</tr>
</thead>
<tbody>
<tr>
<td>Single-Port Synchronous Distributed RAM</td>
<td>Distributed Single-Port RAM with positive clock edge</td>
<td>RAM16X1S, RAM16X2S, RAM16X4S, RAM16X8S, RAM32X1S, RAM32X2S, RAM32X4S, RAM32X8S, RAM64X1S, RAM64X2S, RAM128X1S</td>
</tr>
<tr>
<td>Single-Port Synchronous Distributed RAM</td>
<td>Distributed Single-Port RAM with negative clock edge</td>
<td>RAM16X1S_1, RAM32X1S_1, RAM64X1S_1, RAM128X1S_1</td>
</tr>
<tr>
<td>Dual-Port Synchronous Distributed RAM</td>
<td>Distributed Dual-Port RAM with positive clock edge</td>
<td>RAM16X1D, RAM32X1D, RAM64X1D</td>
</tr>
<tr>
<td>Dual-Port Synchronous Distributed RAM</td>
<td>Distributed Dual-Port RAM with negative clock edge</td>
<td>RAM16X1D_1, RAM32X1D_1, RAM64X1D_1</td>
</tr>
</tbody>
</table>
Controlling Implementation of Inferred RAM

To better control the implementation of the inferred RAM, XST offers a way to control RAM inference, and to select the generation of distributed RAM or block RAMs (if possible).

The “RAM Style (RAM_STYLE)” attribute specifies that an inferred RAM be generated using:

- Block RAM if the value is `block`
- Distributed RAM if the value is `distributed`

Apply the “RAM Style (RAM_STYLE)” attribute to:

- A signal that defines the RAM, or
- The instance name of the RAM

The “RAM Style (RAM_STYLE)” attribute can also be global.

If the RAM resources are limited, XST can generate additional RAMs using registers. To generate additional RAMs using registers, use “RAM Extraction (RAM_EXTRACT)” with the value set to `no`.

**ROMs in Macro Generation**

A ROM can be inferred when all assigned contexts in a `Case` or `If...else` statement are constants. Macro inference considers only ROMs of at least 16 words with no width restriction. For example, the following HDL equation can be implemented with a ROM of 16 words of 4 bits:

```vhdl
data = if address = 0000 then 0010
      if address = 0001 then 1100
      if address = 0010 then 1011
      ...
      if address = 1111 then 0001
```

A ROM can also be inferred from an array composed entirely of constants, as shown in the following coding example:

```vhdl
type ROM_TYPE is array(15 downto 0)of std_logic_vector(3 downto 0);
constant ROM : rom_type := ("0010", "1100", "1011", ..., "0001");
...
data <= ROM(conv_integer(address));
```

“ROM Extraction (ROM_EXTRACT)” can be used to disable the inference of ROMs. Set the value to `yes` to enable ROM inference. Set the value to `no` to disable ROM inference. The default is `yes`.

### Table 3-2: Primitives Used by XST (Virtex-II Devices and Higher) (Cont’d)

<table>
<thead>
<tr>
<th>RAM</th>
<th>Clock Edge</th>
<th>Primitives</th>
</tr>
</thead>
<tbody>
<tr>
<td>Single-Port Synchronous Block RAM</td>
<td>N/A</td>
<td>RAMB4_Sn</td>
</tr>
<tr>
<td>Dual-Port Synchronous Block RAM</td>
<td>N/A</td>
<td>RAMB4_Sm_Sn</td>
</tr>
</tbody>
</table>
Two types of ROM are available during inference and generation:

- **Distributed ROM**
  Distributed ROMs are generated by using the optimal tree structure of LUT, MUXF5, MUXF6, MUXF7 and MUXF8 primitives, which allows compact implementation of large inferred ROMs.

- **Block ROM**
  Block ROMs are generated by using block RAM resources. When a synchronous ROM is identified, it can be inferred either as a distributed ROM plus a register, or it can be inferred using block RAM resources.

“**ROM Style (ROM_STYLE)**” specifies which type of synchronous ROM XST infers:

- If set to `block`, and the ROM fits entirely on a single block of RAM, XST infers the ROM using block RAM resources.
- If set to `distributed`, XST infers a distributed ROM plus register.
- If set to `auto`, XST determines the most efficient method to use, and infers the ROM accordingly. `Auto` is the default.

You can apply “**RAM Style (RAM_STYLE)**” as a VHDL attribute or a Verilog meta comment to an individual signal, or to the entity or module of the ROM. “**RAM Style (RAM_STYLE)**” can also be applied globally from **Project Navigator > Process Properties**, or from the command line.

### DSP48 Block Resources

XST can automatically implement the following macros on a DSP48 block:

- Adders/subtractors
- Accumulators
- Multipliers
- Multiply adder/subtractors
- Multiply accumulate (MAC)

XST also supports the registered versions of these macros.

Macro implementation on DSP48 blocks is controlled by the “**Use DSP48 (USE_DSP48)**” constraint or command line option with a default value of `auto`.

In `auto` mode, XST attempts to implement accumulators, multipliers, multiply adder/subtractors and MACs on DSP48 resources. XST does not implement adders/subtractors on DSP48 resources in `auto` mode. To push adder/subtractors into a DSP48, set the “**Use DSP48 (USE_DSP48)**” constraint or command line option value to `yes`.

XST performs automatic resource control in auto mode for all macros. Use the “**DSP Utilization Ratio (DSP_UTILIZATION_RATIO)**” constraint in this mode to control available DSP48 resources for the synthesis. By default, XST tries to utilize all available DSP48 resources as much as possible.

If the number of user-specified DSP slices exceeds the number of available DSP resources on the target FPGA device, XST issues a warning, and uses only available DSP resources on the chip for synthesis. Disable automatic DSP resource management to see the number of DSPs that XST can potentially infer for a specific design. To disable automatic DSP resource management, set `value = -1`. 
To deliver the best performance, XST by default tries to infer and implement the maximum macro configuration, including as many registers in the DSP48 as possible. Use “Keep (KEEP)” to shape a macro in a specific way. For example, if your design has a multiplier with two register levels on each input, place “Keep (KEEP)” constraints on the outputs of these registers to exclude the first register stage from the DSP48.

DSP48 blocks do not support registers with Asynchronous Set/Reset signals. Since such registers cannot be absorbed by DSP48, this may lead to sub-optimal performance. The “Asynchronous to Synchronous (ASYNC_TO_SYNC)” constraint allows you to replace Asynchronous Set/Reset signals with Synchronous signals throughout the entire design. This allows absorption of registers by DSP48, thereby improving quality of results.

Replacing Asynchronous Set/Reset signals by Synchronous signals makes the generated NGC netlist NOT equivalent to the initial RTL description. You must ensure that the synthesized design satisfies the initial specification. For more information, see “Asynchronous to Synchronous (ASYNC_TO_SYNC)”.

For more information on individual macro processing, see “XST HDL Coding Techniques.”

If your design contains several interconnected macros, where each macro can be implemented on DSP48, XST attempts to interconnect DSP48 blocks using fast BCIN/BCOUT and PCIN/PCOUT connections. Such situations are typical in filter and complex multiplier descriptions.

XST can build complex DSP macros and DSP48 chains across the hierarchy when the “Keep Hierarchy (KEEP_HIERARCHY)” command line option is set to no. This is the default in ISE™.

Mapping Logic Onto Block RAM

This section discusses Mapping Logic Onto Block RAM, and includes:

- “About Mapping Logic Onto Block RAM”
- “Mapping Logic Onto Block RAM Log Files”
- “Mapping Logic Onto Block RAM Coding Examples”

About Mapping Logic Onto Block RAM

If your design does not fit into the target device, you can place some of the design logic into unused block RAM:

1. Put the part of the RTL description to be placed into block RAM in a separate hierarchical block.
2. Attach a “Map Logic on BRAM (BRAM_MAP)” constraint to the separate hierarchical block, either directly in HDL code, or in the XST Constraint File (XCF).

XST cannot automatically decide which logic can be placed in block RAM.

Logic placed into a separate block must satisfy the following criteria:

- All outputs are registered.
- The block contains only one level of registers, which are output registers.
- All output registers have the same control signals.
- The output registers have a Synchronous Reset signal.
- The block does not contain multisources or tristate busses.
- “Keep (KEEP)” is not allowed on intermediate signals.

XST attempts to map the logic onto block RAM during the Advanced Synthesis step. If any of the listed requirements are not satisfied, XST does not map the logic onto block RAM, and issues a warning. If the logic cannot be placed in a single block RAM primitive, XST spreads it over several block RAMs.

**Mapping Logic Onto Block RAM Log Files**

This section contains examples of Mapping Logic Onto Block RAM Log Files:

- “Mapping Logic Onto Block RAM Log Files Example One”
- “Mapping Logic Onto Block RAM Log Files Example Two”

**Mapping Logic Onto Block RAM Log Files Example One**

```
...  
====================================================================
* HDL Synthesis  
====================================================================

Synthesizing Unit <logic_bram_1>.  
Related source file is "bram_map_1.vhd".  
Found 4-bit register for signal <RES>.  
Found 4-bit adder for signal <$n0001> created at line 29.  
Summary:  
inferred  4 D-type flip-flop(s).  
inferred  1 Adder/Subtractor(s).  
Unit <logic_bram_1> synthesized.
```

```
====================================================================
* Advanced HDL Synthesis  
====================================================================

Entity <logic_bram_1> mapped on BRAM.
```

**HDL Synthesis Report**

```
Macro Statistics  
# Block RAMs : 1  
256x4-bit single-port block RAM : 1
```

**Mapping Logic Onto Block RAM Log Files Example Two**

```
...  
====================================================================
* HDL Synthesis  
====================================================================

INFO:Xst:1789 - Unable to map block <no_logic_bram> on BRAM.  
Output FF <RES> must have a synchronous reset.
```
Mapping Logic Onto Block RAM Coding Examples

This section gives the following Mapping Logic Onto Block RAM coding examples:

- “8-Bit Adders With Constant in a Single Block Ram Primitive VHDL Coding Example”
- “8-Bit Adders With Constant in a Single Block Ram Primitive Verilog Coding Example”
- “Asynchronous Reset VHDL Coding Example”
- “Asynchronous Reset Verilog Coding Example”

The coding examples in this section are accurate as of the date of publication. Download updates from ftp://ftp.xilinx.com/pub/documentation/misc/examples_v9.zip.

8-Bit Adders With Constant in a Single Block Ram Primitive VHDL Coding Example

```vhdl
-- The following example places 8-bit adders with
-- constant in a single block RAM primitive
--
library ieee;
use ieee.std_logic_1164.all;
use ieee.numeric_std.all;

entity logic_bram_1 is
port (clk, rst : in std_logic;
A,B : in unsigned (3 downto 0);
RES : out unsigned (3 downto 0));

attribute bram_map: string;
attribute bram_map of logic_bram_1: entity is "yes";
end logic_bram_1;

architecture beh of logic_bram_1 is
begin

process (clk)
begin
if (clk'event and clk='1') then
if (rst = '1') then
RES <= "0000";
else
RES <= A + B + "0001";
end if;
end if;
end process;

end beh;
```

8-Bit Adders With Constant in a Single Block Ram Primitive Verilog Coding Example

```verilog
// The following example places 8-bit adders with
// constant in a single block RAM primitive
//
(* bram_map="yes" *)
```
module v_logic_bram_1 (clk, rst, A, B, RES);

    input  clk, rst;
    input  [3:0] A, B;
    output [3:0] RES;
    reg    [3:0] RES;

    always @(posedge clk)
    begin
        if (rst)
            RES <= 4'b0000;
        else
            RES <= A + B + 8'b0001;
    end
endmodule

Asynchronous Reset VHDL Coding Example

--
-- In the following example, an asynchronous reset is used and
-- so, the logic is not mapped onto block RAM
--

library ieee;
use ieee.std_logic_1164.all;
use ieee.numeric_std.all;

entity logic_bram_2 is
    port (clk, rst : in std_logic;
        A,B      : in unsigned (3 downto 0);
        RES      : out unsigned (3 downto 0));

    attribute bram_map : string;
    attribute bram_map of logic_bram_2 : entity is "yes";
end logic_bram_2;

architecture beh of logic_bram_2 is
begin
    process (clk, rst)
    begin
        if (rst='1') then
            RES <= "0000";
        elsif (clk'event and clk='1') then
            RES <= A + B + "0001";
        end if;
    end process;
end beh;

Asynchronous Reset Verilog Coding Example

//
// In the following example, an asynchronous reset is used and
// so, the logic is not mapped onto block RAM
//

(* bram_map="yes" *)
module v_logic_bram_2 (clk, rst, A, B, RES);

    input  clk, rst;
    input  [3:0] A, B;
    output [3:0] RES;
    reg    [3:0] RES;

    always @(posedge clk or posedge rst)
    begin
        if (rst)
            RES <= 4'b0000;
        else
            RES <= A + B + 8'b0001;
    end

endmodule

Flip-Flop Retiming

This section discusses Flip-Flop Retiming, and includes:

- “About Flip-Flop Retiming”
- “Limitations of Flip-Flop Retiming”
- “Controlling Flip-Flop Retiming”

About Flip-Flop Retiming

Flip-flop retiming consists of moving flip-flops and latches across logic for the purpose of improving timing, thus increasing clock frequency.

Flip-flop retiming can be either forward or backward:

- Forward retiming moves a set of flip-flops that are the input of a LUT to a single flip-flop at its output.
- Backward retiming moves a flip-flop that is at the output of a LUT to a set of flip-flops at its input.

Flip-flop retiming can:

- Significantly increase the number of flip-flops
- Remove some flip-flops

Nevertheless, the behavior of the designs remains the same. Only timing delays are modified.

Flip-flop retiming is part of global optimization. It respects the same constraints as all other optimization techniques. Since retiming is iterative, a flip-flop that is the result of a retiming can be moved again in the same direction (forward or backward) if it results in better timing. The only limit for the retiming occurs when the timing constraints are satisfied, or if no more improvements in timing can be obtained.

For each flip-flop moved, a message is printed specifying:

- The original and new flip-flop names
- Whether it is a forward or backward retiming.
Limitations of Flip-Flop Retiming

Flip-flop retiming has the following limitations:

- Flip-flop retiming is not applied to flip-flops that have the IOB=TRUE property.
- Flip-flops are not moved forward if the flip-flop or the output signal has the “Keep (KEEP)” property.
- Flip-flops are not moved backward if the input signal has the “Keep (KEEP)” property.
- Instantiated flip-flops are moved only if the Optimize Instantiated Primitives constraint or command line option is set to yes.
- Flip-Flops are moved across instantiated primitives only if the Optimize Instantiated Primitives command line option or constraint is set to yes.
- Flip-flops with both a set and a reset are not moved.

Controlling Flip-Flop Retiming

Use the following constraints to control flip-flop retiming:

- “Register Balancing (REGISTER_BALANCING)”
- “Move First Stage (MOVE_FIRST_STAGE)”
- “Move Last Stage (MOVE_LAST_STAGE)”

Partitions

XST supports Partitions in parallel with “Incremental Synthesis.” Partitions are similar to Incremental Synthesis with one significant difference. Partitions not only rerun synthesis in an incremental fashion, but place and route runs also preserve unchanged sections of the design.

Caution! Do not use Incremental Synthesis and Partitions concurrently. XST rejects the design if, at the same time: (1) Incremental_Synthesis and Resynthesize constraints are used in the design; and (2) Partitions are defined in the repository.

For more information on Partitions, see the ISE Help.

Incremental Synthesis

This section discusses Incremental Synthesis, and includes:

- “About Incremental Synthesis”
- “Incremental Synthesis (INCREMENTAL_SYNTHESIS)”
- “Grouping Through Incremental Synthesis Diagram”
- “Resynthesize (RESYNTHESIZE)”

About Incremental Synthesis

Note: Incremental Synthesis affects synthesis only, not place and route.

Incremental Synthesis allows you to resynthesize only the modified portions of the design, rather than resynthesizing the entire design.
The two main categories of incremental synthesis are:

- **Block Level**
  - In Block Level, the synthesis tool resynthesizes the entire block if at least one modification was made inside this block.

- **Gate or LUT Level**
  - In Gate or LUT Level, the synthesis tool tries to identify the exact changes made in the design, and generates the final netlist with minimal changes.

XST supports block level incremental synthesis with some limitations.

Incremental Synthesis is implemented using two constraints:

- "Incremental Synthesis (INCREMENTAL_SYNTHESIS)"
- "Resynthesize (RESYNTHESIZE)"

The introduction of "Partitions" changes some aspects of the existing Incremental Synthesis:

- The underscore (_) hierarchy separator is not supported if the design is partitioned on several blocks using the "Incremental Synthesis (INCREMENTAL_SYNTHESIS)" constraint. If the underscore (_) hierarchy separator is specified, XST issues an error.
- The names of generated NGC files for each logic block are based on the instance names, even if the block is instantiated only once.

**Caution!** Do not use Incremental Synthesis and "Partitions" concurrently. XST will reject the design if, at the same time: (1) Incremental_Synthesis and Resynthesize constraints are used in the design; and (2) Partitions are defined in the repository.

**Incremental Synthesis (INCREMENTAL_SYNTHESIS)**

Use "Incremental Synthesis (INCREMENTAL_SYNTHESIS)" to control the decomposition of the design on several logic groups.

- If the "Incremental Synthesis (INCREMENTAL_SYNTHESIS)" constraint is applied to a specific block, this block with all its descendents is considered as one logic group, until the next "Incremental Synthesis (INCREMENTAL_SYNTHESIS)" constraint is found. During synthesis, XST generates a single NGC file for the logic group.
- You can apply the "Incremental Synthesis (INCREMENTAL_SYNTHESIS)" constraint to a block that is instantiated more than once.
- If a single block is changed, then the entire logic group is resynthesized, and a new NGC file is generated.

Figure 3-1, "Grouping Through Incremental Synthesis," shows how blocks are grouped by the "Incremental Synthesis (INCREMENTAL_SYNTHESIS)" constraint. Consider the following:

- LEVA, LEVA_1, LEVA_2, my_add, my_sub as one logic group
- LEVB, my_and, my_or and my_sub as another logic group
- TOP is considered separately as a single logic group
Grouping Through Incremental Synthesis Diagram

The name of the NGC file is based on the:

- Block name
- Full hierarchical instance name of the logic block

**Table 3-3: NGC File Name Example**

<table>
<thead>
<tr>
<th>Logic Block</th>
<th>Full Hierarchical Instance Name</th>
<th>Corresponding NGC file</th>
</tr>
</thead>
<tbody>
<tr>
<td>My_Block</td>
<td>instA/instB/instC</td>
<td>instA_instB_instC#My_Block.ngc</td>
</tr>
</tbody>
</table>

**Resynthesize (RESYNTHESIZE)**

This section discusses “Resynthesize (RESYNTHESIZE)” and includes:

- “About Resynthesize (RESYNTHESIZE)”
- “Resynthesize (RESYNTHESIZE) Examples”

**About Resynthesize (RESYNTHESIZE)**

XST automatically recognizes which blocks were changed, and resynthesizes only those that were changed. This detection is done at the file level. If an HDL file contains two blocks, both blocks are considered modified. If these two blocks belong to the same logic group, there is no impact on the overall synthesis time. If the HDL file contains two blocks that belong to different logic groups, both logic groups are considered changed and are resynthesized. Xilinx recommends that you keep different blocks in a single HDL file only if they belong to the same logic group.
Use "Resynthesize (RESYNTHESIZE)" to force resynthesis of the blocks that were not changed.

XST runs HDL synthesis on the entire design. However, during low level optimization XST re-optimizes modified blocks only.

Resynthesize (RESYNTHESIZE) Examples

This section gives the following "Resynthesize (RESYNTHESIZE)" examples:

- "Resynthesize (RESYNTHESIZE) Example One (Three NGC Files)"
- "Resynthesize (RESYNTHESIZE) Example Two (Changes to Block LEVA_1)"
- "Resynthesize (RESYNTHESIZE) Example Three (No Changes)"
- "RESYNTHESIZE Example Four (Change One Timing Constraint)"

The coding examples in this section are accurate as of the date of publication. Download updates from ftp://ftp.xilinx.com/pub/documentation/misc/examples_v9.zip.

Resynthesize (RESYNTHESIZE) Example One (Three NGC Files)

In this example, XST generates three NGC files as shown in the following log file segment.

```plaintext
...  
*  
*  
* Final Report  
*  
*  
Final Results  
Top Level Output File Name : c:\users\incr_synt\new.ngc  
Output File Name : c:\users\incr_synt\leva.ngc  
Output File Name : c:\users\incr_synt\levb.ngc
...  
```

Resynthesize (RESYNTHESIZE) Example Two (Changes to Block LEVA_1)

If you made changes to block LEVA_1, XST automatically resynthesizes the entire logic group, including LEVA, LEVA_1, LEVA_2 and my_add, my_sub as shown in the following log file segment.

```plaintext
...  
*  
*  
* Low Level Synthesis  
*  
*  
Final Results  
Incremental synthesis Unit <my_and> is up to date ...  
Incremental synthesis Unit <my_and> is up to date ...  
Incremental synthesis Unit <my_and> is up to date ...  
Incremental synthesis Unit <my_and> is up to date ...  
Optimizing unit <my_sub> ...  
Optimizing unit <my_add> ...
```
Chapter 3: XST FPGA Optimization

Optimizing unit <leva_1> ...
Optimizing unit <leva_2> ...
Optimizing unit <leva> ...

===============================================

... Resynthesize (RESYNTHESIZE) Example Three (No Changes)

If you made no changes to the design, during Low Level synthesis, XST reports that all blocks are up to date and the previously generated NGC files are kept unchanged, as shown in the following log file segment.


* * * Low Level Synthesis * *

===============================================

Incremental synthesis: Unit <my_and> is up to date ...
Incremental synthesis: Unit <my_or> is up to date ...
Incremental synthesis: Unit <my_sub> is up to date ...
Incremental synthesis: Unit <my_add> is up to date ...
Incremental synthesis: Unit <levb> is up to date ...
Incremental synthesis: Unit <leva_1> is up to date ...
Incremental synthesis: Unit <leva_2> is up to date ...
Incremental synthesis: Unit <leva> is up to date ...
Incremental synthesis: Unit <top> is up to date ...

===============================================

RESYNTHESIZE Example Four (Change One Timing Constraint)

If you changed one timing constraint, XST cannot detect this modification. To force XST to resynthesize the required blocks, use the “Resynthesize (RESYNTHESIZE)” constraint. For example, if LEVA must be resynthesized, apply the “Resynthesize (RESYNTHESIZE)” constraint to this block. All blocks included in the <leva> logic group are re-optimized and new NGC files are generated as shown in the following log file segment.

... RESYNTHESIZE Example Four (Change One Timing Constraint) ...

* * * Low Level Synthesis * *

===============================================

Incremental synthesis: Unit <my_and> is up to date ...
Incremental synthesis: Unit <my_or> is up to date ...
Incremental synthesis: Unit <levb> is up to date ...
Incremental synthesis: Unit <top> is up to date ...
...
Optimizing unit <my_sub> ...
Optimizing unit <my_add> ...
Optimizing unit <leva_1> ...
Optimizing unit <leva_2> ...
Optimizing unit <leva> ...

===============================================

www.xilinx.com
If you have previously run XST in non-incremental mode and then switched to incremental mode, or the decomposition of the design has changed, you must delete all previously generated NGC files before continuing. Otherwise XST issues an error.

In the previous example, adding `incremental_synthesis=true` to the block LEVA_1, XST gives the following error:

```
ERROR:Xst:624 - Could not find instance <inst_leva_1> of cell <leva_1> in <leva>
```

The problem probably occurred because the design was previously run in non-incremental synthesis mode. To fix the problem, remove the existing NGC files from the project directory.

If you modified the HDL in the top level block of the design, and at the same time changed the name of top level block, XST cannot detect design modifications and resynthesize the top-level block. Force resynthesis by using the “Resynthesize (RESYNTHESIZE)” constraint.

### Speed Optimization Under Area Constraint

This section discusses Speed Optimization Under Area Constraint, and includes:

- “About Speed Optimization Under Area Constraint”
- “Speed Optimization Under Area Constraint Examples”

#### About Speed Optimization Under Area Constraint

XST performs timing optimization under the area constraint. This option is named:

- LUT-FF Pairs Utilization Ratio (Virtex-5 devices)
- “Slice (LUT-FF Pairs) Utilization Ratio (SLICE_UTILIZATION_RATIO)” (all other FPGA devices)

This option is available from **Project Navigator > Process Properties > XST Synthesis Options**. By default this constraint is set to 100% of the selected device size.

This constraint has influence at low level synthesis only (it does not control inference). If this constraint is specified, XST makes an area estimation, and if the specified constraint is met, XST continues timing optimization trying not to exceed the constraint. If the size of the design is more than requested, then XST tries to reduce the area first and if the area constraint is met, then begins timing optimization.

#### Speed Optimization Under Area Constraint Examples

This section gives the following Speed Optimization Under Area constraint examples:

- “Speed Optimization Under Area Constraint Example One (100%)”
- “Speed Optimization Under Area Constraint Example Two (70%)”
- “Speed Optimization Under Area Constraint Example Three (55%)”

**Speed Optimization Under Area Constraint Example One (100%)**

In the following example the area constraint was specified as 100% and initial estimation shows that in fact it occupies 102% of the selected device. XST begins optimization and reaches 95%.
Chapter 3: XST FPGA Optimization

...  
*  
*    Low Level Synthesis  
*  
*================================================================
*  
* Low Level Synthesis  
*  
*================================================================

Found area constraint ratio of 100 (+ 5) on block tge,  
actual ratio is 102.  
Optimizing block <tge> to meet ratio 100 (+ 5) of 1536 slices :  
Area constraint is met for block <tge>, final ratio is 95.  

...  

Speed Optimization Under Area Constraint Example Two (70%)  
If the area constraint cannot be met, XST ignores it during timing optimization and runs  
low level synthesis to achieve the best frequency. In the following example, the target area  
constraint is set to 70%. Since XST was unable to satisfy the target area constraint, XST  
issues the following warning:

...  
*  
*    Low Level Synthesis  
*  
*================================================================
*  
* Low Level Synthesis  
*  
*================================================================

Found area constraint ratio of 70 (+ 5) on block fpga_hm, actual  
ratio is 64.  
Optimizing block <fpga_hm> to meet ratio 70 (+ 5) of 1536 slices :  
WARNING:Xst - Area constraint could not be met for block <tge>, final  
ratio is 94  
...  

Note: "(+5)" stands for the max margin of the area constraint. If the area constraint is not met, but  
the difference between the requested area and obtained area during area optimization is less or  
equal then 5%, then XST runs timing optimization taking into account the achieved area, not  
exceeding it.  

Speed Optimization Under Area Constraint Example Three (55%)  
In the following example, the area was specified as 55%. XST achieved only 60%. But  
taking into account that the difference between requested and achieved area is not more  
than 5%, XST considers that the area constraint was met.

...  
*  
*    Low Level Synthesis  
*  
*================================================================
*  
* Low Level Synthesis  
*  
*================================================================

Found area constraint ratio of 55 (+ 5) on block fpga_hm, actual  
ratio is 64.  
Optimizing block <fpga_hm> to meet ratio 55 (+ 5) of 1536 slices :  
Area constraint is met for block <fpga_hm>, final ratio is 60.  
...
In some situations, it is important to disable automatic resource management. To do so, specify `-1` as the value for `SLICE_UTILIZATION_RATIO`.

“Slice (LUT-FF Pairs) Utilization Ratio (SLICE_UTILIZATION_RATIO)” can be attached to a specific block of a design. You can specify an absolute number of slices (or FF-LUT pairs) as a percentage of the total number.

**FPGA Optimization Log File**

The section discusses the FPGA Optimization Log File, and includes:

- “Design Optimization Report”
- “Cell Usage Report”
- “Timing Report”

**Design Optimization Report**

During design optimization, XST reports:

- Potential removal of equivalent flip-flops
  Two flip-flops (latches) are equivalent when they have the same data and control pins.
- Register replication
  Register replication is performed either for timing performance improvement or for satisfying MAX_FANOUT constraints. Register replication can be turned off using the “Register Duplication (REGISTER_DUPLICATION)” constraint.

**Design Optimization Report Example**

```
Starting low level synthesis ...
Optimizing unit <down4cnt> ...
Optimizing unit <doc_readwrite> ...
...
Optimizing unit <doc> ...
Building and optimizing final netlist ...
The FF/Latch <doc_readwrite/state_D2> in Unit <doc> is equivalent to the following 2 FFs/Latches, which will be removed:
<doc_readwrite/state_P2> <doc_readwrite/state_M2>
Register doc_reset_I_reset_out has been replicated 2 time(s)
Register wr_l has been replicated 2 time(s)
```

**Cell Usage Report**

The Cell Usage section of the Final Report gives the count of all the primitives used in the design. The primitives are classified in the following groups:

- “BELS Cell Usage”
- “Flip-Flops and Latches Cell Usage”
- “RAMS Cell Usage”
- “SHIFTERS Cell Usage”
- “Tristates Cell Usage”
- “Clock Buffers Cell Usage”
- “IO Buffers Cell Usage”
Chapter 3: XST FPGA Optimization

- “LOGICAL Cell Usage”
- “OTHER Cell Usage”

BELS Cell Usage

The BELS group in the Cell Usage section of the Final Report contains all the logical cells that are basic elements of the Virtex technology, for example:
- LUTs
- MUXCY
- MUXF5
- MUXF6
- MUXF7
- MUXF8

Flip-Flops and Latches Cell Usage

The Flip-Flops and Latches group in the Cell Usage section of the Final Report contains all the flip-flops and latches that are primitives of the Virtex technology, for example:
- FDR
- FDRE
- LD

RAMS Cell Usage

The RAMS group in the Cell Usage section of the Final Report contains all the RAMs.

SHIFTERS Cell Usage

The SHIFTERS group in the Cell Usage section of the Final Report contains all the shift registers that use the Virtex primitive:
- TSRL16
- SRL16_1
- SRL16E
- SRL16E_1
- SRLC

Tristates Cell Usage

The Tristates group in the Cell Usage section of the Final Report contains all the tristate primitives:
- BUFT
Clock Buffers Cell Usage

The Clock Buffers group in the Cell Usage section of the Final Report contains all the clock buffers:

- BUFG
- BUFGP
- BUFGDLL

IO Buffers Cell Usage

The IO Buffers group in the Cell Usage section of the Final Report contains all the standard I/O buffers (except the clock buffer):

- IBUF
- OBUF
- IOBUF
- OBUFT
- IBUF_GTL ...

LOGICAL Cell Usage

The LOGICAL group in the Cell Usage section of the Final Report contains all the logical cells primitives that are not basic elements:

- AND2
- OR2 ...

OTHER Cell Usage

The OTHER group in the Cell Usage section of the Final Report contains all the cells that have not been classified in the previous groups.

Cell Usage Report Example

Following is an example of an XST report for cell usage:

```
==================================================
... Cell Usage : 
# BELS : 70 
# LUT2 : 34 
# LUT3 : 3 
# LUT4 : 34 
# FlipFlops/Latches : 9 
# FDC : 8 
# FDP : 1 
# Clock Buffers : 1 
# BUFGP : 1 
# IO Buffers : 24 
# IBUF : 16 
# OBUF : 8 
```

Where XST estimates the number of slices and gives, for example, the number of flip-flops, IOBs, and BRAMS. This report is very close to the one produced by MAP.
A short table gives information about the number of clocks in the design, how each clock is buffered, and how many loads it has.

A short table gives information about the number of asynchronous set/reset signals in the design, how each signal is buffered, and how many loads it has.

### Timing Report

This section discusses the Timing Report, and includes:

- “About the Timing Report”
- “Timing Report Example”
- “Timing Report Timing Summary Section”
- “Timing Report Timing Detail Section”
- “Timing Report Schematic”
- “Timing Report Paths and Ports”

#### About the Timing Report

At the end of synthesis, XST reports the timing information for the design. The Timing Report shows the information for all four possible domains of a netlist:

- register to register
- input to register
- register to outpad
- inpad to outpad

#### Timing Report Example

Following is an example of a Timing Report section in the XST log file.

These timing numbers are only a synthesis estimate. For accurate timing information, see the trace report generated after place-and-route.

**Clock Information:**

<table>
<thead>
<tr>
<th>Clock Signal</th>
<th>Clock buffer (FF name)</th>
<th>Load</th>
</tr>
</thead>
<tbody>
<tr>
<td>CLK</td>
<td>BUFGP</td>
<td>11</td>
</tr>
</tbody>
</table>

**Asynchronous Control Signals Information:**

<table>
<thead>
<tr>
<th>Control Signal</th>
<th>Buffer (FF name)</th>
<th>Load</th>
</tr>
</thead>
<tbody>
<tr>
<td>rstint</td>
<td>NONE (sixty/lsbcount/qoutsig_3)</td>
<td>4</td>
</tr>
<tr>
<td>RESET</td>
<td>IBUF</td>
<td>3</td>
</tr>
<tr>
<td>sixty/msbclr</td>
<td>NONE (sixty/msbcount/qoutsig_3)</td>
<td>4</td>
</tr>
</tbody>
</table>

**Timing Summary:**

Speed Grade: -12
Minimum period: 2.644ns (Maximum Frequency: 378.165MHz)
Minimum input arrival time before clock: 2.148ns
Maximum output required time after clock: 4.803ns
Maximum combinational path delay: 4.473ns

Timing Detail:
-----------------
All values displayed in nanoseconds (ns)

==========================================================================
Timing constraint: Default period analysis for Clock ‘CLK’
Clock period: 2.644ns (frequency: 378.165MHz)
Total number of paths / destination ports: 77 / 11

--------------------------------------------------------------------------------
Delay: 2.644ns (Levels of Logic = 3)
Source: MACHINE/current_state_FFd3 (FF)
Destination: sixty/msbcount/qoutsig_3 (FF)
Source Clock: CLK rising
Destination Clock: CLK rising

Data Path: MACHINE/current_state_FFd3 to sixty/msbcount/qoutsig_3

<table>
<thead>
<tr>
<th>Cell</th>
<th>fanout</th>
<th>Delay</th>
<th>Delay</th>
<th>Logical Name (Net Name)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Gate</td>
<td>Net</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FDC:C-&gt;Q</td>
<td>8</td>
<td>0.272</td>
<td>0.642</td>
<td>MACHINE/current_state_FFd3</td>
</tr>
<tr>
<td>(MACHINE/current_state_FFd3)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LUT3:I0-&gt;O</td>
<td>3</td>
<td>0.147</td>
<td>0.541</td>
<td>Ker81 (clkenable)</td>
</tr>
<tr>
<td>LUT4_D:I1-&gt;O</td>
<td>1</td>
<td>0.147</td>
<td>0.451</td>
<td>sixty/msbce (sixty/msbce)</td>
</tr>
<tr>
<td>LUT3:I2-&gt;O</td>
<td>1</td>
<td>0.147</td>
<td>0.000</td>
<td>sixty/msbcount/qoutsig_3_rstpot (N43)</td>
</tr>
<tr>
<td>FDC:D</td>
<td>0.297</td>
<td></td>
<td></td>
<td>sixty/msbcount/qoutsig_3</td>
</tr>
</tbody>
</table>
--------------------------------------------------------------------------------
Total 2.644ns (1.010ns logic, 1.634ns route)
(38.2% logic, 61.8% route)

Timing Report Timing Summary Section

The Timing Summary section of the Timing Report summarizes the timing paths for all four domains:

- The path from any clock to any clock in the design:
  Minimum period: 7.523ns (Maximum Frequency: 132.926MHz)
- The maximum path from all primary inputs to the sequential elements:
  Minimum input arrival time before clock: 8.945ns
- The maximum path from the sequential elements to all primary outputs:
  Maximum output required time after clock: 14.220ns
- The maximum path from inputs to outputs:
  Maximum combinational path delay: 10.899ns

If there is no path in the domain, No path found is printed instead of the value.
Timing Report Timing Detail Section

The Timing Detail section of the Timing Report describes the most critical path in detail for each region:

- Start point of the path
- End point of the path
- Maximum delay of the path
- Slack

The start and end points can be:

- Clock (with the phase: rising/falling), or
- Port

Path from Clock 'sysclk' rising to Clock 'sysclk' rising : 7.523ns (Slack: -7.523ns)

The detailed path shows:

- Cell type
- Input and output of this gate
- Fanout at the output
- Gate delay
- Net delay estimate
- Name of the instance.

When entering a hierarchical block, `begin scope` is printed. When exiting a hierarchical block, `end scope` is printed.

Timing Report Schematic

The preceding report corresponds to the following schematic:

Timing Report Paths and Ports

The Timing Report section shows the number of analyzed paths and ports. If XST is run with timing constraints, it also shows the number of failed paths and ports. The number of analyzed and failed paths shows how many timing problems there are in the design. The number of analyzed and failed ports may show how they are spread in the design. The
number of ports in a timing report represent the number of destination elements for a timing constraint.

For example, if you use the following timing constraints:

```
TIMESPEC "TSidentifier"=FROM "source_group" TO "dest_group" value units;
```

then the number of ports corresponds to the number of elements in the destination group.

For a given timing constraint, XST may report that the number of failed paths is 100, but that the number of failed destination ports is only two flip-flops. In that case, it is sufficient to analyze the design description for these two flip-flops only in order to detect the changes necessary to meet timing.

### Implementation Constraints

XST writes all implementation constraints generated from HDL or constraint file attributes (LOC, ...) into the output NGC file.

“Keep (KEEP)” properties are generated during buffer insertion for maximum fanout control or for optimization.

### Virtex Primitive Support

This section discusses Virtex Primitive Support, and includes:

- “Instantiating Virtex Primitives”
- “Generating Primitives Through Attributes”
- “Primitives and Black Boxes”
- “VHDL and Verilog Virtex Libraries”
- “Virtex Primitives Log File”
- “Virtex Primitives Related Constraints”
- “Virtex Primitives Coding Examples”
- “Using the UNIMACRO Library”

### Instantiating Virtex Primitives

XST enables you to instantiate Virtex primitives directly in your VHDL or Verilog code. Virtex primitives such as the following can be manually inserted in your HDL design through instantiation:

- MUXCY_L
- LUT4_L
- CLKDLL
- RAMB4_S1_S16
- IBUFG_PCIE_33_5
- NAND3b2

All these primitives are compiled in the UNISIM library.

These primitives are not optimized by XST by default, and are available in the final NGC file. Use the Optimize Instantiated Primitives synthesis option to optimize instantiated
primitives and obtain better results. Timing information is available for most of the primitives, allowing XST to perform efficient timing-driven optimization.

In order to simplify instantiation of complex primitives as RAMs, XST supports an additional library called UNIMACRO. For more information, see the Xilinx Libraries Guides at [http://www.xilinx.com/support/software_manuals.htm](http://www.xilinx.com/support/software_manuals.htm).

### Generating Primitives Through Attributes

Some of these primitives can be generated through attributes:

- **"Buffer Type (BUFFER_TYPE)"** can be assigned to the primary input or internal signal to force the use of BUFGDLL, IBUF, IBUF or BUFGP. The same constraints can be used to disable buffer insertion.

- **"I/O Standard (IOSTANDARD)"** can be used to assign an I/O standard to an I/O primitive. For example, the following assigns PCI33_5 I/O standard to the I/O port:

  ```
  // synthesis attribute IOSTANDARD of in1 is PCI33_5
  ```

### Primitives and Black Boxes

The primitive support is based on the concept of the black box. For information on the basics of black box support, see “Safe FSM Implementation.”

There is a significant difference between black box and primitive support. Assume you have a design with a submodule called MUXF5. In general, the MUXF5 can be your own functional block or a Virtex primitive. To avoid confusion about how XST interprets this module, attach **"BoxType (BOX_TYPE)"** to the component declaration of MUXF5.

If **"BoxType (BOX_TYPE)"** is attached to the MUXF5 with a value of:

- **`primitive`, or `black_box`**
  XST tries to interpret this module as a Virtex primitive and use its parameters, for instance, in critical path estimation.

- **`user_black_box`**
  XST processes it as a regular user black box.

  If the name of the user black box is the same as that of a Virtex primitive, XST renames it to a unique name and issues a warning. For example, MUX5 could be renamed to MUX51 as shown in the following log file example:

  ```
  ... 
  ==============================================================
  * Low Level Synthesis                                    *
  ==============================================================

  WARNING:Xst:79 - Model 'muxf5' has different characteristics in destination library
  WARNING:Xst:80 - Model name has been changed to 'muxf51'
  ...
  ```

If **"BoxType (BOX_TYPE)"** is not attached to the MUXF5, XST processes this block as a user hierarchical block. If the name of the user black box is the same as that of a Virtex primitive, XST renames it to a unique name and issues a warning.
VHDL and Verilog Virtex Libraries

This section discusses VHDL and Verilog Virtex Libraries, and includes:

- “About VHDL and Verilog Virtex Libraries”
- “VHDL Virtex Libraries”
- “Verilog Virtex Libraries”

About VHDL and Verilog Virtex Libraries

To simplify instantiation, XST includes VHDL and Verilog Virtex libraries. These libraries contain the complete set of Virtex primitives declarations with a “BoxType (BOX_TYPE)” constraint attached to each component.

VHDL Virtex Libraries

In VHDL, declare library unisim with its package vcomponents in your source code:

```vhdl
library unisim;
use unisim.vcomponents.all;
```

The source code of this package can be found in the vhdl\src\unisims\unisims_vcomp.vhd file of the XST installation.

Verilog Virtex Libraries

In Verilog, the unisim library is precompiled. XST automatically links it with your design. Use UPPERCASE for generic (VHDL) and parameter (Verilog) values when instantiating primitives.

For example the ODDR element has the following component declaration in UNISIM library:

```verilog
component ODDR
generic
  (DDR_CLK_EDGE : string := "OPPOSITE_EDGE";
   INIT : bit := '0';
   SRTYPE : string := "SYNC");
port(Q : out std_ulogic;
    C : in std_ulogic;
    CE : in std_ulogic;
    D1 : in std_ulogic;
    D2 : in std_ulogic;
    R : in std_ulogic;
    S : in std_ulogic);
end component;
```

When you instantiate this primitive in your code, the values of DDR_CLK_EDGE and SRTYPE generics must be in uppercase. If not, XST issues a warning stating that unknown values are used.

Some primitives, such as LUT1, enable you to use an INIT during instantiation. The two ways to pass an INIT to the final netlist are:

- Attach an INIT attribute to the instantiated primitive.
• Pass the INIT with the generics mechanism (VHDL), or the parameters mechanism (Verilog). Xilinx recommends this method, since it allows you to use the same code for synthesis and simulation.

Virtex Primitives Log File

XST does not issue any message concerning instantiation of Virtex primitives during HDL synthesis because the “BoxType (BOX_TYPE)” attribute with its value, primitive, is attached to each primitive in the UNISIM library.

If you instantiate a block (non primitive) in your design and the block has no contents (no logic description) or the block has a logic description, but you attach a “BoxType (BOX_TYPE)” constraint to it with a value of user_black_box, XST issues a warning as shown in the following log file example:

...  
Analyzing Entity <black_b> (Architecture <archi>).  
WARNING : (VHDL_0103). c:\jm\des.vhd (Line 23). Generating a Black Box for component <my_block>. 
Entity <black_b> analyzed. Unit <black_b> generated.  
...

Virtex Primitives Related Constraints

• “BoxType (BOX_TYPE)”

• The PAR constraints that can be passed from HDL to NGC without processing

Virtex Primitives Coding Examples

This section gives the following Virtex Primitives coding examples:

• “Passing an INIT Value Via the INIT Constraint VHDL Coding Example”
• “Passing an INIT Value Via the INIT Constraint Verilog Coding Example”
• “Passing an INIT Value Via the Generics Mechanism VHDL Coding Example”
• “Passing an INIT Value Via the Parameters Mechanism Verilog Coding Example”
• “Passing an INIT Value Via the Defparam Mechanism Verilog Coding Example”

The coding examples in this section are accurate as of the date of publication. Download updates from ftp://ftp.xilinx.com/pub/documentation/misc/examples_v9.zip.

Passing an INIT Value Via the INIT Constraint VHDL Coding Example

```vhdl
c-- Passing an INIT value via the INIT constraint.
c--

clibrary ieee;
cuse ieee.std_logic_1164.all;

clibrary unisim;
cuse unisim.vcomponents.all;

centity primitive_1 is
c port(I0, I1 : in std_logic;
o : out std_logic);
cend primitive_1;
```
architecture beh of primitive_1 is

    attribute INIT: string;
    attribute INIT of inst: label is "1";

begin

    inst: LUT2 port map (I0=>I0, I1=>I1, O=>O);

end beh;

Passing an INIT Value Via the INIT Constraint Verilog Coding Example

    //
    // Passing an INIT value via the INIT constraint.
    //

    module v_primitive_1 (I0, I1, O);
    input I0, I1;
    output O;

    (* INIT="1" *)
    LUT2 inst (.I0(I0), .I1(I1), .O(O));

endmodule

Passing an INIT Value Via the Generics Mechanism VHDL Coding Example

    --
    -- Passing an INIT value via the generics mechanism.
    --

    library ieee;
    use ieee.std_logic_1164.all;

    library unisim;
    use unisim.vcomponents.all;

    entity primitive_2 is
    port(I0, I1 : in std_logic;
    O : out std_logic);
    end primitive_2;

    architecture beh of primitive_2 is

begin

    inst: LUT2 generic map (INIT=>"1")
        port map (I0=>I0, I1=>I1, O=>O);

end beh;

Passing an INIT Value Via the Parameters Mechanism Verilog Coding Example

    //
    // Passing an INIT value via the parameters mechanism.
    //

    module v_primitive_2 (I0, I1, O);
    input I0, I1;
    output O;
LUT2 #(4’h1) inst (.I0(I0), .I1(I1), .O(O));
endmodule

Passing an INIT Value Via the Defparam Mechanism Verilog Coding Example

```
//
// Passing an INIT value via the defparam mechanism.
//

module vPrimitive_3 (I0, I1, O);
input I0, I1;
output O;
LUT2 inst (.I0(I0), .I1(I1), .O(O));
defparam inst.INIT = 4’h1;
endmodule
```

Using the UNIMACRO Library

In order to simplify instantiation of complex primitives as RAMs, XST supports an additional library called UNIMACRO. For more information, see the Xilinx Libraries Guides at [http://www.xilinx.com/support/software_manuals.htm](http://www.xilinx.com/support/software_manuals.htm).

In VHDL, declare library `unimacro` with its package `vcomponents` in your source code:

```
library unimacro;
use unimacro.vcomponents.all;
```

The source code of this package can be found in the `vhdl\src\unisims\unisims_vcomp.vhd` file of the XST installation.

In Verilog, the UNIMACRO library is precompiled. XST automatically links it with your design.

Cores Processing

This section discusses Cores Processing, and includes:

- “About Cores Processing”
- “Cores Processing VHDL Coding Example”
- “Read Cores Enabled or Disabled”

About Cores Processing

If a design contains cores represented by an Electronic Data Interchange Format (EDIF) or an NGC file, XST can automatically read them for timing estimation and area utilization control. Use [Project Navigator > Process Properties > Synthesis Options > Read Cores](http://www.xilinx.com/support/software_manuals.htm) to enable or disable this feature. Using the read_cores option of the run command from the command line, you can also specify optimize. This enables cores processing, and allows XST to integrate the core netlist into the overall design. XST reads cores by default.
Cores Processing VHDL Coding Example

In the following VHDL coding example, the block `my_add` is an adder, which is represented as a black box in the design whose netlist was generated by CORE Generator™.

```vhdl
library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_signed.all;

entity read_cores is
  port(
    A, B : in std_logic_vector (7 downto 0);
    a1, b1 : in std_logic;
    SUM : out std_logic_vector (7 downto 0);
    res : out std_logic);
end read_cores;

architecture beh of read_cores is
  component my_add
    port (  
      A, B : in std_logic_vector (7 downto 0);  
      S : out std_logic_vector (7 downto 0));
  end component;
  begin
    res <= a1 and b1;
    inst: my_add port map (A => A, B => B, S => SUM);
  end beh;
```

Read Cores Enabled or Disabled

If Read Cores is disabled, XST estimates Maximum Combinational Path Delay as 6.639ns (critical path goes through a simple AND function) and an area of one slice.

If Read Cores is enabled, XST issues the following messages during Low Level Synthesis:

```plaintext
Launcher: Executing edif2ngd -noa "my_add.edn" "my_add.ngo"
INFO:NgdBuild - Release 6.11 - edif2ngd G.21
INFO:NgdBuild - Copyright (c) 1995-2003 Xilinx, Inc. All rights reserved.
Writing the design to "my_add.ngo"...
Loading core <my_add> for timing and area information for instance <inst>.
```

===================================================================
* Low Level Synthesis
*===================================================================

```plaintext
Launcher: Executing edif2ngd -noa "my_add.edn" "my_add.ngo"
INFO:NgdBuild - Release 6.11 - edif2ngd G.21
INFO:NgdBuild - Copyright (c) 1995-2003 Xilinx, Inc. All rights reserved.
Writing the design to "my_add.ngo"...
Loading core <my_add> for timing and area information for instance <inst>.
```

===================================================================
*===================================================================

```plaintext
Launcher: Executing edif2ngd -noa "my_add.edn" "my_add.ngo"
INFO:NgdBuild - Release 6.11 - edif2ngd G.21
INFO:NgdBuild - Copyright (c) 1995-2003 Xilinx, Inc. All rights reserved.
Writing the design to "my_add.ngo"...
Loading core <my_add> for timing and area information for instance <inst>.
```

===================================================================
*===================================================================

```plaintext
Launcher: Executing edif2ngd -noa "my_add.edn" "my_add.ngo"
INFO:NgdBuild - Release 6.11 - edif2ngd G.21
INFO:NgdBuild - Copyright (c) 1995-2003 Xilinx, Inc. All rights reserved.
Writing the design to "my_add.ngo"...
Loading core <my_add> for timing and area information for instance <inst>.
```

===================================================================
*===================================================================

```plaintext
Launcher: Executing edif2ngd -noa "my_add.edn" "my_add.ngo"
INFO:NgdBuild - Release 6.11 - edif2ngd G.21
INFO:NgdBuild - Copyright (c) 1995-2003 Xilinx, Inc. All rights reserved.
Writing the design to "my_add.ngo"...
Loading core <my_add> for timing and area information for instance <inst>.
```
Estimation of Maximum Combinational Path Delay is 8.281 ns with an area of five slices. By default, XST reads Electronic Data Interchange Format (EDIF) and NGC cores from the current (project) directory. If the cores are not in the project directory, specify the directory in which the cores are located with “Cores Search Directories (–sd)”

### Specifying INIT and RLOC

This section discusses Specifying INIT and “RLOC” and includes:

- “About Specifying INIT and RLOC”
- “Passing an INIT Value Via the LUT_MAP Constraint Coding Examples”
- “Specifying INIT Value for a Flip-Flop Coding Examples”
- “Specifying INIT and RLOC Values for a Flip-Flop Coding Examples”

#### About Specifying INIT and RLOC

Use the UNISIM library to directly instantiate LUT components in your HDL code. To specify a function that a particular LUT must execute, apply an INIT constraint to the instance of the LUT. To place an instantiated LUT or register in a particular slice of the chip, attach an “RLOC” constraint to the same instance.

It is not always convenient to calculate INIT functions and different methods that can be used to achieve this. Instead, you can describe the function that you want to map onto a single LUT in your VHDL or Verilog code in a separate block. Attaching a LUT_MAP constraint to this block indicates to XST that this block must be mapped on a single LUT. XST automatically calculates the INIT value for the LUT and preserves this LUT during optimization. XST automatically recognizes the XC_MAP constraint supported by Synplicity.

#### Passing an INIT Value Via the LUT_MAP Constraint Coding Examples

The coding examples in this section are accurate as of the date of publication. Download updates from ftp://ftp.xilinx.com/pub/documentation/misc/examples_v9.zip

The following coding examples show how to pass an INIT value using the LUT_MAP constraint:

- “Passing an INIT Value Via the LUT_MAP Constraint VHDL Coding Example”
- “Passing an INIT Value Via the LUT_MAP Constraint Verilog Coding Example”

In these examples, the top block contains the instantiation of two AND gates, described in and_one and and_two blocks. XST generates two LUT2s and does not merge them. For more information, see “Map Entity on a Single LUT (LUT_MAP)”

**Passing an INIT Value Via the LUT_MAP Constraint VHDL Coding Example**

```vhdl
-- Mapping on LUTs via LUT_MAP constraint
--
library ieee;
use ieee.std_logic_1164.all;
entity and_one is
    port (A, B : in std_logic;
          REZ : out std_logic);
```
attribute LUT_MAP: string;
attribute LUT_MAP of and_one: entity is "yes";
end and_one;

architecture beh of and_one is
begin
   REZ <= A and B;
end beh;

--------------------------------------------------
library ieee;
use ieee.std_logic_1164.all;
entity and_two is
   port(A, B : in std_logic;
       REZ : out std_logic);
   attribute LUT_MAP: string;
   attribute LUT_MAP of and_two: entity is "yes";
end and_two;

architecture beh of and_two is
begin
   REZ <= A or B;
end beh;

--------------------------------------------------
library ieee;
use ieee.std_logic_1164.all;
entity inits_rlocs_1 is
   port(A,B,C : in std_logic;
       REZ : out std_logic);
end inits_rlocs_1;

architecture beh of inits_rlocs_1 is
   component and_one
      port(A, B : in std_logic;
       REZ : out std_logic);
   end component;

   component and_two
      port(A, B : in std_logic;
       REZ : out std_logic);
   end component;

   signal tmp: std_logic;
begin
   inst_and_one: and_one port map (A => A, B => B, REZ => tmp);
   inst_and_two: and_two port map (A => tmp, B => C, REZ => REZ);
end beh;

Passing an INIT Value Via the LUT_MAP Constraint Verilog Coding Example

//
// Mapping on LUTs via LUT_MAP constraint
//
Specifying INIT Value for a Flip-Flop Coding Examples

This section gives the following Specifying INIT Value for a Flip-Flop coding examples:

- ""
- “Specifying INIT Value for a Flip-Flop Verilog Coding Example”

The coding examples in this section are accurate as of the date of publication. Download updates from ftp://ftp.xilinx.com/pub/documentation/misc/examples_v9.zip

If a function cannot be mapped on a single LUT, XST issues an error message and interrupts synthesis. To define an INIT value for a flip-flop or a shift register, described at RTL level, assign its initial value in the signal declaration stage. This value is not ignored during synthesis and is propagated to the final netlist as an INIT constraint attached to the flip-flop or shift register.

In the following coding examples, a 4-bit register is inferred for signal tmp.

An INIT value equal 1011 is attached to the inferred register and propagated to the final netlist.
Specifying INIT Value for a Flip-Flop VHDL Coding Example

```vhdl
--
-- Specification on an INIT value for a flip-flop, described at RTL level
--

library ieee;
use ieee.std_logic_1164.all;

entity inits_rlocs_2 is
  port (CLK : in std_logic;
       DI  : in std_logic_vector(3 downto 0);
       DO  : out std_logic_vector(3 downto 0));
end inits_rlocs_2;

architecture beh of inits_rlocs_2 is signal
  tmp: std_logic_vector(3 downto 0):="1011";
begin
  process (CLK)
  begin
    if (clk'event and clk='1') then
      tmp <= DI;
    end if;
    end process;

    DO <= tmp;
end beh;
```

Specifying INIT Value for a Flip-Flop Verilog Coding Example

```verilog
//
// Specification on an INIT value for a flip-flop,
// described at RTL level
//
module v_inits_rlocs_2 (clk, di, do);
input clk;
input [3:0] di;
output [3:0] do;
reg [3:0] tmp;

initial begin
  tmp = 4'b1011;
end

always @(posedge clk)
begin
  tmp <= di;
end

assign do = tmp;
endmodule
```
Specifying INIT and RLOC Values for a Flip-Flop Coding Examples

This section gives the following Specifying INIT and RLOC Values for a Flip-Flop coding examples:

- “Specifying INIT and RLOC Values for a Flip-Flop VHDL Coding Example”
- “Specifying INIT and RLOC Values for a Flip-Flop Verilog Coding Example”

The coding examples in this section are accurate as of the date of publication. Download updates from ftp://ftp.xilinx.com/pub/documentation/misc/examples_v9.zip.

To infer a register as shown in “‘” and “Specifying INIT Value for a Flip-Flop Verilog Coding Example,” and place it in a specific location of a chip, attach an “RLOC” constraint to the `tmp` signal as shown in the following coding examples.

XST propagates it to the final netlist. This feature is supported for registers, and also for inferred block RAM if it can be implemented on a single block RAM primitive.

Specifying INIT and RLOC Values for a Flip-Flop VHDL Coding Example

```vhdl
--
-- Specification on an INIT and RLOC values for a flip-flop, described at RTL level
--

library ieee;
use ieee.std_logic_1164.all;

entity inits_rlocs_3 is
  port (CLK : in std_logic;
         DI : in std_logic_vector(3 downto 0);
         DO : out std_logic_vector(3 downto 0));
end inits_rlocs_3;

architecture beh of inits_rlocs_3 is
  signal tmp: std_logic_vector(3 downto 0):="1011";
attribute RLOC: string;
attribute RLOC of tmp: signal is "X3Y0 X2Y0 X1Y0 X0Y0";
begin
  process (CLK)
  begin
    if (clk'event and clk='1') then
      tmp <= DI;
    end if;
  end process;
  DO <= tmp;
end beh;
```

Specifying INIT and RLOC Values for a Flip-Flop Verilog Coding Example

```verilog
//
// Specification on an INIT and RLOC values for a flip-flop,
// described at RTL level
//
module v_inits_rlocs_3 (clk, di, do);
```
input  clk;
input [3:0] di;
output [3:0] do;
(* RLOC="X3Y0 X2Y0 X1Y0 X0Y0" *)
reg [3:0] tmp;

initial begin
    tmp = 4'b1011;
end

always @(posedge clk)
begin
    tmp <= di;
end

assign do = tmp;
endmodule

Using PCI Flow With XST

This section discusses Using PCI Flow With XST, and includes:

- “Satisfying Placement Constraints and Meeting Timing Requirements”
- “Preventing Logic and Flip-Flop Replication”
- “Disabling Read Cores”

Satisfying Placement Constraints and Meeting Timing Requirements

To satisfy placement constraints and meet timing requirements when using PCI flow with XST:

- For VHDL, ensure that the names in the generated netlist are all in UPPER case. The default case is lower. Specify the case in Project Navigator > Process Properties > Synthesis Options > Case.
- For Verilog, ensure that Case is set to maintain. The default case is maintain. Specify the case in Project Navigator > Process Properties > Synthesis Options > Case.
- Preserve the hierarchy of the design. Specify the “Keep Hierarchy (KEEP_HIERARCHY)” setting in Project Navigator > Process Properties > Synthesis Options > Keep Hierarchy.
- Preserve equivalent flip-flops. XST removes equivalent flip-flops by default. Specify the “Equivalent Register Removal (EQUIVALENT_REGISTER_REMOVAL)” setting in Project Navigator > Process Properties > Xilinx Specific Options > Equivalent Register Removal.
Preventing Logic and Flip-Flop Replication

To prevent logic and flip-flop replication caused by a high fanout flip-flop set/reset signal:

- Set a high maximum fanout value for the entire design in Project Navigator > Process Properties > Synthesis Options > Max Fanout, or
- Use “Max Fanout (MAX_FANOUT)” to set a high maximum fanout value for the initialization signal connected to the RST port of PCI core (for example, max_fanout=2048).

Disabling Read Cores

Prevent XST from automatically reading PCI cores for timing and area estimation. In reading PCI cores, XST may perform logic optimization that does not allow the design to meet timing requirements, or which might lead to errors during MAP. To disable Read Cores, uncheck it in Project Navigator > Process Properties > Synthesis Options > Read Cores.

By default, XST reads cores for timing and area estimation.
This chapter (XST CPLD Optimization) discusses CPLD synthesis options and the implementation details for macro generation. This chapter includes:

- “CPLD Synthesis Options”
- “Implementation Details for Macro Generation”
- “CPLD Synthesis Log File Analysis”
- “CPLD Synthesis Constraints”
- “Improving Results in CPLD Synthesis”

CPLD Synthesis Options

This section discusses CPLD Synthesis Options, and includes:

- “About CPLD Synthesis Options”
- “CPLD Synthesis Supported Devices”
- “Setting CPLD Synthesis Options”

About CPLD Synthesis Options

XST performs device specific synthesis for:

- CoolRunner XPLA3
- CoolRunner-II
- XC9500
- XC9500XL™
- XC9500V™

XST generates an NGC file ready for the CPLD fitter.

The general flow of XST for CPLD synthesis is:
1. Hardware Description Language (HDL) synthesis of VHDL or Verilog designs
2. Macro inference
3. Module optimization
4. NGC file generation

This section describes supported CPLD families. It lists the XST options related only to CPLD synthesis that can be set from Project Navigator > Process Properties.
Chapter 4: XST CPLD Optimization

CPLD Synthesis Supported Devices

XST supports CPLD synthesis for the following devices:

- CoolRunner XPLA3
- CoolRunner-II
- XC9500
- XC9500XL
- XC9500XV

The synthesis for CoolRunner, XC9500XL, and XC9500XV families includes clock enable processing. You can allow or invalidate the clock enable signal (when invalidating, it is replaced by equivalent logic). The selection of the macros that use the clock enable (counters, for instance) depends on the device type. A counter with clock enable is accepted for the CoolRunner, XC9500XL and XC9500XV families, but rejected (replaced by equivalent logic) for XC9500 devices.

Setting CPLD Synthesis Options

Set the following CPLD synthesis options in Project Navigator > Process Properties > Synthesis Options. For more information, see “XST CPLD Constraints (Non-Timing).”

- “Keep Hierarchy (KEEP_HIERARCHY)”
- “Macro Preserve (~pld_mp)”
- “XOR Preserve (~pld_xp)”
- “Equivalent Register Removal (EQUIVALENT_REGISTER_REMOVAL)”
- “Clock Enable (~pld_ce)”
- “WYSIWYG (~wysiwyg)”
- “No Reduce (NOREDUCE)”

Implementation Details for Macro Generation

XST processes the following macros:

- Adders
- Subtractors
- Add/sub
- Multipliers
- Comparators
- Multiplexers
- Counters
- Logical shifters
- Registers (flip-flops and latches)
- XORs
The macro generation is decided by the Macro Preserve command line option, which can take two values:

- **yes** — macro generation is allowed.
- **no** — macro generation is inhibited.

The general macro generation flow is:

1. Hardware Description Language (HDL) infers macros and submits them to the low-level synthesizer.
2. Low-level synthesizer accepts or rejects the macros depending on the resources required for the macro implementations.

An accepted macro is generated by an internal macro generator. A rejected macro is replaced by equivalent logic generated by the HDL synthesizer. A rejected macro may be decomposed by the HDL synthesizer into component blocks so that one component may be a new macro requiring fewer resources than the initial one, and another smaller macro may be accepted by XST. For instance, a flip-flop macro with clock enable (CE) cannot be accepted when mapping onto the XC9500. In this case the HDL synthesizer submits two new macros:

- A flip-flop macro without clock enable signal
- A MUX macro implementing the clock enable function

A generated macro is optimized separately and then merged with surrounded logic because optimization gives better results for larger components.

---

**CPLD Synthesis Log File Analysis**

XST messages related to CPLD synthesis are located after the following message:

```
=================================================================================================
* Low Level Synthesis *
=================================================================================================
```

The XST log file contains:

- **Tracing of progressive unit optimizations:**
  
  Optimizing unit unit_name ...

- **Information, warnings or fatal messages related to unit optimization:**
  
  - When equation shaping is applied (XC9500 devices only):
    
    Collapsing ...
  
  - Removing equivalent flip-flops:
    
    Register ff1 equivalent to ff2 has been removed
  
  - User constraints fulfilled by XST:
    
    implementation constraint: constraint_name[=value]: signal_name

- **Final results statistics:**

  Final Results
  
  Top Level Output file name : file_name
  Output format : ngc
  Optimization goal : (area | speed)
  Target Technology : {9500 | 9500xl | 9500xv | xpla3 | xbr | cr2s}
  Keep Hierarchy : (yes | soft | no)
Macro Preserve : {yes | no}
XOR Preserve : {yes | no}

Design Statistics
NGC Instances: nb_of_instances
I/Os: nb_of_io_ports

Macro Statistics
# FSMs: nb_of_FSMs
# Registers: nb_of_registers
# Tristates: nb_of_tristates
# Comparators: nb_of_comparators
  n-bit comparator (equal | not equal | greater | less | greatequal | lessequal):
    nb_of_n_bit_comparators
# Multiplexers: nb_of_multiplexers
  n-bit m-to-1 multiplexer:
    nb_of_n_bit_m_to_1_multiplexers
# Adders/Subtractors: nb_of_adds_subs
  n-bit adder: nb_of_n_bit_adds
  n-bit subtractor: nb_of_n_bit_subs
# Multipliers: nb_of_multipliers
# Logic Shifters: nb_of_logic_shifters
# Counters: nb_of_counts
  n-bit {up | down | updown} counter:
    nb_of_n_bit_counters
# XORs: nb_of_xors

Cell Usage :
# BELS: nb_of_bels
  # AND...: nb_of_and...
  # OR...: nb_of_or...
  # INV: nb_of_inv
  # XOR2: nb_of_xor2
  # GND: nb_of_gnd
  # VCC: nb_of_vcc
# FlipFlops/Latches: nb_of_ff_latch
  # FD...: nb_of_fd...
  # LD...: nb_of_ld...
# Tri-States: nb_of_tristates
  # BUFE: nb_of_bufe
  # BUFT: nb_of_buft
# IO Buffers: nb_of_iobuffers
  # IBUF: nb_of_ibuf
  # OBUF: nb_of_obuf
  # IOBUF: nb_of_iobuf
CPLD Synthesis Constraints

The constraints (attributes) specified in the Hardware Description Language (HDL) design or in the constraint files are written by XST into the NGC file as signal properties.

Improving Results in CPLD Synthesis

This section discusses Improving Results in CPLD Synthesis, and includes:

• “About Improving Results in CPLD Synthesis”
• “Obtaining Better Frequency”
• “Fitting a Large Design”

About Improving Results in CPLD Synthesis

XST produces optimized netlists for the CPLD fitter, which fits them in specified devices and creates the download programmable files. The CPLD low-level optimization of XST consists of logic minimization, subfunction collapsing, logic factorization, and logic decomposition. The result of optimization is an NGC netlist corresponding to Boolean equations, which are reassembled by the CPLD fitter to fit the best of the macrocell capacities. A special XST optimization process, known as equation shaping, is applied for XC9500/XL/XV devices when the following options are selected:

• Keep Hierarchy: No
• Optimization Effort: 2 or High
• Macro Preserve: No

The equation shaping processing also includes a critical path optimization algorithm, which tries to reduce the number of levels of critical paths.

The CPLD fitter multi-level optimization is still recommended because of the special optimizations done by the fitter (D to T flip-flop conversion, De Morgan Boolean expression selection).

Obtaining Better Frequency

The frequency depends on the number of logic levels (logic depth). To reduce the number of levels, Xilinx recommends the following options:

• Optimization Effort
  Set Optimization Effort to 2 or High. This value implies the calling of the collapsing algorithm, which tries to reduce the number of levels without increasing the complexity beyond certain limits.

• Optimization Goal
  Set Optimization Goal to Speed. The priority is the reduction of number of levels.

Obtaining the best frequency depends on the CPLD fitter optimization. Xilinx recommends running the multi-level optimization of the CPLD fitter with different values
for the `-pterms` options, beginning with 20 and finishing with 50 with a step of 5. Statistically the value 30 gives the best results for frequency.

The following tries, in this order, may give successively better results for frequency:

- “Obtaining Better Frequency Try 1”
- “Obtaining Better Frequency Try 2”
- “Obtaining Better Frequency Try 3”
- “Obtaining Better Frequency Try 4”

The CPU time increases from Try 1 to Try 4.

**Obtaining Better Frequency Try 1**

Select only optimization effort 2 and speed optimization. The other options have default values.

- Optimization effort: 2 or High
- Optimization Goal: Speed

**Obtaining Better Frequency Try 2**

Flatten the user hierarchy. In this case optimization has a global view of the design, and the depth reduction may be better.

- Optimization effort: 1/Normal or 2/High
- Optimization Goal: Speed
- Keep Hierarchy: no

**Obtaining Better Frequency Try 3**

Merge the macros with surrounded logic. The design flattening is increased.

- Optimization effort: 1 or Normal
- Optimization Goal: Speed
- Keep Hierarchy: no
- Macro Preserve no

**Obtaining Better Frequency Try 4**

Apply the equation shaping algorithm. Options to be selected:

- Optimization effort: 2 or High
- Macro Preserve: no
- Keep Hierarchy: no

**Fitting a Large Design**

If a design does not fit in the selected device, exceeding the number of device macrocells or device P-Term capacity, you must select an area optimization for XST. Statistically, the best area results are obtained with the following options:

- Optimization effort: 1 (Normal) or 2 (High)
- Optimization Goal: Area
- Default values for other options
Another option is `-wysivyg yes`. This option may be useful when the design cannot be simplified by optimization and the complexity (in number of P-Terms) is near the device capacity. It may be that optimization, trying to reduce the number of levels, creates larger equations, therefore increasing the number of P-Terms and so preventing the design from fitting. By validating this option, the number of P-Terms is not increased, and the design fitting may be successful.
This chapter (XST Design Constraints) provides information about XST design constraints. For general information about XST design constraints, see:

- “About Constraints”
- “List of XST Design Constraints”
- “Setting Global Constraints and Options”
- “VHDL Attribute Syntax”
- “Verilog-2001 Attributes”
- “XST Constraint File (XCF)”
- “Constraints Priority”
- “XST-Specific Non-Timing Options”
- “XST Command Line Only Options”

For information about specific XST design constraints, see:

- “XST General Constraints”
- “XST HDL Constraints”
- “XST FPGA Constraints (Non-Timing)”
- “XST CPLD Constraints (Non-Timing)”
- “XST Timing Constraints”
- “XST Implementation Constraints”
- “XST-Supported Third Party Constraints”

### About Constraints

Constraints help you meet your design goals and obtain the best implementation of your circuit. Constraints control various aspects of synthesis, as well as placement and routing. Synthesis algorithms and heuristics automatically provide optimal results in most situations. If synthesis fails to initially achieve optimal results, use available constraints to try other synthesis alternatives.

The following mechanisms are available to specify constraints:

- Options provide global control on most synthesis aspects. They can be set either from **Project Navigator > Process Properties > Synthesis Options**, or by the **run** command from the command line.
- VHDL attributes can be directly inserted into the VHDL code and attached to individual elements of the design to control both synthesis, and placement and routing.
Chapter 5: XST Design Constraints

• Constraints can be added as Verilog attributes (preferred) or Verilog meta comments.
• Constraints can be specified in a separate constraint file.

Global synthesis settings are typically defined in Project Navigator > Process Properties > Synthesis Options, or from the command line. VHDL and Verilog attributes and Verilog meta comments can be inserted in your source code to specify different choices for individual parts of the design.

The local specification of a constraint overrides its global setting. Similarly, if a constraint is set both on a node (or an instance) and on the enclosing design unit, the former takes precedence for the considered node (or instance).

Follow these general rules:
• Several constraints can be applied on signals. In this case, the constraint must be placed in the block where the signal is declared and used.
• If a constraint can be applied on an entity (VHDL), then it can also be applied on the component declaration. The ability to apply constraints on components is not explicitly stated for each individual constraint, since it is a general XST rule.
• Some third party synthesis tools allow you to apply constraints on architectures. XST allows constraints on architectures only for those third party constraints automatically supported by XST.

List of XST Design Constraints

Following is a list of XST Design Constraints, organized by type:
• “XST General Constraints”
• “XST HDL Constraints”
• “XST FPGA Constraints (Non-Timing)”
• “XST CPLD Constraints (Non-Timing)”
• “XST Timing Constraints”
• “XST Implementation Constraints”
• “Third Party Constraints”

XST General Constraints

The following constraints are found in “XST General Constraints.”
• “Add I/O Buffers (-iobuf)”
• “BoxType (BOX_TYPE)”
• “Bus Delimiter (-bus_delimiter)”
• “Case (-case)”
• “Case Implementation Style (-vlgcase)”
• “Verilog Macros (-define)”
• “Duplication Suffix (-duplication_suffix)”
• “Full Case (FULL_CASE)”
• “Generate RTL Schematic (-rtlview)”
• “Generics (-generics)”
• “Hierarchy Separator (-hierarchy_separator)”
List of XST Design Constraints

- “I/O Standard (IOSTANDARD)”
- “Keep (KEEP)”
- “Keep Hierarchy (KEEP_HIERARCHY)”
- “Library Search Order (~Iso)”
- “LOC”
- “Netlist Hierarchy (~netlist_hierarchy)”
- “Optimization Effort (OPT_LEVEL)”
- “Optimization Goal (OPT_MODE)”
- “Parallel Case (PARALLEL_CASE)”
- “RLOC”
- “Save (S / SAVE)”
- “Synthesis Constraint File (~uc)”
- “Translate Off (TRANSLATE_OFF) and Translate On (TRANSLATE_ON)”
- “Use Synthesis Constraints File (~iuc)”
- “Verilog Include Directories (~vlgincdir)”
- “Verilog 2001 (~verilog2001)”
- “HDL Library Mapping File (~xsthdpini)”
- “Work Directory (~xsthdpdir)”

XST HDL Constraints

The following Hardware Description Language (HDL) constraints are found in “XST HDL Constraints.”

- “Automatic FSM Extraction (FSM_EXTRACT)”
- “Enumerated Encoding (ENUM_ENCODING)”
- “Equivalent Register Removal (EQUIVALENT_REGISTER_REMOVAL)”
- “FSM Encoding Algorithm (FSM_ENCODING)”
- “Mux Extraction (MUX_EXTRACT)”
- “Register Power Up (REGISTER_POWERUP)”
- “Resource Sharing (RESOURCE_SHARING)”
- “Safe Recovery State (SAFE_RECOVERY_STATE)”
- “Safe Implementation (SAFE_IMPLEMENTATION)”
- “Signal Encoding (SIGNAL_ENCODING)”

XST FPGA Constraints (Non-Timing)

The following constraints are found in “XST FPGA Constraints (Non-Timing).”

- “Asynchronous to Synchronous (ASYNC_TO_SYNC)”
- “Automatic BRAM Packing (AUTO_BRAM_PACKING)”
- “BRAM Utilization Ratio (BRAM_UTILIZATION_RATIO)”
- “Buffer Type (BUFFER_TYPE)”
- “Extract BUFGCE (BUFGCE)”
• “Cores Search Directories (–sd)”
• “Decoder Extraction (DECODER_EXTRACT)”
• “DSP Utilization Ratio (DSP_UTILIZATION_RATIO)”
• “FSM Style (FSM_STYLE)”
• “Power Reduction (POWER)”
• “Read Cores (READ_CORES)”
• “Resynthesize (RESYNTHESIZE)”
• “Incremental Synthesis (INCREMENTAL_SYNTHESIS)”
• “Logical Shifter Extraction (SHIFT_EXTRACT)”
• “LUT Combining (LC)”
• “Map Logic on BRAM (BRAM_MAP)”
• “Max Fanout (MAX_FANOUT)”
• “Move First Stage (MOVE_FIRST_STAGE)”
• “Move Last Stage (MOVE_LAST_STAGE)”
• “Multiplier Style (MULT_STYLE)”
• “Mux Style (MUX_STYLE)”
• “Number of Global Clock Buffers (–bufg)”
• “Number of Regional Clock Buffers (–bufr)”
• “Optimize Instantiated Primitives (OPTIMIZE_PRIMITIVES)”
• “Pack I/O Registers Into IOBs (IOB)”
• “Priority Encoder Extraction (PRIORITY_EXTRACT)”
• “RAM Extraction (RAM_EXTRACT)”
• “RAM Style (RAM_STYLE)”
• “Reduce Control Sets (REDUCE_CONTROL_SETS)”
• “Register Balancing (REGISTER_BALANCING)”
• “Register Duplication (REGISTER_DUPLICATION)”
• “ROM Extraction (ROM_EXTRACT)”
• “ROM Style (ROM_STYLE)”
• “Shift Register Extraction (SHREG_EXTRACT)”
• “Slice Packing (–slice_packing)”
• “Use Low Skew Lines (USELOWSKEWLINES)”
• “XOR Collapsing (XOR_COLLAPSE)”
• “Slice (LUT-FF Pairs) Utilization Ratio (SLICE_UTILIZATION_RATIO)”
• “Slice (LUT-FF Pairs) Utilization Ratio Delta (SLICE_UTILIZATION_RATIO_MAXMARGIN)”
• “Map Entity on a Single LUT (LUT_MAP)”
• “Use Carry Chain (USE_CARRY_CHAIN)”
• “Convert Tristates to Logic (TRISTATE2LOGIC)”
• “Use Clock Enable (USE_CLOCK_ENABLE)”
• “Use Synchronous Set (USE_SYNC_SET)”
XST User Guide

List of XST Design Constraints

- “Use Synchronous Reset (USE_SYNC_RESET)”
- “Use DSP48 (USE_DSP48)”

**XST CPLD Constraints (Non-Timing)**

The following constraints are found in “XST CPLD Constraints (Non-Timing).”

- “Clock Enable (–pld_ce)”
- “Data Gate (DATA_GATE)”
- “Macro Preserve (–pld_mp)”
- “No Reduce (NOREDUCE)”
- “WYSIWYG (–wysiwyg)”
- “XOR Preserve (–pld_xp)”

**XST Timing Constraints**

The following constraints are found in “XST Timing Constraints.”

- “Cross Clock Analysis (–cross_clock_analysis)”
- “Write Timing Constraints (–write_timing_constraints)”
- “Clock Signal (CLOCK_SIGNAL)”
- “Global Optimization Goal (–glob_opt)”
- “XCF Timing Constraint Support”
- “Period (PERIOD)”
- “Offset (OFFSET)”
- “From-To (FROM-TO)”
- “Timing Name (TNM)”
- “Timing Name on a Net (TNM_NET)”
- “Timegroup (TIMEGRP)”
- “Timing Ignore (TIG)”

**XST Implementation Constraints**

The following constraints are found in “XST Implementation Constraints.”

- “RLOC”
- “NOREDUCE”
- “PWR_MODE”

**Third Party Constraints**

For a discussion of Third Party Constraints and their XST equivalents, see “XST-Supported Third Party Constraints.”
Setting Global Constraints and Options

This section discusses Setting Global Constraints and Options, and includes:

- “Setting Synthesis Options”
- “Setting HDL Options”
- “Setting Xilinx-Specific Options”
- “Setting Other XST Command Line Options”
- “Custom Compile File List”

This section explains how to set global constraints and options in Project Navigator > Process Properties.

For a description of each constraint that applies generally — that is, to FPGA devices, CPLD devices, VHDL, and Verilog — see the Xilinx® Constraints Guide.

Except for Value fields with check boxes, there is a pull-down arrow or browse button in each Value field. The arrow is not visible until you click in the Value field.

Setting Synthesis Options

To set Hardware Description Language (HDL) synthesis options from Project Navigator:

1. Select a source file from the Source file window.
2. Right-click Synthesize - XST in the Process window.
4. Select Synthesis Options.
5. Depending on the device type you have selected (FPGA or CPLD devices), one of two dialog boxes opens.
6. Select any of the following synthesis options:
   - “Optimization Goal (OPT_MODE)”
   - “Optimization Effort (OPT_LEVEL)”
   - “Use Synthesis Constraints File (–iuc)”
   - “Synthesis Constraint File (–uc)”
   - “Library Search Order (–lso)”
   - “Global Optimization Goal (–glob_opt)”
   - “Generate RTL Schematic (–rtlview)”
   - “Write Timing Constraints (–write_timing_constraints)”
   - “Verilog 2001 (–verilog2001)”

To view the following options, select Edit > Preferences > Processes > Property Display Level > Advanced:

- “Keep Hierarchy (KEEP_HIERARCHY)”
- “Cores Search Directories (–sd)”
- “Cross Clock Analysis (–cross_clock_analysis)”
- “Hierarchy Separator (–hierarchy_separator)”
- “Bus Delimiter (–bus_delimiter)”
- “Case (–case)”
• “Work Directory (–xsthdpdir)”
• “HDL Library Mapping File (–xsthdpini)”
• “Verilog Include Directories (–vlgincdir)”
• “Slice (LUT-FF Pairs) Utilization Ratio (SLICE_UTILIZATION_RATIO)”
• “Custom Compile File List”
• “Setting Other XST Command Line Options”

Setting HDL Options

This section discusses Hardware Description Language (HDL) Options, and includes:

• “Setting HDL Options for FPGA Devices”
• “Setting HDL Options for CPLD Devices”

Setting HDL Options for FPGA Devices

To set Hardware Description Language (HDL) options for FPGA devices, select Project Navigator > Process Properties > Synthesize - XST > HDL Options.

The following HDL Options can be set for FPGA devices:

• “FSM Encoding Algorithm (FSM_ENCODING)”
• “Safe Implementation (SAFE_IMPLEMENTATION)”
• “Case Implementation Style (–vlgcase)”
• “FSM Style (FSM_STYLE)”*
  To view FSM Style, select Edit > Preferences > Processes > Property Display Level > Advanced.
• “RAM Extraction (RAM_EXTRACT)”
• “RAM Style (RAM_STYLE)”
• “ROM Extraction (ROM_EXTRACT)”
• “ROM Style (ROM_STYLE)”
• “Mux Extraction (MUX_EXTRACT)”
• “Mux Style (MUX_STYLE)”
• “Decoder Extraction (DECODER_EXTRACT)”
• “Priority Encoder Extraction (PRIORITY_EXTRACT)”
• “Shift Register Extraction (SHREG_EXTRACT)”
• “Logical Shifter Extraction (SHIFT_EXTRACT)”
• “XOR Collapsing (XOR_COLLAPSE)”
• “Resource Sharing (RESOURCE_SHARING)”
• “Multiplier Style (MULT_STYLE)”
  For later devices, Multiplier Style is renamed as follows:
  ♦ Use DSP48 (Virtex™-4 devices)
  ♦ Use DSP Block (Virtex-5 devices)
  ♦ “Use DSP48 (USE_DSP48)”
Setting HDL Options for CPLD Devices

To set Hardware Description Language (HDL) options for CPLD devices, select Project Navigator > Process Properties > Synthesize - XST > Options.

The following HDL Options can be set for CPLD devices:

- “FSM Encoding Algorithm (FSM_ENCODING)”
- “Safe Implementation (SAFE_IMPLEMENTATION)”
- “Case Implementation Style (-vlgcase)”
- “Mux Extraction (MUX_EXTRACT)”
- “Resource Sharing (RESOURCE_SHARING)”

Setting Xilinx-Specific Options

This section discusses Setting Xilinx-Specific Options, and includes:

- “Setting Xilinx-Specific Options for FPGA Devices”
- “Setting Xilinx-Specific Options for CPLD Devices”

Setting Xilinx-Specific Options for FPGA Devices

To set Xilinx-specific options for FPGA devices, select Project Navigator > Process Properties > Synthesis Options > Xilinx-Specific Options.

The following Xilinx-specific options can be set for FPGA devices:

- “Add I/O Buffers (-iobuf)”
- “LUT Combining (LC)”
- “Max Fanout (MAX_FANOUT)”
- “Register Duplication (REGISTER_DUPLICATION)”
- “Reduce Control Sets (REDUCE_CONTROL_SETS)”
- “Equivalent Register Removal (EQUIVALENT_REGISTER_REMOVAL)”
- “Register Balancing (REGISTER_BALANCING)”
- “Move First Stage (MOVE_FIRST_STAGE)”
- “Move Last Stage (MOVE_LAST_STAGE)”
- “Convert Tristates to Logic (TRISTATE2LOGIC)”

Convert Tristate to Logic appears only when working with devices with internal tristate resources.

- “Use Clock Enable (USE_CLOCK_ENABLE)”
- “Use Synchronous Set (USE_SYNC_SET)”
- “Use Synchronous Reset (USE_SYNC_RESET)”

To display the following options, select Edit > Preferences > Processes > Property Display Level > Advanced:

- “Number of Global Clock Buffers (–bufg)”
- “Number of Regional Clock Buffers (–bufr)”
Setting Global Constraints and Options

10.1

Setting Xilinx-Specific Options for CPLD Devices

To set Xilinx-specific options for CPLD devices, select Project Navigator > Process Properties > Synthesis Options > Xilinx-Specific Options.

The following Xilinx-specific options can be set for CPLD devices:

- “Add I/O Buffers (–iobuf)”
- “Equivalent Register Removal (EQUIVALENT_REGISTER_REMOVAL)”
- “Clock Enable (–pld_ce)”
- “Macro Preserve (–pld_mp)”
- “XOR Preserve (–pld_xp)”
- “WYSIWYG (–wysiwyg)”

Setting Other XST Command Line Options

Set other XST command line options in Project Navigator > Process Properties > Other XST Command Line Options. This is an advanced property. Use the syntax described in “XST Command Line Mode.” Separate multiple options with a space.

While Other XST Command Line Options is intended for XST options not listed in Process Properties, if an option already listed is entered, precedence is given to that option. Illegal or unrecognized options cause XST to stop processing and generate a message such as:

```
ERROR:Xst:1363 - Option "-verilog2002" is not available for command run.
```

Custom Compile File List

Use the Custom Compile File List property to change the order in which source files are processed by XST. With this property, you select a user-defined compile list file that XST uses to determine the order in which it processes libraries and design files. Otherwise, XST uses an automatically generated list.

List all design files and their libraries in the order in which they are to be compiled, from top to bottom. Type each file and library pair on its own line, with a semicolon separating the library from the file as follows:

```
library_name;file_name
[library_name;file_name]
...
```

Following is an example:

```
work;stopwatch.vhd
work;statmach.vhd
...
```

Since this property is not connected to Simulation Properties > Custom Compile File List, a different compile list file is used for synthesis than for simulation.
Chapter 5: XST Design Constraints

VHDL Attribute Syntax

You can describe constraints with VHDL attributes in the VHDL code. Before it can be used, an attribute must be declared with the following syntax:

```
attribute AttributeName : Type;
```

VHDL Attribute Syntax Example One

```
attribute RLOC : string;
```

The attribute type defines the type of the attribute value. The only allowed type for XST is string. An attribute can be declared in an entity or architecture. If declared in the entity, it is visible both in the entity and the architecture body. If the attribute is declared in the architecture, it cannot be used in the entity declaration. Once declared a VHDL attribute can be specified as follows:

```
attribute AttributeName of ObjectList : ObjectType is AttributeValue;
```

VHDL Attribute Syntax Example Two

```
attribute RLOC of u123 : label is R11C1.S0;
attribute bufg of my_signal : signal is sr;
```

The object list is a comma separated list of identifiers. Accepted object types are entity, component, label, signal, variable and type.

Follow these general rules:

- If a constraint can be applied on an entity (VHDL), then it can also be applied on the component declaration. The ability to apply constraints on components is not explicitly stated for each individual constraint, since it is a general XST rule.
- Some third party synthesis tools allow you to apply constraints on architectures. XST allows constraints on architectures only for those third party constraints automatically supported by XST.

Verilog-2001 Attributes

This section discusses Verilog-2001 Attributes, and includes:

- “About Verilog-2001 Attributes”
- “Verilog-2001 Attributes Syntax”
- “Verilog-2001 Limitations”
- “Verilog-2001 Meta Comments”

About Verilog-2001 Attributes

XST supports Verilog-2001 attribute statements. Attributes are comments that pass specific information to software tools such as synthesis tools. Verilog-2001 attributes can be specified anywhere for operators or signals within module declarations and instantiations. Other attribute declarations may be supported by the compiler, but are ignored by XST.

Use attributes to:

- Set constraints on individual objects (for example, module, instance, net)
- Set the “Full Case (FULL_CASE)” and “Parallel Case (PARALLEL_CASE)” synthesis constraints
Verilog-2001 Attributes Syntax

Attributes are bounded by asterisks (*), and use the following syntax:

\[
(*) \text{attribute\_name} = \text{attribute\_value} (*)
\]

where

- The \text{attribute} precedes the signal, module, or instance declaration to which it refers.
- The \text{attribute\_value} is a string. No integer or scalar values are allowed.
- The \text{attribute\_value} is between quotes.
- The default is 1. (*) \text{attribute\_name} (*) is the same as
  \[
  (*) \text{attribute\_name} = "1" (*).
  \]

Verilog-2001 Attributes Syntax Example One

\[
(*) \text{clock\_buffer} = "IBUF\text{G}" *) \text{input} \text{CLK};
\]

Verilog-2001 Attributes Syntax Example Two

\[
(*) \text{INIT} = "0000" *) \text{reg}[3:0] \text{d\_out};
\]

Verilog-2001 Attributes Syntax Example Three

\[
\text{always@}(\text{current\_state} \text{or} \text{reset})
\begin{align*}
\text{begin} (*) \text{parallel\_case} (*) \text{full\_case} (*) \\
\text{case} (\text{current\_state}) \\
\text{...}
\end{align*}
\]

Verilog-2001 Attributes Syntax Example Four

\[
(*) \text{mult\_style} = "\text{pipe\_lut}" *) \text{MULT my\_mult}(a, b, c);
\]

Verilog-2001 Limitations

Verilog-2001 attributes are not supported for:

- Signal declarations
- Statements
- Port connections
- Expression operators

Verilog-2001 Meta Comments

Constraints can also be specified in Verilog code using meta comments. The Verilog-2001 format is the preferred syntax, but the meta comment style is still supported. Use the following syntax:

\[
// \text{synthesis attribute AttributeName [of] ObjectName [is] AttributeValue}
\]

Examples

\[
// \text{synthesis attribute RLOC of u123 is R11C1.S0}
// \text{synthesis attribute HU\_SET u1 MY\_SET}
// \text{synthesis attribute bufg of my\_clock is "clk"}
\]
The following constraints use a different syntax:

- “Parallel Case (PARALLEL_CASE)”
- “Full Case (FULL_CASE)”
- “Translate Off (TRANSLATE_OFF) and Translate On (TRANSLATE_ON)”

For more information, see “Verilog Attributes and Meta Comments.”

XST Constraint File (XCF)

This section discusses the XST Constraint File (XCF), and includes:

- “Specifying the XST Constraint File (XCF)”
- “XCF Syntax and Utilization”
- “Native and Non-Native User Constraint File (UCF) Constraints Syntax”
- “XCF Syntax Limitations”

Specifying the XST Constraint File (XCF)

XST constraints can be specified in the Xilinx Constraint File (XCF). The XCF has an extension of .xcf. For information on specifying the XCF in ISE, see the ISE Help.

To specify the XCF in command line mode, use “Synthesis Constraint File (–uc)” with the run command. For more information about the run command and running XST from the command line, see “XST Command Line Mode.”

XCF Syntax and Utilization

The XST Constraint File (XCF) syntax enables you to specify a specific constraint for:

- The entire device (globally), or
- Specific modules

The XCF syntax is basically the same as the User Constraint File (UCF) syntax for applying constraints to nets or instances, but with an extension to the syntax to allow constraints to be applied to specific levels of hierarchy. Use the keyword MODEL to define the entity or module to which the constraint is applied. If a constraint is applied to an entity or module, the constraint is applied to each instance of the entity or module.

Define constraints in Project Navigator > Process Properties, or the XST run script, if running on the command line. Specify exceptions in the XCF file. The constraints specified in the XCF file are applied ONLY to the module listed, and not to any submodules below it.

To apply a constraint to the entire entity or module use the following syntax:

```
MODEL entityname constraintname = constraintvalue;
```

Examples

```
MODEL top mux_extract = false;
MODEL my_design max_fanout = 256;
```

If the entity `my_design` is instantiated several times in the design, the `max_fanout=256` constraint is applied to each instance of `my_design`. 
To apply constraints to specific instances or signals within an entity or module, use the INST or NET keywords. XST does not support constraints that are applied to VHDL variables.

```
BEGIN MODEL entityname
  INST instancename constraintname = constraintvalue ;
  NET signalname constraintname = constraintvalue ;
END;
```

Examples

```
BEGIN MODEL crc32
  INST stopwatch opt_mode = area ;
  INST U2 ram_style = block ;
  NET myclock clock_buffer = true ;
  NET data_in iob = true ;
END;
```

For a complete list of XST synthesis constraints, see “XST-Specific Non-Timing Options.”

Native and Non-Native User Constraint File (UCF) Constraints Syntax

All constraints supported by XST can be divided into two groups:

- “Native User Constraint File (UCF) Constraints”
- “Non-Native User Constraint File (UCF) Constraints”

Native User Constraint File (UCF) Constraints

Only Timing and Area Group constraints use native User Constraint File (UCF) syntax. Use native UCF syntax, including wildcards and hierarchical names, for native UCF constraints such as:

- “Period (PERIOD)”
- “Offset (OFFSET)”
- “Timing Name on a Net (TNM_NET)”
- “Timegroup (TIMEGRP)”
- “Timing Ignore (TIG)”
- “From-To (FROM-TO)”

Do not use these constraints inside the BEGIN MODEL... END construct. If you do, XST issues an error.

Non-Native User Constraint File (UCF) Constraints

For all non-native User Constraint File (UCF) constraints, use the MODEL or BEGIN MODEL... END; constructs. This includes:

- Pure XST constraints such as:
  - “Automatic FSM Extraction (FSM_EXTRACT)”
  - “RAM Style (RAM_STYLE)”
Chapter 5: XST Design Constraints

- Implementation non-timing constraints such as:
  - “RLOC”
  - “Keep (KEEP)”

If you specify timing constraints in the XST Constraint File (XCF), Xilinx recommends that you use a forward slash (/) as a hierarchy separator instead of an underscore (_). For more information, see “Hierarchy Separator (~hierarchy_separator)”

XCF Syntax Limitations

XST Constraint File (XCF) syntax has the following limitations:

- Nested model statements are not supported.
- Instance or signal names listed between the BEGIN MODEL statement and the END statement are only the ones visible inside the entity. Hierarchical instance or signal names are not supported.
- Wildcards in instance and signal names are not supported, except in timing constraints.
- Not all native User Constraint File (UCF) constraints are supported. For more information, see the Xilinx Constraints Guide.

Constraints Priority

Constraints priority depends on the file in which the constraint appears. A constraint in a file accessed later in the design flow overrides a constraint in a file accessed earlier in the design flow. Priority is as follows, from highest to lowest:

1. Synthesis Constraint File
2. Hardware Description Language (HDL) file
3. Project Navigator > Process Properties, or the command line

XST-Specific Non-Timing Options

Table 5-1, “XST-Specific Non-Timing Options,” shows:

- Allowed values for each constraint
- Type of objects to which they can be applied
- Usage restrictions

In many cases, a particular constraint can be applied globally to an entire entity or model, or alternatively, it can be applied locally to individual signals, nets or instances.

Table 5-1: XST-Specific Non-Timing Options

<table>
<thead>
<tr>
<th>Constraint Name</th>
<th>Constraint Value</th>
<th>VHDL Target</th>
<th>Verilog Target</th>
<th>XCF Target</th>
<th>Command Line</th>
<th>Command Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>“BoxType (BOX_TYPE)”</td>
<td>primitive</td>
<td>entity</td>
<td>module</td>
<td>model</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td></td>
<td>black_box</td>
<td>inst</td>
<td>inst</td>
<td>inst (in model)</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>user_black_box</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>“Map Logic on BRAM (BRAM_MAP)”</td>
<td>yes</td>
<td>entity</td>
<td>module</td>
<td>model</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td></td>
<td>no</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
### Table 5-1: XST-Specific Non-Timing Options (Cont’d)

<table>
<thead>
<tr>
<th>Constraint Name</th>
<th>Constraint Value</th>
<th>VHDL Target</th>
<th>Verilog Target</th>
<th>XCF Target</th>
<th>Command Line</th>
<th>Command Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>“Buffer Type (BUFFER_TYPE)”</td>
<td>bufgdll ibufg bufg bufgp ibuf bufr none</td>
<td>signal</td>
<td>signal</td>
<td>net (in model)</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>“Clock Signal (CLOCK_SIGNAL)”</td>
<td>yes no primary clock signal</td>
<td>primary clock signal</td>
<td>net (in model)</td>
<td>-bufgcce</td>
<td>yes no</td>
<td>default: no</td>
</tr>
<tr>
<td>“Clock Signal (CLOCK_SIGNAL)”</td>
<td>yes no</td>
<td>clock signal</td>
<td>clock signal</td>
<td>clock signal net (in model)</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>“Decoder Extraction (DECODER_EXTRACT)”</td>
<td>yes no entity signal</td>
<td>entity signal</td>
<td>model net (in model)</td>
<td>–decoder_extract</td>
<td>yes no</td>
<td>default: yes</td>
</tr>
<tr>
<td>“Enumerated Encoding (ENUM_ENCODING)”</td>
<td>string containing space-separated binary codes</td>
<td>type</td>
<td>signal</td>
<td>net (in model)</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>“Equivalent Register Removal (EQUIVALENT_REGISTER_REMOVAL)”</td>
<td>yes no entity signal</td>
<td>module signal</td>
<td>model net (in model)</td>
<td>–equivalent_register_removal</td>
<td>yes no</td>
<td>default: yes</td>
</tr>
<tr>
<td>“FSM Encoding Algorithm (FSM_ENCODING)”</td>
<td>auto one-hot compact sequential gray johnson speed1 user</td>
<td>entity signal</td>
<td>module signal</td>
<td>model net (in model)</td>
<td>–fsm_encoding</td>
<td>auto one-hot compact sequential gray johnson speed1 user default: auto</td>
</tr>
<tr>
<td>“Automatic FSM Extraction (FSM_EXTRACT)”</td>
<td>yes no entity signal</td>
<td>module signal</td>
<td>model net (in model)</td>
<td>–fsm_extract</td>
<td>yes no</td>
<td>default: yes</td>
</tr>
<tr>
<td>“FSM Style (FSM_STYLE)”</td>
<td>lut bram</td>
<td>entity signal</td>
<td>module signal</td>
<td>model net (in model)</td>
<td>–fsm_style</td>
<td>lut bram default: lut</td>
</tr>
<tr>
<td>“Full Case (FULL_CASE)”</td>
<td>N/A</td>
<td>N/A</td>
<td>case statement</td>
<td>N/A</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>“Incremental Synthesis (INCREMENTAL_SYNTHESIS)”</td>
<td>yes no entity module</td>
<td>module</td>
<td>model net (in model)</td>
<td>N/A</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>“Pack I/O Registers Into IOBs (IOB)”</td>
<td>true false auto</td>
<td>signal instance</td>
<td>signal instance</td>
<td>net (in model) inst (in model)</td>
<td>–job</td>
<td>true false auto default: auto</td>
</tr>
<tr>
<td>“I/O Standard (IOSTANDARD)”</td>
<td>string For more information, see the Xilinx Constraints Guide.</td>
<td>signal instance</td>
<td>signal instance</td>
<td>net (in model) inst (in model)</td>
<td>N/A</td>
<td>N/A</td>
</tr>
</tbody>
</table>
Table 5-1:  XST-Specific Non-Timing Options (Cont’d)

<table>
<thead>
<tr>
<th>Constraint Name</th>
<th>Constraint Value</th>
<th>VHDL Target</th>
<th>Verilog Target</th>
<th>XCF Target</th>
<th>Command Line</th>
<th>Command Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>“Keep (KEEP)”</td>
<td>true false</td>
<td>signal</td>
<td>signal</td>
<td>net (in model)</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>“Keep Hierarchy (KEEP_HIERARCHY)”</td>
<td>yes no soft</td>
<td>entity</td>
<td>module</td>
<td>model</td>
<td>--keep_hierarchy</td>
<td>yes no soft default (FPGA): no default (CPLD): yes</td>
</tr>
<tr>
<td>“LOC”</td>
<td>string</td>
<td>signal</td>
<td>signal</td>
<td>net (in model) inst (in model)</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>“Map Entity on a Single LUT (LUT_MAP)”</td>
<td>yes no</td>
<td>entity</td>
<td>module</td>
<td>model</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>“Max Fanout (MAX_FANOUT)”</td>
<td>integer</td>
<td>entity</td>
<td>module</td>
<td>model</td>
<td>--max_fanout integer default: see detailed description</td>
<td></td>
</tr>
<tr>
<td>“Move First Stage (MOVE_FIRST_STAGE)”</td>
<td>yes no</td>
<td>entity</td>
<td>module</td>
<td>model</td>
<td>--move_first_stage yes no default: yes</td>
<td></td>
</tr>
<tr>
<td>“Move Last Stage (MOVE_LAST_STAGE)”</td>
<td>yes no</td>
<td>entity</td>
<td>module</td>
<td>model</td>
<td>--move_last_stage yes no default: yes</td>
<td></td>
</tr>
<tr>
<td>“Multiplier Style (MULT_STYLE)”</td>
<td>auto block pipe_block kcm csd lut pipe_lut</td>
<td>entity</td>
<td>module</td>
<td>model</td>
<td>--mult_style auto block pipe_block kcm csd lut pipe_lut default: auto</td>
<td></td>
</tr>
<tr>
<td>“Mux Extraction (MUX_EXTRACT)”</td>
<td>yes no force</td>
<td>entity</td>
<td>module</td>
<td>model</td>
<td>--mux_extract yes no force default: yes</td>
<td></td>
</tr>
<tr>
<td>“Mux Style (MUX_STYLE)”</td>
<td>auto muxf muxcy</td>
<td>entity</td>
<td>module</td>
<td>model</td>
<td>--mux_style auto muxf muxcy default: yes</td>
<td></td>
</tr>
<tr>
<td>“No Reduce (NOREDUCE)”</td>
<td>yes no</td>
<td>signal</td>
<td>signal</td>
<td>net (in model)</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>“Optimization Effort (OPT_LEVEL)”</td>
<td>1 2</td>
<td>entity</td>
<td>module</td>
<td>model</td>
<td>--opt_level 1 2 default: 1</td>
<td></td>
</tr>
<tr>
<td>“Optimization Goal (OPT_MODE)”</td>
<td>speed area</td>
<td>entity</td>
<td>module</td>
<td>model</td>
<td>--opt_mode speed area default: speed</td>
<td></td>
</tr>
<tr>
<td>“Optimize Instantiated Primitives (OPTIMIZE_PRIMITIVES)”</td>
<td>yes no</td>
<td>entity</td>
<td>module</td>
<td>model</td>
<td>--optimize_primitives yes no default: no</td>
<td></td>
</tr>
<tr>
<td>“Parallel Case (PARALLEL_CASE)”</td>
<td>N/A</td>
<td>N/A</td>
<td>case statement</td>
<td>N/A</td>
<td>N/A</td>
<td>N/A</td>
</tr>
</tbody>
</table>
### Table 5-1: XST-Specific Non-Timing Options (Cont’d)

<table>
<thead>
<tr>
<th>Constraint Name</th>
<th>Constraint Value</th>
<th>VHDL Target</th>
<th>Verilog Target</th>
<th>XCF Target</th>
<th>Command Line</th>
<th>Command Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>“Power Reduction (POWER)”</td>
<td>yes</td>
<td>no</td>
<td>entity</td>
<td>module</td>
<td>model</td>
<td>-power</td>
</tr>
<tr>
<td>“Priority Encoder Extraction (PRIORITY_EXTRACT)”</td>
<td>yes</td>
<td>no</td>
<td>entity</td>
<td>signal</td>
<td>module</td>
<td>net (in model)</td>
</tr>
<tr>
<td>“RAM Extraction (RAM_EXTRACT)”</td>
<td>yes</td>
<td>no</td>
<td>entity</td>
<td>signal</td>
<td>module</td>
<td>net (in model)</td>
</tr>
<tr>
<td>“RAM Style (RAM_STYLE)”</td>
<td>auto</td>
<td>block</td>
<td>distributed</td>
<td>entity</td>
<td>signal</td>
<td>module</td>
</tr>
<tr>
<td>“Read Cores (READ_CORES)”</td>
<td>yes</td>
<td>no</td>
<td>entity</td>
<td>component</td>
<td>module</td>
<td>label</td>
</tr>
<tr>
<td>“Register Balancing (REGISTER_BALANCING)”</td>
<td>yes</td>
<td>no</td>
<td>forward</td>
<td>backward</td>
<td>entity</td>
<td>signal</td>
</tr>
<tr>
<td>“Register Duplication (REGISTER_DUPLICATION)”</td>
<td>yes</td>
<td>no</td>
<td></td>
<td></td>
<td>entity</td>
<td>signal</td>
</tr>
<tr>
<td>“Register Power Up (REGISTER_POWERUP)”</td>
<td>string</td>
<td>type</td>
<td>signal</td>
<td>net (in model)</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>“Resource Sharing (RESOURCE_SHARING)”</td>
<td>yes</td>
<td>no</td>
<td>entity</td>
<td>signal</td>
<td>module</td>
<td>signal</td>
</tr>
<tr>
<td>“Resynthesize (RESYNTHESIZE)”</td>
<td>yes</td>
<td>no</td>
<td></td>
<td></td>
<td>entity</td>
<td>module</td>
</tr>
<tr>
<td>“ROM Extraction (ROM_EXTRACT)”</td>
<td>yes</td>
<td>no</td>
<td>entity</td>
<td>signal</td>
<td>module</td>
<td>signal</td>
</tr>
<tr>
<td>“ROM Style (ROM_STYLE)”</td>
<td>auto</td>
<td>block</td>
<td>distributed</td>
<td>entity</td>
<td>signal</td>
<td>module</td>
</tr>
<tr>
<td>“Save (S / SAVE)”</td>
<td>yes</td>
<td>no</td>
<td>signal</td>
<td>inst of primitive</td>
<td>signal</td>
<td>inst of primitive</td>
</tr>
<tr>
<td>“Safe Implementation (SAFE_IMPLEMENTATION)”</td>
<td>yes</td>
<td>no</td>
<td>entity</td>
<td>signal</td>
<td>module</td>
<td>signal</td>
</tr>
</tbody>
</table>
Table 5-1: XST-Specific Non-Timing Options (Cont’d)

<table>
<thead>
<tr>
<th>Constraint Name</th>
<th>Constraint Value</th>
<th>VHDL Target</th>
<th>Verilog Target</th>
<th>XCF Target</th>
<th>Command Line</th>
<th>Command Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>&quot;Safe Recovery State (SAFE_RECOVERY_STATE)&quot;</td>
<td>string</td>
<td>signal</td>
<td>signal</td>
<td>net (in model)</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>&quot;Logical Shifter Extraction (SHIFT_EXTRACT)&quot;</td>
<td>yes, no</td>
<td>entity</td>
<td>module</td>
<td>model</td>
<td>net (in model)</td>
<td>--shift_extract yes no default: yes</td>
</tr>
<tr>
<td>&quot;Shift Register Extraction (SHREG_EXTRACT)&quot;</td>
<td>yes, no</td>
<td>entity</td>
<td>module</td>
<td>model</td>
<td>net (in model)</td>
<td>--shreg_extract yes no default: yes</td>
</tr>
<tr>
<td>&quot;Signal Encoding (SIGNAL_ENCODING)&quot;</td>
<td>auto, one-hot</td>
<td>entity</td>
<td>module</td>
<td>model</td>
<td>net (in model)</td>
<td>--signal_encoding auto one-hot user default: auto</td>
</tr>
<tr>
<td>&quot;Slice (LUT-FF Pairs) Utilization Ratio (SLICE_UTILIZATION_RATI O)&quot;</td>
<td>integer (range -1 to 100) integer% (range -1 to 100) integer#</td>
<td>entity</td>
<td>module</td>
<td>model</td>
<td>net (in model)</td>
<td>--slice_utilization_ratio integer (range -1 to 100) integer% (range -1 to 100) integer# default: 100</td>
</tr>
<tr>
<td>&quot;Slice (LUT-FF Pairs) Utilization Ratio Delta (SLICE_UTILIZATION_RATIO_MAXMARGIN)&quot;</td>
<td>integer (range 0 to 100) integer% (range 0 to 100) integer#</td>
<td>entity</td>
<td>module</td>
<td>model</td>
<td>net (in model)</td>
<td>--slice_utilization_ratio_maxmargin integer (range 0 to 100) integer% (range 0 to 100) integer# default: 0</td>
</tr>
<tr>
<td>&quot;Translate Off (TRANSLATE_OFF) and Translate On (TRANSLATE_ON)&quot;</td>
<td>N/A</td>
<td>local</td>
<td>local</td>
<td>N/A</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>&quot;Convert Tristates to Logic (TRISTATE2LOGIC)&quot;</td>
<td>yes, no</td>
<td>entity</td>
<td>module</td>
<td>model</td>
<td>net (in model)</td>
<td>--tristate2logic yes no default: yes</td>
</tr>
<tr>
<td>&quot;Use Carry Chain (USE_CARRY_CHAIN)&quot;</td>
<td>yes, no</td>
<td>entity</td>
<td>module</td>
<td>model</td>
<td>net (in model)</td>
<td>--use_carry_chain yes no default: yes</td>
</tr>
<tr>
<td>&quot;Use Clock Enable (USE_CLOCK_ENABLE)&quot;</td>
<td>auto, yes, no</td>
<td>entity</td>
<td>module</td>
<td>model</td>
<td>net (in model)</td>
<td>--use_clock_enable auto yes no default: auto</td>
</tr>
<tr>
<td>&quot;Use DSP48 (USE_DSP48)&quot;</td>
<td>auto, yes, no</td>
<td>entity</td>
<td>module</td>
<td>model</td>
<td>net (in model)</td>
<td>--use dsp48 auto yes no default: auto</td>
</tr>
<tr>
<td>&quot;Use Synchronous Reset (USE_SYNC_RESET)&quot;</td>
<td>auto, yes, no</td>
<td>entity</td>
<td>module</td>
<td>model</td>
<td>net (in model)</td>
<td>--use_sync_reset auto yes no default: auto</td>
</tr>
<tr>
<td>&quot;Use Synchronous Set (USE_SYNC_SET)&quot;</td>
<td>auto, yes, no</td>
<td>entity</td>
<td>module</td>
<td>model</td>
<td>net (in model)</td>
<td>--use_sync_set auto yes no default: auto</td>
</tr>
</tbody>
</table>
### Table 5-1: XST-Specific Non-Timing Options (Cont’d)

<table>
<thead>
<tr>
<th>Constraint Name</th>
<th>Constraint Value</th>
<th>VHDL Target</th>
<th>Verilog Target</th>
<th>XCF Target</th>
<th>Command Line</th>
<th>Command Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>“Use Low Skew Lines (USELOWSKELINES)”</td>
<td>yes</td>
<td>signal</td>
<td>signal</td>
<td>net (in model)</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td></td>
<td>no</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>“XOR Collapsing (XOR_COLLAPSE)”</td>
<td>yes</td>
<td>entity</td>
<td>module</td>
<td>model</td>
<td>~xorCollapse</td>
<td>yes</td>
</tr>
<tr>
<td></td>
<td>no</td>
<td>signal</td>
<td>signal</td>
<td>net (in model)</td>
<td></td>
<td>no default: yes</td>
</tr>
</tbody>
</table>
## XST Command Line Only Options

*Table 5-2: XST-Specific Non-Timing Options: XST Command Line Only*

<table>
<thead>
<tr>
<th>Constraint Name</th>
<th>Command Line</th>
<th>Command Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>VHDL Top Level Architecture</td>
<td>-arch</td>
<td>architecture_name</td>
</tr>
<tr>
<td></td>
<td></td>
<td>default: N/A</td>
</tr>
<tr>
<td>Asynchronous to Synchronous</td>
<td>-async_to_sync</td>
<td>yes</td>
</tr>
<tr>
<td></td>
<td></td>
<td>no</td>
</tr>
<tr>
<td></td>
<td></td>
<td>default: no</td>
</tr>
<tr>
<td>Automatic BRAM Packing</td>
<td>-auto_bram_packing</td>
<td>yes</td>
</tr>
<tr>
<td></td>
<td></td>
<td>no</td>
</tr>
<tr>
<td></td>
<td></td>
<td>default: no</td>
</tr>
<tr>
<td>BRAM Utilization Ratio (BRAM_UTILIZATION_RATIO)</td>
<td>-bram_utilization_</td>
<td>integer (range -1 to 100)</td>
</tr>
<tr>
<td></td>
<td>ratio</td>
<td>integer% (range -1 to 100)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>integer#</td>
</tr>
<tr>
<td></td>
<td></td>
<td>default: 100</td>
</tr>
<tr>
<td>Maximum Global Clock Buffers</td>
<td>-bufg</td>
<td>Integer</td>
</tr>
<tr>
<td></td>
<td></td>
<td>default: max number of buffers in target device</td>
</tr>
<tr>
<td>Maximum Regional Clock Buffers</td>
<td>-bufr</td>
<td>Integer</td>
</tr>
<tr>
<td></td>
<td></td>
<td>default: max number of buffers in target device</td>
</tr>
<tr>
<td>Bus Delimiter</td>
<td>-bus_delimiter</td>
<td>&lt; &gt;</td>
</tr>
<tr>
<td></td>
<td></td>
<td>[ ]</td>
</tr>
<tr>
<td></td>
<td></td>
<td>{ }</td>
</tr>
<tr>
<td></td>
<td></td>
<td>()</td>
</tr>
<tr>
<td></td>
<td></td>
<td>default: &lt;&gt;</td>
</tr>
<tr>
<td>Case</td>
<td>-case</td>
<td>upper</td>
</tr>
<tr>
<td></td>
<td></td>
<td>lower</td>
</tr>
<tr>
<td></td>
<td></td>
<td>maintain</td>
</tr>
<tr>
<td></td>
<td></td>
<td>default: maintain</td>
</tr>
<tr>
<td>Verilog Macros</td>
<td>-define</td>
<td>{name = value}</td>
</tr>
<tr>
<td></td>
<td></td>
<td>default: N/A</td>
</tr>
<tr>
<td>Option</td>
<td>Syntax</td>
<td>Description</td>
</tr>
<tr>
<td>---------------------------------------------</td>
<td>----------------------</td>
<td>-----------------------------------------------------------------------------</td>
</tr>
<tr>
<td>DSP Utilization Ratio (DSP_UTILIZATION_RATIO)</td>
<td>-dsp_utilization_ratio</td>
<td>integer (range -1 to 100) integer% (range -1 to 100) integer# default: 100</td>
</tr>
<tr>
<td>Duplication suffix</td>
<td>-duplication_suffix</td>
<td>string%dstring default: _%d</td>
</tr>
<tr>
<td>VHDL Top-Level block</td>
<td>-ent</td>
<td>entity_name default: N/A</td>
</tr>
<tr>
<td>Generics</td>
<td>-generics</td>
<td>{name = value} default: N/A</td>
</tr>
<tr>
<td>HDL File Compilation Order</td>
<td>-hdl_compilation_order</td>
<td>auto user default: auto</td>
</tr>
<tr>
<td>Hierarchy Separator</td>
<td>-hierarchy_separator</td>
<td>_ / default: /</td>
</tr>
<tr>
<td>Input Format</td>
<td>-ifmt</td>
<td>mixed vhdl verilog default: mixed</td>
</tr>
<tr>
<td>Input/Project File Name</td>
<td>-ifn</td>
<td>file_name default: N/A</td>
</tr>
<tr>
<td>Add I/O Buffers</td>
<td>-iobuf</td>
<td>yes no default: yes</td>
</tr>
<tr>
<td>Ignore User Constraints</td>
<td>-iuc</td>
<td>yes no default: no</td>
</tr>
<tr>
<td>Library Search Order</td>
<td>-iso</td>
<td>file_name.lso default: N/A</td>
</tr>
</tbody>
</table>
### Table 5-2: XST-Specific Non-Timing Options: XST Command Line Only (Cont’d)

<table>
<thead>
<tr>
<th>Option</th>
<th>Command</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>LUT Combining</td>
<td>-lc</td>
<td>off</td>
</tr>
<tr>
<td></td>
<td></td>
<td>off</td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>auto</strong></td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>area</strong></td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>off</strong></td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>default: off</strong></td>
</tr>
<tr>
<td>Netlist Hierarchy</td>
<td>-netlist_hierarchy</td>
<td>as_optimized</td>
</tr>
<tr>
<td></td>
<td></td>
<td>rebuilt</td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>default: as_optimized</strong></td>
</tr>
<tr>
<td>Output File Format</td>
<td>-ofmt</td>
<td>ngc</td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>default: ngc</strong></td>
</tr>
<tr>
<td>Output File Name</td>
<td>-ofn</td>
<td>file_name</td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>default: N/A</strong></td>
</tr>
<tr>
<td>Target Device</td>
<td>-p</td>
<td>part-package-speed (For example: xcv50-fg456-5: xcv50-fg456-6)</td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>default: N/A</strong></td>
</tr>
<tr>
<td>Clock Enable</td>
<td>-pld_ce</td>
<td>yes</td>
</tr>
<tr>
<td></td>
<td></td>
<td>no</td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>default: yes</strong></td>
</tr>
<tr>
<td>Macro Preserve</td>
<td>-pld_mp</td>
<td>yes</td>
</tr>
<tr>
<td></td>
<td></td>
<td>no</td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>default: yes</strong></td>
</tr>
<tr>
<td>XOR Preserve</td>
<td>-pld xp</td>
<td>yes</td>
</tr>
<tr>
<td></td>
<td></td>
<td>no</td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>default: yes</strong></td>
</tr>
<tr>
<td>Reduce Control Sets</td>
<td>-reduce_control_sets</td>
<td>auto</td>
</tr>
<tr>
<td></td>
<td></td>
<td>no</td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>default: no</strong></td>
</tr>
<tr>
<td>Generate RTL Schematic</td>
<td>-rtlview</td>
<td>yes</td>
</tr>
<tr>
<td></td>
<td></td>
<td>no</td>
</tr>
<tr>
<td></td>
<td></td>
<td>only</td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>default: no</strong></td>
</tr>
<tr>
<td>Cores Search Directories</td>
<td>-sd</td>
<td>directories</td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>default: N/A</strong></td>
</tr>
</tbody>
</table>
### XST-Specific Non-Timing Options: XST Command Line Only (Cont’d)

<table>
<thead>
<tr>
<th>Option</th>
<th>Command</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>Slice Packing</td>
<td>-slice_packing</td>
<td>yes, no, default: yes</td>
</tr>
<tr>
<td>Top Level Block</td>
<td>-top</td>
<td>block_name, default: N/A</td>
</tr>
<tr>
<td>Synthesis Constraints File</td>
<td>-uc</td>
<td>file_name.xcf, default: N/A</td>
</tr>
<tr>
<td>Verilog 2001</td>
<td>-verilog2001</td>
<td>yes, no, default: yes</td>
</tr>
<tr>
<td>Case Implementation Style</td>
<td>-vlgcase</td>
<td>full, parallel, full-parallel, default: N/A</td>
</tr>
<tr>
<td>Verilog Include Directories</td>
<td>-vlgincdir</td>
<td>directories, default: N/A</td>
</tr>
<tr>
<td>Work Library</td>
<td>-work_lib</td>
<td>directory, default: work</td>
</tr>
<tr>
<td>wysiwyg</td>
<td>-wysiwyg</td>
<td>yes, no, default: no</td>
</tr>
<tr>
<td>Work Directory</td>
<td>-xsthdpdir</td>
<td>Directory, default: ./xst</td>
</tr>
<tr>
<td>HDL Library Mapping File</td>
<td>-xsthdpini</td>
<td>file_name.ini, default: N/A</td>
</tr>
</tbody>
</table>
XST Timing Options

This section discusses XST Timing Options, and includes:

- “XST Timing Options: Project Navigator > Process Properties or Command Line”
- “XST Timing Options: Xilinx Constraint File (XCF)”

XST Timing Options: Project Navigator > Process Properties or Command Line

Table 5-3, “XST Timing Constraints Supported Only in Project Navigator > Process Properties, or Command Line,” shows the XST timing constraints that you can invoke only from Project Navigator > Process Properties, or from the command line.

The table applies to the following architectures:

- Virtex, Virtex-E
- Virtex-II, Virtex-II Pro
- Virtex-4, Virtex-5
- Spartan-II, Spartan-IIE
- Spartan-3, Spartan-3E, Spartan3-A

<table>
<thead>
<tr>
<th>Option</th>
<th>Process Property (Project Navigator)</th>
<th>Values</th>
</tr>
</thead>
<tbody>
<tr>
<td>glob_opt</td>
<td>Global Optimization Goal</td>
<td>allclocknets, inpad_to_outpad, offset_in_before, offset_out_after, max_delay, default: allclocknets</td>
</tr>
<tr>
<td>cross_clock_analysis</td>
<td>Cross Clock Analysis</td>
<td>yes, no, default: no</td>
</tr>
<tr>
<td>write_timing_constraints</td>
<td>Write Timing Constraints</td>
<td>yes, no, default: no</td>
</tr>
</tbody>
</table>

XST Timing Options: Xilinx Constraint File (XCF)

The following XST timing constraints can be applied for synthesis only through the Xilinx Constraint File (XCF):

- “Period (PERIOD)”
- “Offset (OFFSET)”
- “From-To (FROM-TO)”
- “Timing Name (TNM)”
- “Timing Name on a Net (TNM_NET)”
XST General Constraints

This section lists general constraints for use with XST. These constraints apply to FPGA devices, CPLD devices, VHDL, and Verilog. You can set some of these options in Project Navigator > Process Properties > Synthesis Options. This section discusses the following constraints:

- “Add I/O Buffers (-iobuf)”
- “BoxType (BOX_TYPE)”
- “Bus Delimiter (-bus_delimiter)”
- “Case (-case)”
- “Case Implementation Style (-vlgcase)”
- “Verilog Macros (-define)”
- “Duplication Suffix (-duplication_suffix)”
- “Full Case (FULL_CASE)”
- “Generate RTL Schematic (-rtlview)”
- “Generics (-generics)”
- “Hierarchy Separator (-hierarchy_separator)”
- “I/O Standard (IOSTANDARD)”
- “Keep (KEEP)”
- “Keep Hierarchy (KEEP_HIERARCHY)”
- “Library Search Order (-lsoc)”
- “LOC”
- “Netlist Hierarchy (-netlist_hierarchy)”
- “Optimization Effort (OPT_LEVEL)”
- “Optimization Goal (OPT_MODE)”
- “Parallel Case (PARALLEL_CASE)”

These timing constraints influence synthesis optimization, and can be passed on to place and route by selecting the Write Timing Constraints command line option.

These timing constraints are supported by the following architectures:

- Spartan-II, Spartan-IIIE
- Spartan-3, Spartan-3E
- Spartan-3A, Spartan-3A D
- Virtex, Virtex-E
- Virtex-II, Virtex-II Pro
- Virtex-4, Virtex-5

For more information as to the Value and Target of each constraint, see the Xilinx Constraints Guide.
Add I/O Buffers (–iobuf)

Add I/O Buffers (–iobuf) enables or disables I/O buffer insertion. XST automatically inserts Input/Output Buffers into the design. If you manually instantiate I/O Buffers for some or all the I/Os, XST inserts I/O Buffers only for the remaining I/Os. If you do not want XST to insert any I/O Buffers, set –iobuf to no. Add I/O Buffers is useful to synthesize a part of a design to be instantiated later on.

Add I/O Buffers values are:

- yes (default)
- no

When yes is selected, IBUF and IOBUF primitives are generated. IBUF and OBUF primitives are connected to I/O ports of the top-level module. When XST is called to synthesize an internal module that is instantiated later in a larger design, you must select the no option. If I/O buffers are added to a design, this design cannot be used as a submodule of another design.

Add I/O Buffers Architecture Support

Add I/O Buffers is architecture independent.

Add I/O Buffers Applicable Elements

Add I/O Buffers applies globally.

Add I/O Buffer Propagation Rules

Add I/O Buffers applies to design primary IOs.

Add I/O Buffers Syntax Examples

Following are syntax examples using Add I/O Buffers with particular tools or methods. If a tool or method is not listed, Add I/O Buffers not be used with it.

Add I/O Buffers XST Command Line Syntax Example

Define Add I/O Buffers globally with the –iobuf command line option of the run command:

- iobuf {yes|no|true|false|soft}

The default is yes.
Add I/O Buffers Project Navigator Syntax Example
Define Add I/O Buffers globally in **Project Navigator > Process Properties > Xilinx-Specific Options > Add I/O Buffers**.

**BoxType (BOX_TYPE)**

Box Type (BOX_TYPE) is a synthesis constraint.

Box Type values are:

- **primitive**
- **black_box**
- **user_black_box**

These values instruct XST not to synthesize the behavior of a module.

The `black_box` value is equivalent to `primitive`. It will eventually become obsolete.

If `user_black_box` is specified, XST reports inference of a black box in the log file. It does not do so if `primitive` is specified.

If Box Type is applied to at least a single instance of a block of a design, Box Type is propagated to all other instances of the entire design. This feature was implemented for Verilog and XST Constraint File (XCF) in order to have a VHDL-like support, where Box Type can be applied to a component.

**Box Type Architecture Support**

Box Type is architecture independent.

**Box Type Applicable Elements**

Box Type applies to the following design elements:

- **VHDL**
  - component, entity
- **Verilog**
  - module, instance
- **XCF**
  - model, instance

**Box Type Propagation Rules**

Box Type applies to the design element to which it is attached.

**Box Type Syntax Examples**

Following are syntax examples using Box Type with particular tools or methods. If a tool or method is not listed, Box Type may not be used with it.

**Box Type VHDL Syntax Example**

Before using Box Type, declare it with the following syntax:

```
attribute box_type: string;
```
Chapter 5: XST Design Constraints

After declaring Box Type, specify the VHDL constraint:

\[
\text{attribute box_type of (component_name|entity_name): (component|entity) is } \{(\text{primitive|black_box|user_black_box})\};
\]

Box Type Verilog Syntax Example

Place this attribute immediately before the black box instantiation:

\[
(* \text{ box_type = } \{(\text{primitive|black_box|user_black_box})\} *)
\]

Box Type XCF Syntax Example One

\[
\text{MODEL } \text{"entity_name" box_type=\{(\text{primitive|black_box|user_black_box})\};}
\]

Box Type XCF Syntax Example Two

\[
\text{BEGIN MODEL } \text{"entity_name"
INST "\text{instance_name"
\text{box_type=\{(\text{primitive|black_box|user_black_box})\};
\text{END;}
\]

Bus Delimiter (–bus_delimiter)

The Bus Delimiter (–bus_delimiter) command line option defines the format used to write the signal vectors in the result netlist. The available possibilities are:

- <> (default)
- []
- {}
- ()

Bus Delimiter Architecture Support

Bus Delimiter is architecture independent.

Bus Delimiter Applicable Elements

Bus Delimiter applies to syntax.

Bus Delimiter Propagation Rules

Not applicable

Bus Delimiter Syntax Examples

Following are syntax examples using Bus Delimiter with particular tools or methods. If a tool or method is not listed, Bus Delimiter not be used with it.

Bus Delimiter XST Command Line Syntax Example

Define Bus Delimiter globally with the –bus_delimiter command line option of the run command:

\[
\text{–bus_delimiter } \{<> | [] | {} | ()\}
\]

The default is <>. 
Bus Delimiter Project Navigator Syntax Example


Case (–case)

The Case (–case) command line option determines if instance and net names are written in the final netlist using all lower or upper case letters, or if the case is maintained from the source. The case can be maintained for either Verilog or VHDL synthesis flow.

Case Architecture Support

Case is architecture independent.

Case Applicable Elements

Case applies to syntax.

Case Propagation Rules

Not applicable

Case Syntax Examples

Following are syntax examples using Case with particular tools or methods. If a tool or method is not listed, Case may not be used with it.

Case XST Command Line Syntax Example

Define Case globally with the –case command line option of the run command:

    -case {upper|lower|maintain}

The default is maintain.

Case Project Navigator Syntax Example

Define Case globally in Project Navigator > Process Properties > Synthesis Options > Case.

Case Implementation Style (–vlgcase)

Case Implementation Style (–vlgcase) is valid for Verilog designs only.

Case Implementation Style instructs XST how to interpret Verilog Case statements. It has three possible values: full, parallel and full-parallel.

- If the option is not specified, XST implements the exact behavior of the case statements.
- If full is used, XST assumes that the case statements are complete, and avoids latch creation.
- If parallel is used, XST assumes that the branches cannot occur in parallel, and does not use a priority encoder.
- If full-parallel is used, XST assumes that the case statements are complete, and that the branches cannot occur in parallel, therefore saving latches and priority encoders.
For more information, see “Multiplexers HDL Coding Techniques,” “Full Case (FULL_CASE),” and “Parallel Case (PARALLEL_CASE).”

**Case Implementation Style Architecture Support**

Case Implementation Style is architecture independent.

**Case Implementation Style Applicable Elements**

Case Implementation Style applies globally.

**Case Implementation Style Propagation Rules**

Not applicable

**Case Implementation Style Syntax Examples**

Following are syntax examples using Case Implementation Style with particular tools or methods. If a tool or method is not listed, Case Implementation Style may not be used with it.

**Case Implementation Style XST Command Line Syntax Example**

Define Case Implementation Style globally with the `-vlgcase` command line option of the `run` command:

```
-vlgcase {full|parallel|full-parallel}
```

By default, there is no value.

**Case Implementation Style Project Navigator Syntax Example**

Define Case Implementation Style globally in Project Navigator > Process Properties > HDL Options > Case Implementation Style.

Case Implementation Style values are:

- Full
- Parallel
- Full-Parallel

By default, the value is blank.

**Verilog Macros (-define)**

Verilog Macros `(-define)` is valid for Verilog designs only. Verilog Macros allows you to define (or redefine) Verilog macros. This allows you to easily modify the design configuration without any Hardware Description Language (HDL) source modifications, such as for IP core generation and testing flows. If the defined macro is not used in the design, no message is given.

**Verilog Macros Architecture Support**

Verilog Macros is architecture independent.

**Verilog Macros Applicable Elements**

Verilog Macros applies to the entire design.
Verilog Macros Propagation Rules

Not applicable

Verilog Macros Syntax Examples

Following are syntax examples using Verilog Macros with particular tools or methods. If a tool or method is not listed, Verilog Macros may not be used with it.

Verilog Macros XST Command Line Syntax Example

Define Verilog Macros globally with the -define command line option of the run command:

```shell
-define {name=value} name=value -
```

where

- **name** is a macro name
- **value** is a macro text

The default is an empty definition:

```shell
-define {}
```

**Note:**
- Values for macros are not mandatory.
- Place the values inside curly braces ({...}).
- Separate the values with spaces.
- Macro text can be specified between quotation marks ("..."). If the macro text contains spaces, you must use quotation marks ("...").

```shell
-define {macro1=Xilinx macro2="Xilinx Virtex4"}
```

Verilog Macros Project Navigator Syntax Example


Do not use curly braces ({...}) when specifying values in Project Navigator.

```shell
acro1=Xilinx macro2="Xilinx Virtex4"
```

Duplication Suffix (--duplication_suffix)

Duplication Suffix (--duplication_suffix) controls how XST names replicated flip-flops. By default, when XST replicates a flip-flop, it creates a name for the new flip-flop by taking the name of the original flip-flop and adding _n to the end of it, where n is an index number.

For example, if the original flip-flop name is my_ff, and this flip-flop was replicated three times, XST generates flip-flops with the following names:

- my_ff_1
- my_ff_2
- my_ff_3

Use Duplication Suffix to specify a text string to append to the end of the default name. Use the `%d` escape character to specify where in the name the index number appears.
For example, for the flip-flop named my_ff, if you specify _dupreg_%d with the Duplication Suffix option, XST generates the following names:

- my_ff_dupreg_1
- my_ff_dupreg_2
- my_ff_dupreg_3

The %d escape character can be placed anywhere in the suffix definition.

For example, if the Duplication Suffix value is specified as _dup_%d_reg, XST generates the following names:

- my_ff_dup_1_reg
- my_ff_dup_2_reg
- my_ff_dup_3_reg

**Duplication Suffix Architecture Support**

Duplication Suffix is architecture independent.

**Duplication Suffix Applicable Elements**

Duplication Suffix applies to files.

**Duplication Suffix Propagation Rules**

Not applicable

**Duplication Suffix Syntax Examples**

Following are syntax examples using Duplication Suffix with particular tools or methods. If a tool or method is not listed, Duplication Suffix may not be used with it.

**Duplication Suffix XST Command Line Syntax Example**

Define Duplication Suffix globally with the `-duplication_suffix` command line option of the `run` command:

```
-duplication_suffix string%dstring
```

The default is `%d`.

**Duplication Suffix Project Navigator Syntax Example**

Define Duplication Suffix globally in Project Navigator > Process Properties > Synthesis Options > Other.

For more information about coding details, see “Duplication Suffix XST Command Line Syntax Example.”

**Full Case (FULL_CASE)**

Full Case (FULL_CASE) is valid for Verilog designs only. Full Case indicates that all possible selector values have been expressed in a `case`, `casex` or `casez` statement. The
Full Case directive prevents XST from creating additional hardware for those conditions not expressed. For more information, see “Multiplexers HDL Coding Techniques.”

Full Case Architecture Support

Full Case is architecture independent.

Full Case Applicable Elements

Full Case applies to case statements in Verilog meta comments.

Full Case Propagation Rules

Not applicable

Full Case Syntax Examples

Following are syntax examples using Full Case with particular tools or methods. If a tool or method is not listed, Full Case may not be used with it.

Full Case Verilog Syntax Example
The Verilog 2001 syntax is as follows:

```
(* full_case *)
casex select
  4'b1xxx: res = data1;
  4'bxxx: res = data2;
  4'bxx1x: res = data3;
  4'bxxx1: res = data4;
endcase
```

Since Full Case does not contain a target reference, the attribute immediately precedes the selector:

```
(* full_case *)
casex select
  4'b1xxx: res = data1;
  4'bxxx: res = data2;
  4'bxx1x: res = data3;
  4'bxxx1: res = data4;
endcase
```

Full Case is also available as a meta comment in the Verilog code. The syntax differs from the standard meta comment syntax as shown in the following:

```
// synthesis full_case
```

Since Full Case does not contain a target reference, the meta comment immediately follows the selector:

```
casex select // synthesis full_case
  4'b1xxx: res = data1;
  4'bxxx: res = data2;
  4'bxx1x: res = data3;
  4'bxxx1: res = data4;
endcase
```

Full Case XST Command Line Syntax Example
Define Full Case globally with the `vlgcase` command line option of the `run` command:

```
-vlgcase {full|parallel|full-parallel}
```
Full Case Project Navigator Syntax Example
For Verilog files only, define Full Case globally in Project Navigator > Process Properties > Synthesis Options > Full Case.
For Case Implementation Style, select Full as a Value.

Generate RTL Schematic (–rtlview)
Generate RTL Schematic (–rtlview) enables XST to generate a netlist file, representing an RTL structure of the design. This netlist can be viewed by the RTL and Technology Viewers. Generate RTL Schematic has three possible values:
• yes
• no
• only
When only is specified, XST stops synthesis just after the RTL view is generated. The file containing the RTL view has an NGR file extension.

Generate RTL Schematic Architecture Support
Generate RTL Schematic is architecture independent.

Generate RTL Schematic Applicable Elements
Generate RTL Schematic applies to files.

Generate RTL Schematic Propagation Rules
Not applicable

Generate RTL Schematic Syntax Examples
Following are syntax examples using Generate RTL Schematic with particular tools or methods. If a tool or method is not listed, Generate RTL Schematic may not be used with it.

Generate RTL Schematic XST Command Line Syntax Example
Define Generate RTL Schematic globally with the –rtlview command line option of the run command:
   
   -rtlview {yes|no|only}

   The default is no.

Generate RTL Schematic Project Navigator Syntax Example
Define Generate RTL Schematic globally in Project Navigator > Process Properties > Synthesis Options > Generate RTL Schematic.
   
   The default is yes.

Generics (-generics)
Generics (-generics) allows you to redefine generics (VHDL) or parameters (Verilog) values defined in the top-level design block. This allows you to easily modify the design configuration without any Hardware Description Language (HDL) source modifications, such as for IP core generation and testing flows. If the defined value does not correspond
to the data type defined in the VHDL or Verilog code, then XST tries to detect the situation and issues a warning, ignoring the command line definition.

In some situations, XST may fail to detect a type mismatch. In that case, XST attempts to apply this value by adopting it to the type defined in the VHDL or Verilog file without any warning. Be sure that the value you specified corresponds to the type defined in the VHDL or Verilog code. If a defined generic or parameter name does not exist in the design, no message is given, and the definition is ignored.

Generics Architecture Support
Generics is architecture independent.

Generics Applicable Elements
Generics applies to the entire design.

Generics Propagation Rules
Not applicable

Generics Syntax Examples
Following are syntax examples using Generics with particular tools or methods. If a tool or method is not listed, Generics may not be used with it.

Generics XST Command Line Syntax Example
Define Generics globally with the -generics command line option of the run command:

-generics {name=value name=value .}

where

name

is the name of a generic or parameter of the top level design block, and

value

is the value of a generic or parameter of the top level design block.

The default is an empty definition:

-generics {}

Follow these rules:

- Place the values inside curly braces ({...}).
- Separate the values with spaces.
- XST can accept as values only constants of scalar types. Composite data types (arrays or records) are supported only in the following situations:
  - string
  - std_logic_vector
  - std_ulogic_vector
  - signed, unsigned
  - bit_vector
• There are no spaces between the prefix and the corresponding value:

   -generics {company="Xilinx" width=5 init_vector=b100101}

Generics Project Navigator Syntax Example

Define Generics globally in Project Navigator > Process Properties > Synthesis Options > Generics, Parameters.

Do not use curly braces ({...}) when specifying values in Project Navigator:

   company="Xilinx" width=5 init_vector=b100101

Hierarchy Separator (–hierarchy_separator)

Hierarchy Separator (–hierarchy_separator) defines the hierarchy separator character that is used in name generation when the design hierarchy is flattened.

The two supported characters are:

• _ (underscore)
• / (forward slash)

The default is / (forward slash) for newly created projects.

If a design contains a sub-block with instance INST1, and this sub-block contains a net called TMP_NET, then the hierarchy is flattened and the hierarchy separator character is / (forward slash). The name TMP_NET becomes INST1_TMP_NET. If the hierarchy separator character is / (forward slash), the net name is NST1/TMP_NET.

Using / (forward slash) as a hierarchy separator is useful in design debugging because the / (forward slash) separator makes it much easier to identify a name if it is hierarchical.

Hierarchy Separator Architecture Support

Hierarchy Separator is architecture independent.

Hierarchy Separator Applicable Elements

Hierarchy Separator applies to files.

Hierarchy Separator Propagation Rules

Not applicable

Hierarchy Separator Syntax Examples

Following are syntax examples using Hierarchy Separator with particular tools or methods. If a tool or method is not listed, Hierarchy Separator may not be used with it.

Hierarchy Separator XST Command Line Syntax Example

Define Hierarchy Separator globally with the –hierarchy_separator command line option of the run command:

   -hierarchy_separator {_ | /}

The default is / (forward slash) for newly created projects.
Hierarchical Separator Project Navigator Syntax Example
The default is / (forward slash).

I/O Standard (IOSTANDARD)
Use I/O Standard (IOSTANDARD) to assign an I/O standard to an I/O primitive. For more information, see “IOSTANDARD” in the Xilinx Constraints Guide.

Keep (KEEP)
Keep (KEEP) is an advanced mapping constraint. When a design is mapped, some nets may be absorbed into logic blocks. When a net is absorbed into a block, it can no longer be seen in the physical design database. This may happen, for example, if the components connected to each side of a net are mapped into the same logic block. The net may then be absorbed into the block containing the components. KEEP prevents this from happening.

KEEP preserves the existence of the signal in the final netlist, but not its structure. For example, if your design has a 2-bit multiplexer selector and you attach KEEP to it, this signal is preserved in the final netlist. But the multiplexer could be automatically re-encoded by XST using one-hot encoding. As a consequence, this signal in the final netlist is four bits wide instead of the original two. To preserve the structure of the signal, in addition to KEEP, you must also use “Enumerated Encoding (ENUM_ENCODING)”

For more information, see “KEEP” in the Xilinx Constraints Guide.

Keep Hierarchy (KEEP_HIERARCHY)
Keep Hierarchy (KEEP_HIERARCHY) is a synthesis and implementation constraint. If hierarchy is maintained during synthesis, the implementation tools use Keep Hierarchy to preserve the hierarchy throughout implementation, and allow a simulation netlist to be created with the desired hierarchy.

XST can flatten the design to obtain better results by optimizing entity or module boundaries. You can set Keep Hierarchy to true so that the generated netlist is hierarchical and respects the hierarchy and interface of any entity or module in your design.

Keep Hierarchy is related to the hierarchical blocks (VHDL entities, Verilog modules) specified in the Hardware Description Language (HDL) design, and does not concern the macros inferred by the HDL synthesizer.

Keep Hierarchy Values
Keep Hierarchy values are:

- true
  Allows the preservation of the design hierarchy, as described in the HDL project. If this value is applied to synthesis, it is also propagated to implementation. For CPLD devices, the default is true.

- false
  Hierarchical blocks are merged in the top level module. For FPGA devices, the default is false.
• **soft**
  Allows the preservation of the design hierarchy in synthesis, but \texttt{KEEP\_HIERARCHY} is not propagated to implementation.

### Preserving the Hierarchy

In general, a Hardware Description Language (HDL) design is a collection of hierarchical blocks. Preserving the hierarchy gives the advantage of fast processing because the optimization is done on separate pieces of reduced complexity. Nevertheless, very often, merging the hierarchy blocks improves the fitting results (fewer PTerms and device macrocells, better frequency) because the optimization processes (collapsing, factorization) are applied globally on the entire logic.

#### Keep Hierarchy Diagram

In Figure 5-1, “Keep Hierarchy Diagram,” if Keep Hierarchy is set to the entity or module I2, the hierarchy of I2 is in the final netlist, but its contents I4, I5 are flattened inside I2. I1, I3, I6, and I7 are also flattened.

![Design View and Netlist View](image)

**Figure 5-1:** Keep Hierarchy Diagram

### Keep Hierarchy Architecture Support

Keep Hierarchy is architecture independent.

### Keep Hierarchy Applicable Elements

Keep Hierarchy applies to logical blocks, including blocks of hierarchy or symbols.

### Keep Hierarchy Propagation Rules

Keep Hierarchy applies to the entity or module to which it is attached.
Keep Hierarchy Syntax Examples

Following are syntax examples using Keep Hierarchy with particular tools or methods. If a tool or method is not listed, Keep Hierarchy may not be used with it.

Keep Hierarchy Schematic Syntax Example
- Attach to the entity or module symbol.
- Attribute Name: KEEP_HIERARCHY
- Attribute Values: YES, NO

Keep Hierarchy VHDL Syntax Example
Before using Keep Hierarchy, declare it with the following syntax:

```vhdl
attribute keep_hierarchy : string;
```

After declaring Keep Hierarchy, specify the VHDL constraint:

```vhdl
attribute keep_hierarchy of architecture_name: architecture is
"(yes|no|true|false|soft)";
```

The default is `no` for FPGA devices and `yes` for CPLD devices.

Keep Hierarchy Verilog Syntax Example
Place this attribute immediately before the module declaration or instantiation:

```verilog
(* keep_hierarchy = "(yes|no|true|false|soft)" *)
```

Keep Hierarchy XCF Syntax Example

```cfx
MODEL "entity_name" keep_hierarchy={yes|no|true|false|soft} ;
```

Keep Hierarchy XST Command Line Syntax Example
Define Keep Hierarchy globally with the `-keep_hierarchy` command line option of the `run` command:

```bash
-keep_hierarchy {yes|no|soft}
```

The default is `no` for FPGA devices and `yes` for CPLD devices.

For more information, see “XST Command Line Mode.”

Keep Hierarchy Project Navigator Syntax Example

Library Search Order (–lso)

Use Library Search Order (`–lso`) to specify the order in which library files are used. To invoke Library Search Order:

- Specify the search order file in `Project Navigator > Process Properties > Synthesis Options > Library Search`, or
- Use the `–lso` command line option

Library Search Order Architecture Support

Library Search Order is architecture independent.
Library Search Order Applicable Elements

Library Search Order applies to files.

Library Search Order Propagation Rules

Not applicable

Library Search Order Syntax Examples

Following are syntax examples using Library Search Order with particular tools or methods. If a tool or method is not listed, Library Search Order may not be used with it.

Library Search Order XST Command Line Syntax Example

Define Library Search Order globally with the \texttt{-lso} command line option of the \texttt{run} command:

\begin{verbatim}
-run -lso file_name.lso
\end{verbatim}

There is no default file name. If not specified, XST uses the default search order.

For more information, see the “Library Search Order (LSO) Files in Mixed Language Projects.”

Library Search Order Project Navigator Syntax Example


For more information, see “Library Search Order (LSO) Files in Mixed Language Projects.”

LOC

The LOC constraint defines where a design element can be placed within an FPGA or CPLD device. For more information, see “LOC” in the Xilinx Constraints Guide.

Netlist Hierarchy (-netlist_hierarchy)

Use Netlist Hierarchy (-\texttt{netlist\_hierarchy}) to control the form in which the final NGC netlist is generated. Netlist Hierarchy allows you to write the hierarchical netlist even if the optimization was done on a partially or fully flattened design.

If the value of Netlist Hierarchy is:

- \texttt{as\_optimized}
  
  XST takes into account the “Keep Hierarchy (KEEP_HIERARCHY)” constraint, and generates the NGC netlist in the form in which it was optimized. In this mode, some hierarchical blocks can be flattened, and some can maintain hierarchy boundaries.

- \texttt{rebuilt}
  
  XST writes a hierarchical NGC netlist, regardless of the “Keep Hierarchy (KEEP_HIERARCHY)” constraint.

Netlist Hierarchy Architecture Support

Netlist Hierarchy is architecture independent.
Netlist Hierarchy Applicable Elements

Netlist Hierarchy applies globally.

Netlist Hierarchy Propagation Rules

Not applicable

Netlist Hierarchy Syntax Examples

Following are syntax examples using Netlist Hierarchy with particular tools or methods. If a tool or method is not listed, Netlist Hierarchy may not be used with it.

Netlist Hierarchy XST Command Line Syntax Example

Define Netlist Hierarchy globally with the –netlist_hierarchy command line option of the run command:

- netlist_hierarchy { as_optimized|rebuilt }

The default is as_optimized.

Optimization Effort (OPT_LEVEL)

Optimization Effort (OPT_LEVEL) defines the synthesis optimization effort level.

Allowed Optimization Effort values are:

- 1 (normal optimization)
  Use 1 (normal optimization) for very fast processing, especially for hierarchical designs. In speed optimization mode, Xilinx recommends using 1 (normal optimization) for the majority of designs. 1 (normal optimization) is the default.

- 2 (higher optimization)
  While 2 (higher optimization) is more time consuming, it sometimes gives better results in the number of slices/macrocells or maximum frequency. Selecting 2 (higher optimization) usually results in increased synthesis run times, and does not always bring optimization gain.

Optimization Effort Architecture Support

Optimization Effort is architecture independent.

Optimization Effort Applicable Elements

Optimization Effort applies globally, or to an entity or module.

Optimization Effort Propagation Rules

Optimization Effort applies to the entity or module to which it is attached.

Optimization Effort Syntax Examples

Following are syntax examples using Optimization Effort with particular tools or methods. If a tool or method is not listed, Optimization Effort may not be used with it.
Optimization Effort VHDL Syntax Example
Before using Optimization Effort, declare it with the following syntax:

```
attribute opt_level: string;
```

After declaring Optimization Effort, specify the VHDL constraint:

```
attribute opt_level of entity_name: entity is "(1|2)";
```

Optimization Effort Verilog Syntax Example
Place this attribute immediately before the module declaration or instantiation:

```
(* opt_level = "|2" *)
```

Optimization Effort XCF Syntax Example

```
MODEL "entity_name" opt_level=(1|2);
```

Optimization Effort XST Command Line Syntax Example
Define Optimization Effort globally with the \texttt{-opt_level} command line option:

```
-opt_level {1|2}
```

The default is 1.

Optimization Effort Project Navigator Syntax Example
Define Optimization Effort globally in \texttt{Project Navigator > Process Properties \textasciitilde Synthesis Options \textasciitilde Optimization Effort}.

\section*{Optimization Goal (OPT\_MODE)}

Optimization Goal (OPT\_MODE) defines the synthesis optimization strategy.

Available Optimization Goal values are:

- **speed**
  The priority of \texttt{speed} is to reduce the number of logic levels and therefore to increase frequency. \texttt{speed} is the default.

- **area**
  The priority of \texttt{area} is to reduce the total amount of logic used for design implementation and therefore improve design fitting.

Optimization Goal Architecture Support
Optimization Goal is architecture independent.

Optimization Goal Applicable Elements
Optimization Goal applies globally, or to an entity or module.

Optimization Goal Propagation Rules
Optimization Goal applies to the entity or module to which it is attached.
Optimization Goal Syntax Examples

Following are syntax examples using Optimization Goal with particular tools or methods. If a tool or method is not listed, Optimization Goal may not be used with it.

Optimization Goal VHDL Syntax Example
Before using Optimization Goal, declare it with the following syntax:

```vhdl
attribute opt_mode: string;
```

After declaring Optimization Goal, specify the VHDL constraint:

```vhdl
attribute opt_mode of entity_name: entity is "(speed|area)";
```

Optimization Goal Verilog Syntax Example
Place this attribute immediately before the module declaration or instantiation:

```verilog
(* opt_mode = "(speed|area)" *)
```

Optimization Goal XCF Syntax Example

```xfm
MODEL "entity_name" opt_mode=(speed|area);
```

Optimization Goal XST Command Line Syntax Example
Define Optimization Goal globally with the `-opt_mode` command line option of the run command:

```
-opt_mode {area|speed}
```

The default is `speed`.

Optimization Goal Project Navigator Syntax Example

The default is `speed`.

Parallel Case (PARALLEL_CASE)
Parallel Case (PARALLEL_CASE) is valid for Verilog designs only. Parallel Case forces a case statement to be synthesized as a parallel multiplexer and prevents the case statement from being transformed into a prioritized `if...elsif` cascade. For more information, see “Multiplexers HDL Coding Techniques.”

Parallel Case Architecture Support
Parallel Case is architecture independent.

Parallel Case Applicable Elements
Parallel Case applies to case statements in Verilog meta comments only.

Parallel Case Propagation Rules
Not applicable
Chapter 5: XST Design Constraints

Parallel Case Syntax Examples

Following are syntax examples using Parallel Case with particular tools or methods. If a tool or method is not listed, Parallel Case may not be used with it.

Parallel Case Verilog Syntax Examples

The Parallel Case Verilog 2001 syntax is:

(* parallel_case *)

Since Parallel Case does not contain a target reference, the attribute immediately precedes the selector.

(* parallel_case *)
casex select
  4'b1xxx: res = data1;
  4'bxx1x: res = data2;
  4'bxx1x: res = data3;
  4'bxxx1: res = data4;
endcase

Parallel Case is also available as a meta comment in the Verilog code. The syntax differs from the standard meta comment syntax as shown in the following:

// synthesis parallel_case

casex select // synthesis parallel_case
  4'b1xxx: res = data1;
  4'bxx1x: res = data2;
  4'bxx1x: res = data3;
  4'bxxx1: res = data4;
endcase

Parallel Case XST Command Line Syntax Example

Define Parallel Case globally with the -vlgcase command line option of the run command:

-vlgcase {full|parallel|full-parallel}

RLOC

RLOC is a basic mapping and placement constraint. RLOC groups logic elements into discrete sets and allows you to define the location of any element within the set relative to other elements in the set, regardless of eventual placement in the overall design. For more information, see “RLOC” in the Xilinx Constraints Guide.

Save (S / SAVE)

Save (S or its alias SAVE) is an advanced mapping constraint. When the design is mapped, some nets may be absorbed into logic blocks, and some elements such as LUTs can be optimized away. When a net is absorbed into a block, or a block is optimized away, it can no longer be seen in the physical design database. The S (SAVE) constraint prevents this from happening. Several optimization techniques such as nets or blocks replication and register balancing are also disabled by the S (SAVE) constraint.
If the S (SAVE) constraint is applied to a net, XST preserves the net with all elements directly connected to it in the final netlist. This includes nets connected to these elements.

If the S (SAVE) constraint is applied to a block such as a LUT, XST preserves the LUT with all signals connected to it.

For more information, see the Xilinx Constraints Guide.

### Synthesis Constraint File (–uc)

Synthesis Constraint File (–uc) specifies a synthesis constraint file for XST to use. The XST Constraint File (XCF) has an extension of .xcf. If the extension is not .xcf, XST errors out and stops processing. For more information, see “XST Constraint File (XCF).”

### Synthesis Constraint File Architecture Support

Synthesis Constraint File is architecture independent.

### Synthesis Constraint File Applicable Elements

Synthesis Constraint File applies to files.

### Synthesis Constraint File Propagation Rules

Not applicable

### Synthesis Constraint File Syntax Examples

Following are syntax examples using Synthesis Constraint File with particular tools or methods. If a tool or method is not listed, Synthesis Constraint File may not be used with it.

#### Synthesis Constraint File XST Command Line Syntax Example

Specify a file name with the –uc command line option of the run command:

```
-uc filename
```

#### Synthesis Constraint File Project Navigator Syntax Example


### Translate Off (TRANSLATE_OFF) and Translate On (TRANSLATE_ON)

Translate Off (TRANSLATE_OFF) and Translate On (TRANSLATE_ON) instruct XST to ignore portions of your VHDL or Verilog code that are not relevant for synthesis, such as simulation code.

- **TRANSLATE_OFF** marks the beginning of the section to be ignored.
- **TRANSLATE_ON** instructs XST to resume synthesis from that point.

Translate Off and Translate On are also Synplicity and Synopsys directives that that XST supports in Verilog. Automatic conversion is also available in VHDL and Verilog.
Translate Off and Translate On can be used with the following words:

- synthesis
- synopsys
- pragma

**Translate Off and Translate On Architecture Support**

Translate Off and Translate On are architecture independent.

**Translate Off and Translate On Applicable Elements**

Translate Off and Translate On apply locally.

**Translate Off and Translate On Propagation Rules**

Instructs the synthesis tool to enable or disable portions of code

**Translate Off and Translate On Syntax Examples**

Following are syntax examples using Translate Off and Translate On with particular tools or methods. If a tool or method is not listed, Translate Off and Translate On may not be used with it.

**Translate Off and Translate On VHDL Syntax Example**

In VHDL, write Translate Off and Translate On as follows:

```vhdl
-- synthesis translate_off
...code not synthesized...
-- synthesis translate_on
```

**Translate Off and Translate On Verilog Syntax Example**

Translate Off and Translate On are available as VHDL or Verilog meta comments. The Verilog syntax differs from the standard meta comment syntax presented earlier, as shown in the following coding example:

```verilog
// synthesis translate_off
...code not synthesized...
// synthesis translate_on
```

**Use Synthesis Constraints File (–iuc)**

Use Synthesis Constraints File (–iuc) allows you to ignore the constraint file during synthesis.

**Use Synthesis Constraints File Architecture Support**

Use Synthesis Constraints File is architecture independent.

**Use Synthesis Constraints File Applicable Elements**

Use Synthesis Constraints File applies to files.

**Use Synthesis Constraints File Propagation Rules**

Not applicable
Use Synthesis Constraints File Syntax Examples

Following are syntax examples using Use Synthesis Constraints File with particular tools or methods. If a tool or method is not listed, Use Synthesis Constraints File may not be used with it.

Use Synthesis Constraints File XST Command Line Syntax Example

Define Use Synthesis Constraints File globally with the -iuc command line option of the run command:

```
-iuc {yes|no}
```

The default is no.

Use Synthesis Constraints File Project Navigator Syntax Example


Verilog Include Directories (–vlgincdir)

The Verilog Include Directories (–vlgincdir) switch is used to help the parser find files referenced by `include statements. When an `include statement references a file, XST looks in different areas in this order:

- Relative to the current directory.
- Relative to the inc directories.
- Relative to the current file.

*Note:* -vlgincdir should be used in conjunction with `include.

Verilog Include Directories Architecture Support

Verilog Include Directories is architecture independent.

Verilog Include Directories Applicable Elements

Verilog Include Directories applies to directories.

Verilog Include Directories Propagation Rules

Not applicable

Verilog Include Directories Syntax Examples

Following are syntax examples using Verilog Include Directories with particular tools or methods. If a tool or method is not listed, Verilog Include Directories may not be used with it.

Verilog Include Directories XST Command Line Syntax Example

Define Verilog Include Directories globally with the –vlgincdir command line option of the run command: Allowed values are names of directories. For more information, see “Names With Spaces in Command Line Mode.”

```
-vlgincdir {directory_path [directory_path]}
```

There is no default.
Chapter 5: XST Design Constraints

Verilog Include Directories Project Navigator Syntax Example

Define Verilog Include Directories globally in Project Navigator > Process Properties > Synthesis Options > Verilog Include Directories.

Allowed values are names of directories. There is no default.

To view Verilog Include Directories, select Edit > Preferences > Processes > Property Display Level > Advanced.

Verilog 2001 (–verilog2001)

Verilog 2001 (–verilog2001) enables or disables interpreted Verilog source code as the Verilog 2001 standard. By default Verilog source code is interpreted as the Verilog 2001 standard.

Verilog 2001 Architecture Support

Verilog 2001 (–verilog2001) is architecture independent.

Verilog 2001 Applicable Elements

Verilog 2001 applies to syntax.

Verilog 2001 Propagation Rules

Not applicable

Verilog 2001 Syntax Examples

Following are syntax examples using Verilog 2001 with particular tools or methods. If a tool or method is not listed, Verilog 2001 may not be used with it.

Verilog 2001 XST Command Line Syntax Example

Define Verilog 2001 globally with the –verilog2001 command line option of the run command:

```
-Verilog2001 {yes|no}
```

The default is yes.

Verilog 2001 Project Navigator Syntax Example


HDL Library Mapping File (–xsthdpini)

Use HDL Library Mapping File (–xsthdpini) to define the library mapping.

The library mapping file has two associated parameters:

- XSTHDPINI
- XSTHDPDIR

The library mapping file contains:

- The library name
- The directory in which the library is compiled
XST maintains two library mapping files:

- The pre-installed file, which is installed during the Xilinx software installation
- The user file, which you may define for your own projects

The pre-installed (default) INI file is named xhdp.ini, and is located in %XILINX%/vhdl/xst. These files contain information about the locations of the standard VHDL and UNISIM libraries. These should not be modified, but the syntax can be used for user library mapping. This file appears as follows:

```
-- Default lib mapping for XST
std=$XILINX/vhdl/xst/std
ieee=$XILINX/vhdl/xst/unisim
unisim=$XILINX/vhdl/xst/unisim
aim=$XILINX/vhdl/xst/aim
pls=$XILINX/vhdl/xst/pls
```

Use this file format to define where each of your own libraries must be placed. By default, all compiled VHDL flies are stored in the xst sub-directory of the ISE™ project directory.

To place your custom INI file anywhere on a disk:

- Select the VHDL INI file in Project Navigator > Process Properties > Synthesis Options, or
- Set up the -xsthdpini parameter, using the following command in stand-alone mode:

```
set -xsthdpini file_name
```

You can give this library mapping file any name you wish, but it is best to keep the .ini classification. The format is:

```
library_name= path_to_compiled_directory
```

Use double dash (--) for comments.

**MY.INI Example Text**

```
work1=H:\Users\conf\my_lib\work1
work2=C:\mylib\work2
```

**HDL Library Mapping File Architecture Support**

HDL Library Mapping File is architecture independent.

**HDL Library Mapping File Applicable Elements**

HDL Library Mapping File applies to files.

**HDL Library Mapping File Propagation Rules**

Not applicable

**HDL Library Mapping File Syntax Examples**

Following are syntax examples using HDL Library Mapping File with particular tools or methods. If a tool or method is not listed, HDL Library Mapping File may not be used with it.
Chapter 5: XST Design Constraints

HDL Library Mapping File XST Command Line Syntax Example
Define HDL Library Mapping File globally with the `set -xsthdpini` command line option before running the `run` command:

```
set -xsthdpini file_name
```

The command can accept a single file only.

HDL Library Mapping File Project Navigator Syntax Example

To view HDL Library Mapping File, select `Edit > Preferences > Processes > Property Display Level > Advanced`.

**Work Directory (–xsthdpdir)**

Work Directory (–xsthdpdir) defines the location in which VHDL-compiled files must be placed if the location is not defined by library mapping files. To access Work Directory:

- Select `Project Navigator > Process Properties > Synthesis Options > VHDL Working Directory`, or
- Use the following command in stand-alone mode:

```
set -xsthdpdir directory
```

**Work Directory Example**

Assume the following for purposes of this example:

- Three different users are working on the same project.
- They share one standard, pre-compiled library, `shlib`.
- This library contains specific macro blocks for their project.
- Each user also maintains a local work library.
- User 3 places her local work library outside the project directory (for example, in `c:\temp`).
- Users 1 and 2 share another library (lib12) between them, but not with User 3.

The settings required for the three users are as follows:

**Work Directory Example User One**

Mapping file:
```
schlib=z:\sharedlibs\shlib
lib12=z:\userlibs\lib12
```

**Work Directory Example User Two**

Mapping file:
```
schlib=z:\sharedlibs\shlib
lib12=z:\userlibs\lib12
```

**Work Directory Example User Three**

Mapping file:
```
schlib=z:\sharedlibs\shlib
```
User Three will also set:

```
XSTHDPPDIR = c:\temp
```

**Work Directory Architecture Support**

Work Directory is architecture independent.

**Work Directory Applicable Elements**

Work Directory applies to directories.

**Work Directory Propagation Rules**

Not applicable

**Work Directory Syntax Examples**

Following are syntax examples using Work Directory with particular tools or methods. If a tool or method is not listed, Work Directory may not be used with it.

**Work Directory XST Command Line Syntax Example**

Define Work Directory globally with the `set -xsthdpdir` command line option before running the `run` command:

```
set -xsthdpdir directory
```

Work Directory can accept a single path only. You must specify the directory. There is no default.

**Work Directory Project Navigator Syntax Example**


To view Work Directory, select `Edit > Preferences > Processes > Property Display Level > Advanced`.

**XST HDL Constraints**

This section describes Hardware Description Language (HDL) design constraints that can be used with XST. This section discusses the following constraints:

- “Automatic FSM Extraction (FSM_EXTRACT)”
- “Enumerated Encoding (ENUM_ENCODING)”
- “Equivalent Register Removal (EQUIVALENT_REGISTER_REMOVAL)”
- “FSM Encoding Algorithm (FSM_ENCODING)”
- “Mux Extraction (MUX_EXTRACT)”
- “Register Power Up (REGISTER_POWERUP)”
- “Resource Sharing (RESOURCE_SHARING)”
- “Safe Recovery State (SAFE_RECOVERY_STATE)”
- “Safe Implementation (SAFE_IMPLEMENTATION)”
- “Signal Encoding (SIGNAL_ENCODING)”
About XST HDL Constraints

The constraints described in this section apply to FPGA devices, CPLD devices, VHDL, and Verilog. Most of the constraints can be set globally in Project Navigator > Process Properties > HDL Options. The only constraints that cannot be set in Process Properties are:

- “Enumerated Encoding (ENUM_ENCODING)”
- “Safe Recovery State (SAFE_RECOVERY_STATE)”
- “Signal Encoding (SIGNAL_ENCODING)”

Automatic FSM Extraction (FSM_EXTRACT)

Automatic FSM Extraction (FSM_EXTRACT) enables or disables finite state machine extraction and specific synthesis optimizations. In order to set values for the FSM Encoding Algorithm and FSM Flip-Flop Type, Automatic FSM Extraction must be enabled.

Automatic FSM Extraction Architecture Support

Automatic FSM Extraction is architecture independent.

Automatic FSM Extraction Applicable Elements

Automatic FSM Extraction applies globally, or to a VHDL entity, Verilog module, or signal.

Automatic FSM Extraction Propagation Rules

Automatic FSM Extraction applies to the entity, module, or signal to which it is attached.

Automatic FSM Extraction Syntax Examples

Following are syntax examples using Automatic FSM Extraction with particular tools or methods. If a tool or method is not listed, Automatic FSM Extraction may not be used with it.

Automatic FSM Extraction VHDL Syntax Example

Before using Automatic FSM Extraction, declare it with the following syntax:

```vhdl
attribute fsm_extract: string;
```

After declaring Automatic FSM Extraction, specify the VHDL constraint:

```vhdl
attribute fsm_extract of {entity_name|signal_name}: (entity|signal) is "{yes|no}";
```

Automatic FSM Extraction Verilog Syntax Example

Place Automatic FSM Extraction immediately before the module or signal declaration:

```verilog
(* fsm_extract = "{yes|no}" *)
```

Automatic FSM Extraction XCF Syntax Example One

```c"
MODEL "entity_name" fsm_extract={yes|no|true|false};
```

""
Automatic FSM Extraction XCF Syntax Example Two

```vhdl
BEGIN MODEL "entity_name"
  NET "signal_name" fsm_extract={yes|no|true|false};
END;
```

Automatic FSM Extraction XST Command Line Syntax Example

Define Automatic FSM Extraction globally with the `–fsm_extract` command line option of the `run` command:

```
-fsm_extract {yes|no}
```

The default is `yes`.

Automatic FSM Extraction Project Navigator Syntax Example

Set Automatic FSM Extraction (`-fsm_extract`) and FSM Encoding (`-fsm_encoding`) options in `Project Navigator > Process Properties > HDL Options > FSM Encoding Algorithm`. These options are:

- If FSM Encoding Algorithm is set to `None`, and `-fsm_extract` is set to `no`, `-fsm_encoding` does not influence synthesis.
- In all other cases, `-fsm_extract` is set to `yes`, and `-fsm_encoding` is set to the selected value. For more information about `-fsm_encoding`, see “FSM Encoding Algorithm (FSM_ENCODING).”

Enumerated Encoding (ENUM_ENCODING)

Enumerated Encoding (ENUM_ENCODING) applies a specific encoding to a VHDL enumerated type. The value is a string containing space-separated binary codes. You can specify Enumerated Encoding only as a VHDL constraint on the considered enumerated type.

When describing a Finite State Machine (FSM) using an enumerated type for the state register, you may specify a particular encoding scheme with Enumerated Encoding. In order for this encoding to be used by XST, set “FSM Encoding Algorithm (FSM_ENCODING)” to `user` for the considered state register.

Enumerated Encoding Architecture Support

Enumerated Encoding is architecture independent.

Enumerated Encoding Applicable Elements

Enumerated Encoding applies to a type or signal.

Because Enumerated Encoding must preserve the external design interface, XST ignores Enumerated Encoding when it is used on a port.

Enumerated Encoding Propagation Rules

Enumerated Encoding applies to the type or signal to which it is attached.

Enumerated Encoding Syntax Examples

Following are syntax examples using Enumerated Encoding with particular tools or methods. If a tool or method is not listed, Enumerated Encoding may not be used with it.
Chapter 5: XST Design Constraints

Enumerated Encoding VHDL Syntax Example

Specify Enumerated Encoding as a VHDL constraint on the considered enumerated type:

```vhdl
... architecture behavior of example is
type statetype is (ST0, ST1, ST2, ST3);
attribute enum_encoding of statetype : type is "001 010 100 111";
signal statel : statetype;
signal state2 : statetype;
begin
...
```

Enumerated Encoding XCF Syntax Example

```xilinx
BEGIN MODEL "entity_name"
    NET "signal_name" enum_encoding="string";
END;
```

Equivalent Register Removal (EQUIVALENT_REGISTER_REMOVAL)

Equivalent Register Removal (EQUIVALENT_REGISTER_REMOVAL) enables or disables removal of equivalent registers described at the RTL Level. By default, XST does not remove equivalent flip-flops if they are instantiated from a Xilinx® primitive library. Flip-flop optimization includes removing:

- Equivalent flip-flops for FPGA and CPLD devices
- Flip-flops with constant inputs for CPLD devices

This processing increases the fitting success as a result of the logic simplification implied by the flip-flops elimination.

Equivalent Register Removal values are:

- **yes** (default)
  Flip-flop optimization is allowed.

- **no**
  Flip-flop optimization is inhibited. The flip-flop optimization algorithm is time consuming. For fast processing, use **no**.

- **true** (XCF only)
- **false** (XCF only)

Equivalent Register Removal Architecture Support

Equivalent Register Removal is architecture independent.

Equivalent Register Removal Applicable Elements

Equivalent Register Removal applies globally, or to an entity, module, or signal.

Equivalent Register Removal Propagation Rules

Equivalent Register Removal removes equivalent flip-flops and flip-flops with constant inputs.
Equivalent Register Removal Syntax Examples

Following are syntax examples using Equivalent Register Removal with particular tools or methods. If a tool or method is not listed, Equivalent Register Removal may not be used with it.

Equivalent Register Removal VHDL Syntax Example

Before using Equivalent Register Removal, declare it with the following syntax:

```vhdl
attribute equivalent_register_removal: string;
```

After declaring Equivalent Register Removal, specify the VHDL constraint:

```vhdl
attribute equivalent_register_removal of (entity_name|signal_name):
  {signal|entity} is "(yes|no)";
```

Equivalent Register Removal Verilog Syntax Example

Place Equivalent Register Removal immediately before the module or signal declaration:

```verilog
(* equivalent_register_removal = "(yes|no)" *)
```

Equivalent Register Removal XCF Syntax Example One

```cfc
MODEL "entity_name" equivalent_register_removal={yes|no|true|false};
```

Equivalent Register Removal XCF Syntax Example Two

```cfc
BEGIN MODEL "entity_name"
  NET "signal_name" equivalent_register_removal={yes|no|true|false};
END;
```

Equivalent Register Removal XST Command Line Syntax Example

Define Equivalent Register Removal globally with the `-equivalent_register_removal` command line option of the `run` command:

```bash
-equivalent_register_removal {yes|no}
```

The default is `yes`.

Equivalent Register Removal Project Navigator Syntax Example

Define Equivalent Register Removal globally in `Project Navigator > Process Properties > Xilinx-Specific Options > Equivalent Register Removal`.

FSM Encoding Algorithm (FSM_ENCODING)

FSM Encoding Algorithm (FSM_ENCODING) selects the finite state machine coding technique. In order to select a value for the FSM Encoding Algorithm, Automatic FSM Extraction must be enabled.

FSM Encoding Algorithm values are:

- Auto
- One-Hot
- Compact
- Sequential
- Gray
- Johnson
• Speed1
• User

FSM Encoding Algorithm defaults to auto. The best coding technique is automatically selected for each individual state machine.

FSM Encoding Algorithm Architecture Support

FSM Encoding Algorithm is architecture independent.

FSM Encoding Algorithm Applicable Elements

FSM Encoding Algorithm applies globally, or to a VHDL entity, Verilog module, or signal.

FSM Encoding Algorithm Propagation Rules

FSM Encoding Algorithm applies to the entity, module, or signal to which it is attached.

FSM Encoding Algorithm Syntax Examples

Following are syntax examples using FSM Encoding Algorithm with particular tools or methods. If a tool or method is not listed, FSM Encoding Algorithm may not be used with it.

FSM Encoding Algorithm VHDL Syntax Example

Before using FSM Encoding Algorithm, declare it with the following syntax:

```vhdl
attribute fsm_encoding: string;
```

After declaring FSM Encoding Algorithm, specify the VHDL constraint:

```vhdl
attribute fsm_encoding of {entity_name|signal_name}: {entity|signal} is
  "(auto|one-hot
  |compact|sequential|gray|johnson|speed1|user)";
```

The default is auto.

FSM Encoding Algorithm Verilog Syntax Example

Place FSM Encoding Algorithm immediately before the module or signal declaration:

```verilog
(* fsm_encoding = "(auto|one-hot
  |compact|sequential|gray|johnson|speed1|user)" *)
```

The default is auto.

FSM Encoding Algorithm XCF Syntax Example One

```xilinx
MODEL "entity_name" fsm_encoding={auto|one-hot
  |compact|sequential|gray|johnson|speed1|user};
```

FSM Encoding Algorithm XCF Syntax Example Two

```xilinx
BEGIN MODEL "entity_name"
  NET "signal_name" fsm_encoding={auto|one-hot
    |compact|sequential|gray|johnson|speed1|user};
END;
```
FSM Encoding Algorithm XST Command Line Syntax Example

Define FSM Encoding Algorithm globally with the `-fsm_encoding` command line option of the `run` command:

```
-fsm_encoding {auto|one-hot
                      |compact|sequential|gray|johnson|speed1|user}
```

The default is `auto`.

FSM Encoding Algorithm Project Navigator Syntax Example

Set FSM Encoding (`-fsm_encoding`) and Automatic FSM Extraction (`-fsm_extract`) options in `Project Navigator > Process Properties > HDL Options > FSM Encoding Algorithm`.

These options are:

- If the FSM Encoding Algorithm menu is set to `None`, and `-fsm_extract` is set to `no`, `-fsm_encoding` has no influence on the synthesis.
- In all other cases, `-fsm_extract` is set to `yes` and `-fsm_encoding` is set to the value selected in the menu. For more information, see “Automatic FSM Extraction (FSM_EXTRACT)”

Mux Extraction (MUX_EXTRACT)

Mux Extraction (MUX_EXTRACT) enables or disables multiplexer macro inference.

Mux Extraction values are:

- `yes`
- `no`
- `force`
- `true` (XCF only)
- `false` (XCF only)

By default, multiplexer inference is enabled (`yes`). For each identified multiplexer description, based on some internal decision rules, XST actually creates a macro or optimizes it with the rest of the logic. The `force` value overrides those decision rules, and forces XST to create the MUX macro.

Mux Extraction Architecture Support

Mux Extraction is architecture independent.

Mux Extraction Applicable Elements

Mux Extraction applies globally, or to a VHDL entity, a Verilog module, or signal.

Mux Extraction Propagation Rules

Mux Extraction applies to the entity, module, or signal to which it is attached.

Mux Extraction Syntax Examples

Following are syntax examples using Mux Extraction with particular tools or methods. If a tool or method is not listed, Mux Extraction may not be used with it.
Chapter 5: XST Design Constraints

Mux Extraction VHDL Syntax Example
Before using Mux Extraction, declare it with the following syntax:

```vhdl
attribute mux_extract: string;
```

After declaring Mux Extraction, specify the VHDL constraint:

```vhdl
attribute mux_extract of {signal_name|entity_name}: {entity|signal} is "[yes|no|force]";
```

The default is **yes**.

Mux Extraction Verilog Syntax Example
Place Mux Extraction immediately before the module or signal declaration:

```verilog
(* mux_extract = "[yes|no|force]" *)
```

The default is **yes**.

Mux Extraction XCF Syntax Example One

```xilinx
MODEL "entity_name" mux_extract={yes|no|true|false|force};
```

Mux Extraction XCF Syntax Example Two

```xilinx
BEGIN MODEL "entity_name"
  NET "signal_name" mux_extract={yes|no|true|false|force};
END;
```

Mux Extraction XST Command Line Syntax Example
Define Mux Extraction globally with the `-mux_extract` command line option of the `run` command:

```
-run -mux_extract "[yes|no|force]"
```

The default is **yes**.

Mux Extraction Project Navigator Syntax Example
Define Mux Extraction globally in **Project Navigator > Process Properties > HDL Options**.

**Register Power Up (REGISTER_POWERUP)**

XST does not automatically calculate and enforce register power-up values. You must explicitly specify them if needed using Register Power Up (REGISTER_POWERUP). This XST synthesis constraint can be assigned to a VHDL enumerated type, or it may be directly attached to a VHDL signal or a Verilog register node through a VHDL attribute or Verilog meta comment. The value may be a binary string or a symbolic code value.

Register Power Up Architecture Support
Register Power Up applies to the following devices only:

- All CPLD devices
- Spartan-3A

Register Power Up Applicable Elements
Register Power Up applies to signals and types.
Register Power Up Propagation Rules

Register Power Up applies to the signal or type to which it is attached.

Register Power Up Syntax Examples

Following are syntax examples using Register Power Up with particular tools or methods. If a tool or method is not listed, Register Power Up may not be used with it.

Register Power Up VHDL Syntax Example One

The register is defined with a predefined VHDL type such as std_logic_vector. The Register Power Up value is necessarily a binary code.

```vhdl
signal myreg : std_logic_vector (3 downto 0);
attribute register_powerup of myreg : signal is "0001";
```

Register Power Up VHDL Syntax Example Two

The register is defined with an enumerated type (symbolic state machine). Register Power Up is attached to the signal and its value is one of the symbolic states defined. Actual power-up code differs depending on how the state machine is encoded.

```vhdl
type state_type is (s1, s2, s3, s4, s5);
signal state1 : state_type;
```

Register Power Up VHDL Syntax Example Three

Register Power Up is attached to an enumerated type. All registers defined with that type inherit the constraint.

```vhdl
type state_type is (s1, s2, s3, s4, s5);
attribute register_powerup of state_type : type is "s1";
signal state1, state2 : state_type;
```

Register Power Up VHDL Syntax Example Four

For enumerated type objects, the power-up value may also be defined as a binary code. However, if automatic encoding is enabled and leads to a different encoding scheme (in particular a different code width), the power-up value is ignored.

```vhdl
type state_type is (s1, s2, s3, s4, s5);
attribute enum_encoding of state_type : type is "001 011 010 100 111";
attribute register_powerup of state_type : type is "100";
signal state1 : state_type;
```

Register Power Up Verilog Syntax Example

Place Register Power Up immediately before the signal declaration:

```verilog
(* register_powerup = "<value>" *)
```

Register Power Up XCF Syntax Example

```xilinx
BEGIN MODEL "entity_name"
  NET "signal_name" register_powerup="string";
END;
```
Resource Sharing (RESOURCE_SHARING)

Resource Sharing (RESOURCE_SHARING) enables or disables resource sharing of arithmetic operators.

Resource Sharing values are:

- yes (default)
- no
- force
- true (XCF only)
- false (XCF only)

Resource Sharing Architecture Support

Resource Sharing is architecture independent.

Resource Sharing Applicable Elements

Resource Sharing applies globally, or to design elements.

Resource Sharing Propagation Rules

Resource Sharing applies to the entity or module to which it is attached.

Resource Sharing Syntax Examples

Following are syntax examples using Resource Sharing with particular tools or methods. If a tool or method is not listed, Resource Sharing may not be used with it.

Resource Sharing VHDL Syntax Example

Before using Resource Sharing declare it with the following syntax:

```vhdl
attribute resource_sharing: string;
```

After declaring Resource Sharing, specify the VHDL constraint:

```vhdl
attribute resource_sharing of entity_name: entity is "{yes|no}";
```

Resource Sharing Verilog Syntax Example

Place Resource Sharing immediately before the module declaration or instantiation:

```verilog
(* resource_sharing = "{yes|no}" *)
```

Resource Sharing XCF Syntax Example One

```xilinx
MODEL "entity_name" resource_sharing=(yes|no|true|false);
```

Resource Sharing XCF Syntax Example Two

```xilinx
BEGIN MODEL "entity_name"

    NET "signal_name" resource_sharing=(yes|no|true|false);

END;
```
Resource Sharing XST Command Line Syntax Example

Define Resource Sharing globally with the `-resource_sharing` command line option of the run command:

```
-resource_sharing {yes|no}
```

The default is yes.

Resource Sharing Project Navigator Syntax Example

Define Resource Sharing globally in Project Navigator > HDL Options > Resource Sharing.

Safe Recovery State (SAFE_RECOVERY_STATE)

Safe Recovery State (SAFE_RECOVERY_STATE) defines a recovery state for use when a finite state machine (FSM) is implemented in Safe Implementation mode. If the FSM enters an invalid state, XST uses additional logic to force the FSM to a valid recovery state. By implementing FSM in safe mode, XST collects all code not participating in the normal FSM behavior and treats it as illegal.

XST uses logic that returns the FSM synchronously to the:

- Known state
- Reset state
- Power up state
- State you specified using SAFE_RECOVERY_STATE

For more information, see “Safe Implementation (SAFE_IMPLEMENTATION).”

Safe Recovery State Architecture Support

Safe Recovery State is architecture independent.

Safe Recovery State Applicable Elements

Safe Recovery State applies to a signal representing a state register.

Safe Recovery State Propagation Rules

Safe Recovery State applies to a signal to which it is attached.

Safe Recovery State Syntax Examples

Following are syntax examples using Safe Recovery State with particular tools or methods. If a tool or method is not listed, Safe Recovery State may not be used with it.

Safe Recovery State VHDL Syntax Example

Before using Safe Recovery State, declare it with the following syntax:

```
attribute safe_recovery_state: string;
```

After declaring Safe Recovery State, specify the VHDL constraint:

```
attribute safe_recovery_state of {signal_name}: (signal) is "<value>";
```
Safe Recovery State Verilog Syntax Example
Place Safe Recovery State immediately before the signal declaration:

(* safe_recovery_state = "<value>" *)

Safe Recovery State XCF Syntax Example
BEGIN MODEL "entity_name"
    NET "signal_name" safe_recovery_state="<value>";
END;

Safe Implementation (SAFE_IMPLEMENTATION)
Safe Implementation (SAFE_IMPLEMENTATION) implements finite state machines (FSMs) in Safe Implementation mode. In Safe Implementation mode, XST generates additional logic that forces an FSM to a valid state (recovery state) if the FSM enters an invalid state. By default, XST automatically selects \texttt{reset} as the recovery state. If the FSM does not have an initialization signal, XST selects \texttt{power-up} as the recovery state.

Define the recovery state manually with “Safe Recovery State (SAFE_RECOVERY_STATE).”

To activate Safe Implementation in:
- Project Navigator
  Select \texttt{Project Navigator > Process Properties > HDL Options > Safe Implementation}.
- HDL
  Apply Safe Implementation (SAFE_IMPLEMENTATION) to the hierarchical block or signal that represents the state register in the FSM.

Safe Implementation Architecture Support
Safe Implementation is architecture independent.

Safe Implementation Applicable Elements
Safe Implementation applies to an entire design through the XST command line, to a particular block (entity, architecture, component), or to a signal.

Safe Implementation Propagation Rules
Safe Implementation applies to an entity, component, module, or signal to which it is attached.

Safe Implementation Syntax Examples
Following are syntax examples using Safe Implementation with particular tools or methods. If a tool or method is not listed, Safe Implementation, may not be used with it.

Safe Implementation VHDL Syntax Example
Before using Safe Implementation, declare it with the following syntax:

\begin{verbatim}
attribute safe_implementation: string;
\end{verbatim}
After declaring Safe Implementation, specify the VHDL constraint:

```vhdl
attribute safe_implementation of
  (entity_name|component_name|signal_name): (entity|component|signal) is
  "{yes|no}";
```

**Safe Implementation Verilog Syntax Example**

Place Safe Implementation immediately before the module or signal declaration:

```verilog
(* safe_implementation = "{yes|no}" *)
```

**Safe Implementation XCF Syntax Example One**

```vhdl
MODEL "entity_name" safe_implementation={yes|no|true|false};
```

**Safe Implementation XCF Syntax Example Two**

```vhdl
BEGIN MODEL "entity_name"
  NET "signal_name" safe_implementation={yes|no|true|false};
END;
```

**Safe Implementation XST Command Line Syntax Example**

Define Safe Implementation globally with the `-safe_implementation` command line option of the `run` command:

```
-safe_implementation {yes|no}
```

The default is **no**.

**Safe Implementation Project Navigator Syntax Example**

Define Safe Implementation globally in **Project Navigator > HDL Options > Safe Implementation**.

### Signal Encoding (SIGNAL_ENCODING)

Signal Encoding (SIGNAL_ENCODING) selects the coding technique to use for internal signals.

Signal Encoding values are:

- **auto**
  The default. The best coding technique is automatically selected for each individual signal.
- **one-hot**
  Forces the encoding to a one-hot encoding
- **user**
  Forces XST to keep your encoding

**Signal Encoding Architecture Support**

Signal Encoding is architecture independent.

**Signal Encoding Applicable Elements**

Signal Encoding applies globally, or to a VHDL entity, Verilog module, or signal.
Signal Encoding Propagation Rules

Signal Encoding applies to the entity, module, or signal to which it is attached.

Signal Encoding Syntax Examples

Following are syntax examples using Signal Encoding with particular tools or methods. If a tool or method is not listed, Signal Encoding may not be used with it.

Signal Encoding VHDL Syntax Example

Before using Signal Encoding, declare it with the following syntax:

```vhdl
attribute signal_encoding: string;
```

After declaring Signal Encoding, specify the VHDL constraint:

```vhdl
attribute signal_encoding of
{component_name|signal_name|entity_name|label_name}:
{component|signal|entity|label} is "{auto|one-hot|user}";
```

The default is `auto`.

Signal Encoding Verilog Syntax Example

Place Signal Encoding immediately before the signal declaration:

```verilog
(* signal_encoding = "{auto|one-hot|user}" *)
```

The default is `auto`.

Signal Encoding XCF Syntax Example One

```cfn
MODEL "entity_name" signal_encoding = {auto|one-hot|user};
```

Signal Encoding XCF Syntax Example Two

```cfn
BEGIN MODEL "entity_name"

  NET "signal_name" signal_encoding = {auto|one-hot|user};

END;
```

Signal Encoding XST Command Line Syntax Example

Define Signal Encoding globally with the `-signal_encoding` command line option of the `run` command:

```bash
-signal_encoding {auto|one-hot|user}
```

The default is `auto`.

XST FPGA Constraints (Non-Timing)

This section describes FPGA Hardware Description Language (HDL) options. These options apply only to FPGA devices. These options do not apply to CPLD devices.

In many cases, a particular constraint can be applied globally to an entire entity or model, or alternatively, it can be applied locally to individual signals, nets or instances. See Table 5-1, “XST-Specific Non-Timing Options,” and Table 5-2, “XST-Specific Non-Timing Options: XST Command Line Only,” for valid constraint targets.

Automatic Incremental Synthesis (`-automatic_incremental_synthesis`) instructs XST to automatically run in incremental synthesis mode. In this mode, XST recompiles
only the modules that have changed since the last compile. Use the no value to recompile the entire design.

Define Automatic Incremental Synthesis globally with the –automatic_incremental_synthesis option of the run command. Following is the basic syntax:

-automatically_incremental_synthesis {yes|no}

The default is yes.


This section discusses the following constraints:

- “Asynchronous to Synchronous (ASYNC_TO_SYNC)”
- “Automatic BRAM Packing (AUTO_BRAM_PACKING)”
- “BRAM Utilization Ratio (BRAM_UTILIZATION_RATIO)”
- “Buffer Type (BUFFER_TYPE)”
- “Extract BUFGCE (BUFGCE)”
- “Cores Search Directories (–sd)”
- “Decoder Extraction (DECODER_EXTRACT)”
- “DSP Utilization Ratio (DSP_UTILIZATION_RATIO)”
- “FSM Style (FSM_STYLE)”
- “Power Reduction (POWER)”
- “Read Cores (READ_CORES)”
- “Resynthesize (RESYNTHESIZE)”
- “Incremental Synthesis (INCREMENTAL_SYNTHESIS)”
- “Logical Shifter Extraction (SHIFT_EXTRACT)”
- “LUT Combining (LC)”
- “Map Logic on BRAM (BRAM_MAP)”
- “Max Fanout (MAX_FANOUT)”
- “Move First Stage (MOVE_FIRST_STAGE)”
- “Move Last Stage (MOVE_LAST_STAGE)”
- “Multiplier Style (MULT_STYLE)”
- “Mux Style (MUX_STYLE)”
- “Number of Global Clock Buffers (–bufg)”
- “Number of Regional Clock Buffers (–bufr)”
- “Optimize Instantiated Primitives (OPTIMIZE_PRIMITIVES)”
- “Pack I/O Registers Into IOBs (IOB)”
- “Priority Encoder Extraction (PRIORITY_EXTRACT)”
- “RAM Extraction (RAM_EXTRACT)”
- “RAM Style (RAMSTYLE)”
- “Reduce Control Sets (REDUCE_CONTROL_SETS)”
- “Register Balancing (REGISTER_BALANCING)”
- “Register Duplication (REGISTER_DUPLICATION)”
Asynchronous to Synchronous (ASYNC_TO_SYNC)

Asynchronous to Synchronous (ASYNC_TO_SYNC) allows you to replace Asynchronous Set/Reset signals with Synchronous signals throughout the entire design. This allows absorption of registers by DSP48 and BRAMs, thereby improving quality of results. In addition, this feature may have a positive impact on power optimization.

Although XST can place FSMs on BRAMs, in most cases an FSM has an Asynchronous Set/Reset signal, which does not allow FSM implementation on BRAMs. ASYNC_TO_SYNC allows you to more easily place FSMs on BRAMs, by eliminating the need to manually change the design.

Replacing Asynchronous Set/Reset signals by Synchronous signals makes the generated NGC netlist NOT equivalent to the initial RTL description. You must ensure that the synthesized design satisfies the initial specification. XST issues the following warning:

**WARNING:** You have requested that asynchronous control signals of sequential elements be treated as if they were synchronous. If you haven't done so yet, please carefully review the related documentation material. If you have opted to asynchronously control flip-flop initialization, this feature allows you to better explore the possibilities offered by the Xilinx solution without having to go through a painful rewriting effort. However, be well aware that the synthesis result, while providing you with a good way to assess final device usage and design performance, is not functionally equivalent to your HDL description. As a result, you will not be able to validate your design by comparison of pre-synthesis and post-synthesis simulation results. Please also note that in general we strongly recommend synchronous flip-flop initialization.

Asynchronous to Synchronous Architecture Support

Asynchronous to Synchronous applies to all FPGA devices. Asynchronous to Synchronous does not apply to CPLD devices.
Asynchronous to Synchronous Applicable Elements

Asynchronous to Synchronous applies to the entire design.

Asynchronous to Synchronous Propagation Rules

Not applicable

Asynchronous to Synchronous Syntax Examples

Following are syntax examples using Asynchronous to Synchronous with particular tools or methods. If a tool or method is not listed, Asynchronous to Synchronous may not be used with it.

Asynchronous to Synchronous XST Command Line Syntax Example

Define Asynchronous to Synchronous globally with the `-async_to_sync` command line option of the `run` command:

```
-async_to_sync {yes|no}
```

The default is `no`.

Asynchronous to Synchronous Project Navigator Syntax Example

Define Asynchronous to Synchronous globally with `Project Navigator > Process Properties > HDL Options > Asynchronous to Synchronous`.

Automatic BRAM Packing (AUTO_BRAM_PACKING)

Automatic BRAM Packing (AUTO_BRAM_PACKING) allows you to pack two small BRAMs in a single BRAM primitive as dual-port BRAM. XST packs BRAMs together only if they are situated in the same hierarchical level.

Automatic BRAM Packing Architecture Support

Automatic BRAM Packing applies to all FPGA devices. Automatic BRAM Packing does not apply to CPLD devices.

Automatic BRAM Packing Applicable Elements

Automatic BRAM Packing applies to the entire design.

Automatic BRAM Packing Propagation Rules

Not applicable

Automatic BRAM Packing Syntax Examples

Following are syntax examples using Automatic BRAM Packing with particular tools or methods. If a tool or method is not listed, Automatic BRAM Packing may not be used with it.

Automatic BRAM Packing XST Command Line Syntax Example

Define Automatic BRAM Packing globally with the `-auto_bram_packing` command line option of the `run` command:

```
-auto_bram_packing {yes|no}
```
Chapter 5: XST Design Constraints

The default is \textit{no}.

**Automatic BRAM Packing Project Navigator Syntax Example**

Define Automatic BRAM Packing globally with \texttt{Project Navigator > Process Properties > Automatic BRAM Packing}.

**BRAM Utilization Ratio (BRAM\_UTILIZATION\_RATIO)**

BRAM Utilization Ratio (BRAM\_UTILIZATION\_RATIO) defines the number of BRAM blocks that XST must not exceed during synthesis. BRAMs in the design may come not only from BRAM inference processes, but from instantiation and BRAM mapping optimizations. You may isolate an RTL description of logic in a separate block, and then ask XST to map this logic to BRAM. For more information, see “Mapping Logic Onto Block RAM.”

Instantiated BRAMs are the primary candidates for available BRAM resources. The inferred RAMs are placed on the remaining BRAM resources. However, if the number of instantiated BRAMs exceeds the number of available resources, XST does not modify the instantiations and implement them as block RAMs. The same behavior occurs if you force specific RAMs to be implemented as BRAMs. If there are no resources, XST respects user constraints, even if the number of BRAM resources is exceeded.

If the number of user-specified BRAMs exceeds the number of available BRAM resources on the target FPGA device, XST issues a warning, and uses only available BRAM resources on the chip for synthesis. However, you may disable automatic BRAM resource management by using value \texttt{-1}. This can be used to see the number of BRAMs XST can potentially infer for a specific design.

You may experience significant synthesis time if the number of BRAMs in the design significantly exceeds the number of available BRAMs on the target FPGA device (hundreds of BRAMs). This may happen due to a significant increase in design complexity when all non-fittable BRAMs are converted to distributed RAMs.

**BRAM Utilization Ratio Architecture Support**

BRAM Utilization Ratio applies to all FPGA devices. BRAM Utilization Ratio does not apply to CPLD devices.

**BRAM Utilization Ratio Applicable Elements**

BRAM Utilization Ratio applies to the entire design.

**BRAM Utilization Ratio Propagation Rules**

Not applicable

**BRAM Utilization Ratio Syntax Examples**

Following are syntax examples using BRAM Utilization Ratio with particular tools or methods. If a tool or method is not listed, BRAM Utilization Ratio may not be used with it.
BRAM Utilization Ratio XST Command Line Syntax Examples

Define BRAM Utilization Ratio globally with the \texttt{bram_utilization_ratio} command line option of the \texttt{run} command:

\begin{verbatim}
-bram_utilization_ratio <integer>[\%][\#]
\end{verbatim}

\textit{where}
\begin{itemize}
  \item <integer> range is [-1 to 100] when \% is used or both \% and \# are omitted.
  \item The default is 100.
\end{itemize}

BRAM Utilization Ratio XST Command Line Syntax Example One

\begin{verbatim}
-bram_utilization_ratio 50
\end{verbatim}

means 50\% of BRAMs blocks in the target device.

BRAM Utilization Ratio XST Command Line Syntax Example Two

\begin{verbatim}
-bram_utilization_ratio 50%
\end{verbatim}

means 50\% of BRAMs blocks in the target device.

BRAM Utilization Ratio XST Command Line Syntax Example Three

\begin{verbatim}
-bram_utilization_ratio 50#
\end{verbatim}

means 50 BRAMs blocks.

There must be no space between the integer value and the percent (\%) or pound (\#) characters.

In some situations, you can disable automatic BRAM resource management (for example, to see how many BRAMs XST can potentially infer for a specific design). To disable automatic resource management, specify -1 (or any negative value) as a constraint value.

BRAM Utilization Ratio Project Navigator Syntax Example

Define globally in \texttt{Project Navigator > Process Properties > Synthesis Options > BRAM Utilization Ratio}.

In Project Navigator, you can define the value of BRAM Utilization Ratio only as a percentage. The definition of the value in the form of absolute number of BlockRAMs is not supported.

\textbf{Buffer Type (BUFFER\_TYPE)}

Buffer Type (BUFFER\_TYPE) is a new name for CLOCK\_BUFFER. Since CLOCK\_BUFFER will become obsolete in future releases, Xilinx recommends that you use this new name. BUFFER\_TYPE selects the type of buffer to be inserted on the input port or internal net. The \texttt{bufr} value is supported for Virtex-4 and Virtex-5 devices only.

\textbf{Buffer Type Architecture Support}

Buffer Type applies to all FPGA devices. Buffer Type does not apply to CPLD devices.

\textbf{Buffer Type Applicable Elements}

Buffer Type applies to signals.
Chapter 5: XST Design Constraints

Buffer Type Propagation Rules

Buffer Type applies to the signal to which it is attached.

Buffer Type Syntax Examples

Following are syntax examples using Buffer Type with particular tools or methods. If a tool or method is not listed, Buffer Type may not be used with it.

Buffer Type VHDL Syntax Example

Before using Buffer Type, declare it with the following syntax:

```vhdl
attribute buffer_type: string;
```

After declaring Buffer Type, specify the VHDL constraint:

```vhdl
attribute buffer_type of signal_name: signal is
"{bufgdll|ibufg|bufgp|ibuf|bufr|none}";
```

Buffer Type Verilog Syntax Example

Place Buffer Type immediately before the signal declaration:

```verilog
(* buffer_type = "{bufgdll|ibufg|bufgp|ibuf|bufr|none}" *)
```

Buffer Type XCF Syntax Example

```xcf
BEGIN MODEL "entity_name"
  NET "signal_name"
    buffer_type=(bufgdll|ibufg|bufgp|ibuf|bufr|none);
  END;
```

Extract BUFGCE (BUFGCE)

Extract BUFGCE (BUFGCE) implements BUFGMUX functionality by inferring a BUFGMUX primitive. This operation reduces the wiring. Clock and clock enable signals are driven to \( n \) sequential components by a single wire.

Extract BUFGCE must be attached to the primary clock signal.

Extract BUFGCE values are:

- **yes**
- **no**

Extract BUFGCE is accessible through Hardware Description Language (HDL) code. If `bufgce=yes`, XST implements BUFGMUX functionality if possible. All flip-flops must have the same clock enable signal.

Extract BUFGCE Architecture Support

Extract BUFGCE applies to the following FPGA devices only:

- Spartan-3
- Spartan-3E
- Spartan-3A
- Spartan-3A D
- Virtex-II
- Virtex-II Pro
- Virtex-4
- Virtex-5

Extract BUFGCE does not apply to CPLD devices.

Extract BUFGCE Applicable Elements

Extract BUFGCE applies to clock signals.

Extract BUFGCE Propagation Rules

Extract BUFGCE applies to the signal to which it is attached.

Extract BUFGCE Syntax Examples

Following are syntax examples using Extract BUFGCE with particular tools or methods. If a tool or method is not listed, Extract BUFGCE may not be used with it.

Extract BUFGCE VHDL Syntax Example
Before using Extract BUFGCE, declare it with the following syntax:

```vhdl
attribute bufgce : string;
```

After declaring Extract BUFGCE, specify the VHDL constraint:

```vhdl
attribute bufgce of signal_name : signal is "{yes|no}";
```

Extract BUFGCE Verilog Syntax Example
Place Extract BUFGCE immediately before the signal declaration:

```verilog
(* bufgce = "{yes|no}" *)
```

Extract BUFGCE XCF Syntax Example

```xchp
BEGIN MODEL "entity_name"
  NET "primary_clock_signal" bufgce={yes|no|true|false};
END;
```

Cores Search Directories (–sd)

Cores Search Directories (–sd) tells XST to look for cores in directories other than the default. By default XST searches for cores in the directory specified in the -ifn option.

Cores Search Directories Architecture Support

Cores Search Directories applies to all FPGA devices. Cores Search Directories does not apply to CPLD devices.

Cores Search Directories Applicable Elements

Cores Search Directories applies globally.

Cores Search Directories Propagation Rules

Not applicable
Cores Search Directories Syntax Examples

Following are syntax examples using Cores Search Directories with particular tools or methods. If a tool or method is not listed, Cores Search Directories may not be used with it.

Cores Search Directories XST Command Line Syntax Example

Define Cores Search Directories globally with the –sd command line option of the run command. Allowed values are names of directories. For more information, see “Names With Spaces in Command Line Mode.”

- sd (directory_path [directory_path])

There is no default.

Cores Search Directories Project Navigator Syntax Example

Define Cores Search Directories globally in Project Navigator > Process Properties > Synthesis Options > Cores Search Directory.

Decoder Extraction (DECODER_EXTRACT)

Decoder Extraction (DECODER_EXTRACT) enables or disables decoder macro inference.

Decoder Extraction Architecture Support

Decoder Extraction applies to all FPGA devices. Decoder Extraction does not apply to CPLD devices.

Decoder Extraction Applicable Elements

Decoder Extraction applies globally or to an entity, module or signal.

Decoder Extraction Propagation Rules

When attached to a net or signal, Decoder Extraction applies to the attached signal.

When attached to an entity or module, Decoder Extraction is propagated to all applicable elements in the hierarchy within the entity or module.

Decoder Extraction Syntax Examples

Following are syntax examples using Decoder Extraction with particular tools or methods. If a tool or method is not listed, Decoder Extraction may not be used with it.

Decoder Extraction VHDL Syntax Example

Before using Decoder Extraction, declare it with the following syntax:

attribute decoder_extract: string;

After declaring Decoder Extraction, specify the VHDL constraint:

attribute decoder_extract of {entity_name|signal_name}: (entity|signal) is "(yes|no)";

Decoder Extraction Verilog Syntax Example

Place Decoder Extraction immediately before the module or signal declaration:

(* decoder_extract "(yes|no)" *)
Decoder Extraction XCF Syntax Example One

```
MODEL "entity_name" decoder_extract={yes|no|true|false};
```

Decoder Extraction XCF Syntax Example Two

```
BEGIN MODEL "entity_name"
    NET "signal_name" decoder_extract={yes|no|true|false};
END;
```

Decoder Extraction XST Command Line Syntax Example

Define Decoder Extraction globally with the `-decoder_extract` command line option of the `run` command:

```
-run -decoder_extract {yes|no}
```

The default is `yes`.

Decoder Extraction Project Navigator Syntax Example

Define Decoder Extraction globally in `Project Navigator > Process Properties > HDL Options > Decoder Extraction`.

Decoder Extraction values are:

- `yes` (default)
- `no` (check box in not checked)

DSP Utilization Ratio (DSP_UTILIZATION_RATIO)

DSP Utilization Ratio (DSP_UTILIZATION_RATIO) defines the number of DSP slices (in absolute number or percent of slices) that XST must not exceed during synthesis optimization. The default is 100% of the target device.

DSP slices in the design may come not only from DSP inference processes, but also from instantiation. Instantiated DSP slices are the primary candidates for available DSP resources. The inferred DSPs are placed on the remaining DSP resources. If the number of instantiated DSPs exceeds the number of available resources, XST does not modify the instantiations and implement them as block DSP slices. The same behavior occurs if you force specific macro implementation to be implemented as DSP slices by using the “Use DSP48 (USE_DSP48)” constraint. If there are no resources, XST respects user constraints even if the number of DSP slices is exceeded.

If the number of user-specified DSP slices exceeds the number of available DSP resources on the target FPGA device, XST issues a warning, and uses only available DSP resources on the chip for synthesis.

You can disable automatic DSP resource management (for example, to see how many DSPs XST can potentially infer for a specific design) by specifying `-1` (or any negative value) as a constraint value.
DSP Utilization Ratio Architecture Support

DSP Utilization Ratio applies to the following FPGA devices only:

- Spartan-3A D
- Virtex-4
- Virtex-5

DSP Utilization Ratio does not apply to CPLD devices.

DSP Utilization Ratio Applicable Elements

DSP Utilization Ratio applies globally.

DSP Utilization Ratio Propagation Rules

Not applicable

DSP Utilization Ratio Syntax Examples

Following are syntax examples using DSP Utilization Ratio with particular tools or methods. If a tool or method is not listed, DSP Utilization Ratio may not be used with it.

DSP Utilization Ratio XST Command Line Syntax Example

Define DSP Utilization Ratio globally with the `-dsp_utilization_ratio` command line option of the `run` command:

```
-dsp_utilization_ratio number[|%|#]
```

where

- `<integer>` range is [-1 to 100] when % is used or the both % and # are omitted.

To specify a percent of total slices use %. To specify an absolute number of slices use #. The default is %. For example:

- To specify 50% of DSP blocks of the target device enter the following:
  `-dsp_utilization_ratio 50`
- To specify 50% of DSP blocks of the target device enter the following:
  `-dsp_utilization_ratio 50%`
- To specify 50 DSP blocks enter the following:
  `-dsp_utilization_ratio 50#`

There must be no space between the integer value and the percent (%) or pound (#) characters.

DSP Utilization Ratio Project Navigator Syntax Example


In Project Navigator, you can define the value of DSP Utilization Ratio only as a percentage. You can not define the value as an absolute number of slices.
FSM Style (FSM_STYLE)

FSM Style (FSM_STYLE) can make large FSMs more compact and faster by implementing them in the block RAM resources provided in Virtex™ and later technologies. Use FSM_STYLE to direct XST to use block RAM resources rather than LUTs (default) to implement FSMs. FSM_STYLE is both a global and a local constraint.

FSM Style Architecture Support

FSM Style applies to all FPGA devices. FSM Style does not apply to CPLD devices.

FSM Style Applicable Elements

FSM Style applies globally, or to a VHDL entity, Verilog module, or signal.

FSM Style Propagation Rules

FSM Style applies to the entity, module, or signal to which it is attached.

FSM Style Syntax Examples

Following are syntax examples using FSM Style with particular tools or methods. If a tool or method is not listed, FSM Style may not be used with it.

FSM Style VHDL Syntax Example

Before using FSM_STYLE, declare it with the following syntax:

```vhdl
attribute fsm_style: string;
```

After declaring FSM_STYLE, specify the VHDL constraint:

```vhdl
attribute fsm_style of {entity_name|signal_name}: {entity|signal} is 
  "{lut|bram}";
```

The default is `lut`.

FSM Style Verilog Syntax Example

Place FSM_STYLE immediately before the instance, module, or signal declaration:

```verilog
(* fsm_style = "{lut|bram}" *)
```

FSM Style XCF Syntax Example One

```xert
MODEL "entity_name" fsm_style = {lut|bram};
```

FSM Style XCF Syntax Example Two

```xert
BEGIN MODEL "entity_name"

   NET "signal_name" fsm_style = {lut|bram};

END;
```

FSM Style XCF Syntax Example Three

```xert
BEGIN MODEL "entity_name"

   INST "instance_name" fsm_style = {lut|bram};

END;
```
Chapter 5: XST Design Constraints

FSM Style Project Navigator Syntax Example

Define FSM Style globally in Project Navigator > Process Properties > Synthesis Options > FSM Style.

Power Reduction (POWER)

Power Reduction (POWER) instructs XST to optimize the design to consume as little power as possible. Macro processing decisions are made to implement functions in a manner than uses minimal power. Although Power Reduction is allowed in both AREA and SPEED modes, it may negatively impact the final overall area and speed of the design.

In the current release, power optimization done by XST is dedicated to DSP48 and BRAM blocks.

XST supports two BRAM optimization methods:

- Method One does not significantly impact area and speed. Method One is used by default when power optimization is enabled.
- Method Two saves more power, but may significantly impact area and speed.

Both methods can be controlled by using the “RAM Style (RAM_STYLE)” constraint with `block_power1` for Method One and `block_power2` for Method Two.

In some situations, XST may issue an HDL Advisor message giving you tips on how to improve your design. For example, if XST detects that Read First mode is used for BRAM, XST recommends that you use Write First or No Change modes.

Power Reduction Architecture Support

Power Reduction applies to Virtex-4 and Virtex-5 devices only. Power Reduction does not apply to CPLD devices.

Power Reduction Applicable Elements

Apply Power Reduction to:

- A component or entity (VHDL)
- A model or label (instance) (Verilog)
- A model or INST (in model) (XCF)
- The entire design (XST command line)

Power Reduction Propagation Rules

Power Reduction applies to the entity, module, or signal to which it is attached.

Power Reduction Syntax Examples

Following are syntax examples using Power Reduction with particular tools or methods. If a tool or method is not listed, Power Reduction may not be used with it.

Power Reduction VHDL Syntax Example

Before using Power Reduction, declare it with the following syntax:

```vhdl
attribute power: string;
```
After declaring Power Reduction, specify the VHDL constraint:

```vhdl
attribute power of {component name|entity_name} : {component|entity} is "{yes|no}";
```

The default is `no`.

**Power Reduction Verilog Syntax Example**

Place Power Reduction immediately before the module declaration or instantiation:

```verilog
(* power = "{yes|no}" *)
```

The default is `no`.

**Power Reduction XCF Syntax Example**

```cfl
MODEL *entity_name* power = {yes|no|true|false};
```

The default is `false`.

**Power Reduction XST Command Line Syntax Example**

Define Power Reduction globally with the `-power` command line option of the `run` command:

```bash
-power {yes|no}
```

The default is `no`.

**Power Reduction Project Navigator Syntax Example**

Specify Power Reduction globally in Project Navigator > Process Properties > Synthesis Options > Power Reduction.

---

### Read Cores (READ_CORES)

Use Read Cores (READ_CORES) to enable or disable the ability of XST to read Electronic Data Interchange Format (EDIF) or NGC core files for timing estimation and device utilization control. By reading a specific core, XST is better able to optimize logic around the core, since it sees how the logic is connected. However, in some cases the Read Cores operation must be disabled in XST in order to obtain the desired results. For example, the PCI core must not be visible to XST, since the logic directly connected to the PCI core must be optimized differently as compared to other cores. Read Cores allows you to enable or disable read operations on a core by core basis.

For more information, see “Cores Processing.”

Read Cores has three possible values:

- **no** (*false*)
  - Disables cores processing

- **yes** (*true*)
  - Enables cores processing, but maintains the core as a black box and does not further incorporate the core into the design

- **optimize**
  - Enables cores processing, and merges the core’s netlist into the overall design. This value is available through the XST command line mode only.
Chapter 5: XST Design Constraints

Read Cores Architecture Support

Read Cores applies to all FPGA devices. Read Cores does not apply to CPLD devices.

Read Cores Applicable Elements

Since Read Cores can be used with “BoxType (BOX_TYPE)” the set of objects on which the both constraints can be applied must be the same.

Apply Read Cores to:

- A component or entity (VHDL)
- A model or label (instance) (Verilog)
- A model or INST (in model) (XCF)
- The entire design (XST command line)

If Read Cores is applied to at least a single instance of a block, then Read Cores is applied to all other instances of this block for the entire design.

Read Cores Propagation Rules

Not applicable

Read Cores Syntax Examples

Following are syntax examples using Read Cores with particular tools or methods. If a tool or method is not listed, Read Cores may not be used with it.

Read Cores VHDL Syntax Example

Before using Read Cores, declare it with the following syntax:

```attribute read_cores: string;```

After declaring Read Cores, specify the VHDL constraint:

```attribute read_cores of (component_name|entity_name) : {component|entity} is "(yes|no|optimize)";```

The default is yes.

Read Cores Verilog Syntax Example

Place Read Cores immediately before the module declaration or instantiation:

```(* read_cores = "(yes|no|optimize)" *)```

The default is yes.

Read Cores XCF Syntax Example One

```MODEL "entity_name" read_cores = {yes|no|true|false|optimize};```

Read Cores XCF Syntax Example Two

```BEGIN MODEL "entity_name"
   INST "instance_name" read_cores = {yes|no|true|false|optimize};
END;```

The default is yes.
Resynthesize (RESYNTHESIZE)

Resynthesize (RESYNTHESIZE) forces or prevents resynthesis of groups created by the "Incremental Synthesis (INCREMENTAL_SYNTHESIS)" constraint.

Resynthesize values are:
- yes
- no
- true (XCF only)
- false (XCF only)

There is no global option.

Resynthesize Architecture Support

Resynthesize applies to all FPGA devices. Resynthesize does not apply to CPLD devices.

Resynthesize Applicable Elements

Resynthesize applies to design elements only.

Resynthesize Propagation Rules

Resynthesize applies to the entity or module to which it is attached.

Resynthesize Syntax Examples

Following are syntax examples using Resynthesize with particular tools or methods. If a tool or method is not listed, Resynthesize may not be used with it.

Resynthesize VHDL Syntax Example
Before using Resynthesize declare it with the following syntax:

```vhdl
attribute resynthesize: string;
```

After declaring Resynthesize, specify the VHDL constraint:

```vhdl
attribute resynthesize of entity_name: entity is "(yes|no)";
```

Resynthesize Verilog Syntax Example
Place Resynthesize immediately before the module declaration or instantiation:

```verilog
(* resynthesize = "(yes|no)" *)
```

Resynthesize XCF Syntax Example

```xilinx
MODEL "entity_name" resynthesize=(yes|no);
```
Incremental Synthesis (INCREMENTAL_SYNTHESIS)

Incremental Synthesis (INCREMENTAL_SYNTHESIS) controls the decomposition of a design into several subgroups. This can be applied on a VHDL entity or Verilog module so that XST generates a single and separate NGC file for it and its descendents. For more information, see “Partitions.”

Incremental Synthesis is not accessible from Synthesize > XST Process Properties. Incremental Synthesist is available only through:

- VHDL attributes
- Verilog meta comments
- XST constraint file

Incremental Synthesis Architecture Support

Incremental Synthesis applies to all FPGA devices. Incremental Synthesis does not apply to CPLD devices.

Incremental Synthesis Applicable Elements

Incremental Synthesis applies to a VHDL entity or Verilog module.

Incremental Synthesis Propagation Rules

Incremental Synthesis applies to the entity or module to which it is attached.

Incremental Synthesis Syntax Examples

Following are syntax examples using Incremental Synthesis with particular tools or methods. If a tool or method is not listed, Incremental Synthesis may not be used with it.

Incremental Synthesis VHDL Syntax Example

Before using Incremental Synthesis declare it with the following syntax:

```vhdl
attribute incremental_synthesis: string;
```

After declaring Incremental Synthesis, specify the VHDL constraint:

```vhdl
attribute incremental_synthesis of entity_name: entity is "(yes|no)";
```

Incremental Synthesis Verilog Syntax Example

Place Incremental Synthesis immediately before the module declaration or instantiation:

```verilog
(* incremental_synthesis = "(yes|no)" *)
```

Incremental Synthesis XCF Syntax Example

```xcf
MODEL "entity_name" incremental_synthesis=(yes|no);
```
Logical Shifter Extraction (SHIFT_EXTRACT)

Logical Shifter Extraction (SHIFT_EXTRACT) enables or disables logical shifter macro inference.

Logical Shifter Extraction values are:

- **yes** (default)
- **no**
- **true** (XCF only)
- **false** (XCF only)

Logical Shifter Extraction Architecture Support

Logical Shifter Extraction applies to all FPGA devices. Logical Shifter Extraction does not apply to CPLD devices.

Logical Shifter Extraction Applicable Elements

Logical Shifter Extraction applies globally, or to design elements and nets.

Logical Shifter Extraction Propagation Rules

Logical Shifter Extraction applies to the entity, module, or signal to which it is attached.

Logical Shifter Extraction Syntax Examples

Following are syntax examples using Logical Shifter Extraction with particular tools or methods. If a tool or method is not listed, Logical Shifter Extraction may not be used with it.

Logical Shifter Extraction VHDL Syntax Example

Before using Logical Shifter Extraction declare it with the following syntax:

```vhdl
attribute shift_extract: string;
```

After declaring Logical Shifter Extraction, specify the VHDL constraint:

```vhdl
attribute shift_extract of {entity_name|signal_name}: {signal|entity} is "{yes|no}";
```

Logical Shifter Extraction Verilog Syntax Example

Place Logical Shifter Extraction immediately before the module or signal declaration:

```verilog
(* shift_extract = "{yes|no}" *)
```

Logical Shifter Extraction XCF Syntax Example One

```xcf
MODEL "entity_name" shift_extract={yes|no|true|false};
```

Logical Shifter Extraction XCF Syntax Example Two

```xcf
BEGIN MODEL "entity_name"

    NET "signal_name" shift_extract={yes|no|true|false};

END;
```
Logical Shifter Extraction XST Command Line Syntax Example
Define Logical Shifter Extraction globally with the `shift_extract` command line option of the `run` command:

```
-shift_extract {yes|no}
```

The default is `yes`.

Logical Shifter Extraction Project Navigator Syntax Example
Define Logical Shifter Extraction globally `Project Navigator > Process Properties > HDL Options > Logical Shifter Extraction`.

LUT Combining (LC)
LUT Combining (LC) enables the merging of LUT pairs with common inputs into single dual-output LUT6s in order to improve design area. This optimization process may reduce design speed.

LUT Combining supports three values:

- **auto**
  XST tries to make a tradeoff between area and speed.
- **area**
  XST performs maximum LUT combining to provide as small an implementation as possible.
- **off**
  Disables LUT combining.

LUT Combining Architecture Support
LUT Combining applies to FPGA Virtex-5 devices only. LUT Combining does not apply to CPLD devices.

LUT Combining Applicable Elements
LUT Combining applies globally.

LUT Combining Propagation Rules
Not applicable

LUT Combining Syntax Examples
Following are syntax examples using LUT Combining with particular tools or methods. If a tool or method is not listed, LUT Combining may not be used with it.

LUT Combining XST Command Line Syntax Example
Define LUT Combining globally with the `-lc` command line option of the `run` command:

```
-lc {auto|area|off}
```

The default is `off`.
LUT Combining Project Navigator Syntax Example
Define LUT Combining globally in Project Navigator > Process Properties > Xilinx-
Specific Options > LUT Combining.

Map Logic on BRAM (BRAM_MAP)

Map Logic on BRAM (BRAM_MAP) is used to map an entire hierarchical block on the
block RAM resources available in Virtex and later technologies.

Map Logic on BRAM values are:
- yes
- no (default)

Map Logic on BRAM is both a global and a local constraint. For more information, see
“Mapping Logic Onto Block RAM.”

Map Logic on BRAM Architecture Support

Map Logic on BRAM applies to all FPGA devices. Map Logic on BRAM does not apply to
CPLD devices.

Map Logic on BRAM Applicable Elements

Map Logic on BRAM applies to BRAMs.

Map Logic on BRAM Propagation Rules

Isolate the logic (including output register) to be mapped on RAM in a separate
hierarchical level. Logic that does not fit on a single block RAM is not mapped. Ensure that
the whole entity fits, not just part of it.

The attribute BRAM_MAP is set on the instance or entity. If no block RAM can be inferred,
the logic is passed to Global Optimization, where it is optimized. The macros are not
inferred. Be sure that XST has mapped the logic.

Map Logic on BRAM Syntax Examples

Following are syntax examples using Map Logic on BRAM with particular tools or
methods. If a tool or method is not listed, Map Logic on BRAM may not be used with it.

Map Logic on BRAM VHDL Syntax Example
Before using Map Logic on BRAM, declare it with the following syntax:

    attribute bram_map: string;

After declaring Map Logic on BRAM, specify the VHDL constraint:

    attribute bram_map of component_name: component is "(yes|no)";

Map Logic on BRAM Verilog Syntax Example
Place Map Logic on BRAM immediately before the module declaration or instantiation:

    (* bram_map = "(yes|no)" *)

Map Logic on BRAM XCF Syntax Example One

    MODEL "entity_name" bram_map = {yes|no|true|false};
Map Logic on BRAM XCF Syntax Example Two

BEGIN MODEL "entity_name"
    INST "instance_name" bram_map = (yes|no|true|false);
END;

Max Fanout (MAX_FANOUT)

Max Fanout (MAX_FANOUT) limits the fanout of nets or signals. The value is an integer. Default values are shown in Table 5-4, “Max Fanout Default Values.” Max Fanout is both a global and a local constraint.

Table 5-4: Max Fanout Default Values

<table>
<thead>
<tr>
<th>Devices</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Virtex, Virtex-E</td>
<td>100</td>
</tr>
<tr>
<td>Spartan-II, Spartan-IIIE</td>
<td>100</td>
</tr>
<tr>
<td>Spartan-3, Spartan-3E, Spartan-3A, Spartan-3A D</td>
<td>500</td>
</tr>
<tr>
<td>Virtex-II, Virtex-II Pro</td>
<td>500</td>
</tr>
<tr>
<td>Virtex-4</td>
<td>500</td>
</tr>
<tr>
<td>Virtex-5</td>
<td>100000 (One Hundred Thousand)</td>
</tr>
</tbody>
</table>

Large fanouts can cause routability problems. XST tries to limit fanout by duplicating gates or by inserting buffers. This limit is not a technology limit but a guide to XST. It may happen that this limit is not exactly respected, especially when this limit is small (less than 30).

In most cases, fanout control is performed by duplicating the gate driving the net with a large fanout. If the duplication cannot be performed, buffers are inserted. These buffers are protected against logic trimming at the implementation level by defining a “Keep (KEEP)” attribute in the NGC file.

If the register replication option is set to no, only buffers are used to control fanout of flip-flops and latches.

Max Fanout is global for the design, but you can control maximum fanout independently for each entity or module or for given individual signals by using constraints.

If the actual net fanout is less than the Max Fanout value, XST behavior depends on how Max Fanout is specified.

- If the value of Max Fanout is set in Project Navigator, in the command line, or is attached to a specific hierarchical block, XST interprets its value as a guidance.
- If Max Fanout is attached to a specific net, XST does not perform logic replication. Putting Max Fanout on the net may prevent XST from having better timing optimization.

For example, suppose that the critical path goes through the net, which actual fanout is 80 and set Max Fanout value to 100. If Max Fanout is specified in Project Navigator, XST may replicate it, trying to improve timing. If Max Fanout is attached to the net itself, XST does not perform logic replication.
Max Fanout Architecture Support

Max Fanout applies to all FPGA devices. Max Fanout does not apply to CPLD devices.

Max Fanout Applicable Elements

Max Fanout applies globally, or to a VHDL entity, a Verilog module, or signal.

Max Fanout Propagation Rules

Max Fanout applies to the entity, module, or signal to which it is attached.

Max Fanout Syntax Examples

Following are syntax examples using Max Fanout with particular tools or methods. If a tool or method is not listed, Max Fanout may not be used with it.

Max Fanout VHDL Syntax Example

Before using Max Fanout, declare it with the following syntax:

    attribute max_fanout: string;

After declaring Max Fanout, specify the VHDL constraint:

    attribute max_fanout of (signal_name|entity_name): (signal|entity) is "integer";

Max Fanout Verilog Syntax Example

Place Max Fanout immediately before the module or signal declaration:

    (* max_fanout = "integer" *)

Max Fanout XCF Syntax Example One

    MODEL "entity_name" max_fanout=integer;

Max Fanout XCF Syntax Example Two

    BEGIN MODEL "entity_name"
    NET "signal_name" max_fanout=integer;
    END;

Max Fanout XST Command Line Syntax Example

Define Max Fanout globally with the -max_fanout command line option of the run command:

    -max_fanout integer

Max Fanout Project Navigator Syntax Example

Define globally in Project Navigator > Process Properties > Xilinx-Specific Options > Max Fanout.

Move First Stage (MOVE_FIRST_STAGE)

Move First Stage (MOVE_FIRST_STAGE) controls the retiming of registers with paths coming from primary inputs. Both Move First Stage constraint and "Move Last Stage (MOVE_LAST_STAGE)" relate to Register Balancing.
Chapter 5: XST Design Constraints

Note:
- A flip-flop (FF in the diagram) belongs to the First Stage if it is on the paths coming from primary inputs.
- A flip-flop belongs to the Last Stage if it is on the paths going to primary outputs.

During register balancing:
- First Stage flip-flops are moved forward
- Last Stage flip-flops are moved backward.

This process can dramatically increase input-to-clock and clock-to-output timing, which is not desirable. To prevent this, you may use OFFSET_IN_BEFORE and OFFSET_IN_AFTER constraints.

In the case:
- The design does not have a strong requirements, or
- You want to see the first results without touching the first and last flip-flop stages.

Two additional constraints can be used: MOVE_FIRST_STAGE and MOVE_LAST_STAGE. Both constraints may have two values: yes and no.
- MOVE_FIRST_STAGE=no prevents the first flip-flop stage from moving
- MOVE_LAST_STAGE=no prevents the last flip-flop stage from moving

Several constraints influence register balancing. For more information, see “Register Balancing (REGISTER_BALANCING).”

Move First Stage Architecture Support

Move First Stage applies to all FPGA devices. Move First Stage does not apply to CPLD devices.
Move First Stage Applicable Elements

Move First Stage applies to the following only:

- Entire design
- Single modules or entities
- Primary clock signal

Move First Stage Propagation Rules

For Move First Stage propagation rules, see “Move First Stage (MOVE_FIRST_STAGE).”

Move First Stage Syntax Examples

Following are syntax examples using Move First Stage with particular tools or methods. If a tool or method is not listed, Move First Stage may not be used with it.

Move First Stage VHDL Syntax Example

Before using Move First Stage, declare it with the following syntax:

```
attribute move_first_stage : string;
```

After declaring Move First Stage, specify the VHDL constraint:

```
attribute move_first_stage of {entity_name|signal_name}:
{signal|entity} is "{yes|no}";
```

Move First Stage Verilog Syntax Example

Place Move First Stage immediately before the module or signal declaration:

```
(* move_first_stage = "{yes|no}" *)
```

Move First Stage XCF Syntax Example One

```
MODEL "entity_name" move_first_stage=(yes|no|true|false);
```

Move First Stage XCF Syntax Example Two

```
BEGIN MODEL "entity_name"
    NET "primary_clock_signal" move_first_stage=(yes|no|true|false);
END;
```

Move First Stage XST Command Line Syntax Example

Define Move First Stage globally with the -move_first_stage command line option of the run command:

```
-move_first_stage {yes|no}
```

The default is yes.

Move First Stage Project Navigator Syntax Example

Define Move First Stage globally in Project Navigator > Process Properties > Xilinx-Specific Options > Move First Flip-Flop Stage.
Chapter 5: XST Design Constraints

Move Last Stage (MOVE_LAST_STAGE)

Move Last Stage (MOVE_LAST_STAGE) controls the retiming of registers with paths going to primary outputs. Both Move Last Stage and "Move First Stage (MOVE_FIRST_STAGE)" relate to Register Balancing.

Move Last Stage Architecture Support

Move Last Stage applies to all FPGA devices. Move Last Stage does not apply to CPLD devices.

Move Last Stage Applicable Elements

Move Last Stage applies to the following only:
- Entire design
- Single modules or entities
- Primary clock signal

Move Last Stage Propagation Rules

For Move Last Stage propagation rules, see "Move First Stage (MOVE_FIRST_STAGE)."

Move Last Stage Syntax Examples

Following are syntax examples using Move Last Stage with particular tools or methods. If a tool or method is not listed, Move Last Stage may not be used with it.

Move Last Stage Syntax Example

Before using Move Last Stage, declare it with the following syntax:

attribute move_last_stage : string;

After declaring Move Last Stage, specify the VHDL constraint:

attribute move_last_stage of {entity_name|signal_name}:
{signal|entity} is "{yes|no}";

Move Last Stage Verilog Syntax Example

Place Move Last Stage immediately before the module or signal declaration:

(* move_last_stage = "{yes|no}" *)

Move Last Stage XCF Syntax Example One

MODEL "entity_name" move_last_stage={yes|no|true|false};

Move Last Stage XCF Syntax Example Two

BEGIN MODEL "entity_name"
    NET "primary_clock_signal" move_last_stage={yes|no|true|false};
END;

Move Last Stage XST Command Line Syntax Example

Define Move Last Stage globally with the -move_last_stage command line option of the run command:

-move_last_stage {yes|no}
The default is **yes**.

**Move Last Stage Project Navigator Syntax Example**

Define Move Last Stage globally in **Project Navigator > Process Properties > Xilinx-Specific Options > Move Last Stage.**

**Multiplier Style (MULT_STYLE)**

Multiplier Style (MULT_STYLE) controls the way the macrogenerator implements the multiplier macros.

Multiplier Style values are:

- **auto**
  For Virtex-II, Virtex-II Pro, Virtex-4, and Virtex-5 devices, the default is **auto**. XST looks for the best implementation for each considered macro.

- **block**

- **pipe_block**
  The **pipe_block** option is used to pipeline DSP48 based multipliers. It is available for Virtex-4 and Virtex-5 devices only.

- **kcm**

- **csd**

- **lut**

- **pipe_lut**
  The **pipe_lut** option is for pipeline slice-based multipliers. The implementation style can be manually forced to use block multiplier or LUT resources in the following devices:
  - Virtex-II, Virtex-II Pro
  - Virtex-4, Virtex-5 devices

**Multiplier Style Architecture Support**

Multiplier Style applies to the following FPGA devices only:

- Spartan-3, Spartan-3E, Spartan-3A, Spartan-3A D
- Virtex-II, Virtex-II Pro
- Virtex-4, Virtex-5

Multiplier Style does not apply to CPLD devices.

**Multiplier Style Applicable Elements**

Multiplier Style applies globally, or to a VHDL entity, a Verilog module, or signal.

**Multiplier Style Propagation Rules**

Multiplier Style applies to the entity, module, or signal to which it is attached.
Multiplier Style Syntax Examples

Following are syntax examples using Multiplier Style with particular tools or methods. If a tool or method is not listed, Multiplier Style may not be used with it.

Multiplier Style VHDL Syntax Example

Before using Multiplier Style, declare it with the following syntax:

```vhdl
attribute mult_style: string;
```

After declaring Multiplier Style, specify the VHDL constraint:

```vhdl
attribute mult_style of {signal_name|entity_name}: {signal|entity} is "auto|block|pipe_block|kcm|csd|lut|pipe_lut";
```

For the following devices, the default is **lut**:
- Virtex, Virtex-E
- Spartan-II, Spartan-IIE

For the following devices, the default is **auto**:
- Spartan-3, Spartan-3E, Spartan-3A, Spartan-3A D
- Virtex-II, Virtex-II Pro
- Virtex-4, Virtex-5

Multiplier Style Verilog Syntax Example

Place Multiplier Style immediately before the module or signal declaration:

```verilog
(* mult_style = "auto|block|pipe_block|kcm|csd|lut|pipe_lut" *)
```

For the following devices, the default is **lut**:
- Virtex, Virtex-E
- Spartan-II, Spartan-IIE

For the following devices, the default is **auto**:
- Spartan-3, Spartan-3E, Spartan-3A, Spartan-3A D
- Virtex-II, Virtex-II Pro
- Virtex-4, Virtex-5

Multiplier Style XCF Syntax Example One

```xcell
MODEL "entity_name"
 mult_style=auto|block|pipe_block|kcm|csd|lut|pipe_lut;
```

Multiplier Style XCF Syntax Example Two

```xcell
BEGIN MODEL "entity_name"
 NET "signal_name"
 mult_style=auto|block|pipe_block|kcm|csd|lut|pipe_lut;
 END;
```

Multiplier Style XST Command Line Syntax Example

Define Multiplier Style globally with the **-mult_style** command line option of the **run** command:

```sh
-mult_style {auto|block|pipe_block|kcm|csd|lut|pipe_lut}
```
For the following devices, the default is **lut**:

- Virtex, Virtex-E
- Spartan-II, Spartan-IIE

For the following devices, the default is **auto**:

- Spartan-3, Spartan-3E, Spartan-3A, Spartan-3A D
- Virtex-II, Virtex-II Pro
- Virtex-4, Virtex-5

The `-mult_style` command line option is not supported for Virtex-4 or Virtex-5 devices. For those devices, use `-use_dsp48`.

**Multiplier Style Project Navigator Syntax Example**

Define Multiplier Style globally in **Project Navigator > Process Properties > HDL Options > Multiplier Style**.

---

**Mux Style (MUX_STYLE)**

Mux Style (MUX_STYLE) controls the way the macrogenerator implements the multiplexer macros.

Mux Style values are:

- **auto** (default)
- **muxf**
- **muxcy**

The default is **auto**. XST looks for the best implementation for each considered macro.

**Table 5-5: Available Mux Style Implementation Styles**

<table>
<thead>
<tr>
<th>Devices</th>
<th>Resources</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>• MUXF</td>
</tr>
<tr>
<td></td>
<td>• MUXF6</td>
</tr>
<tr>
<td></td>
<td>• MUXCY</td>
</tr>
<tr>
<td>Virtex</td>
<td></td>
</tr>
<tr>
<td>Virtex-E</td>
<td></td>
</tr>
<tr>
<td>Spartan-II</td>
<td></td>
</tr>
<tr>
<td>Spartan-IIE</td>
<td></td>
</tr>
<tr>
<td>Spartan-3</td>
<td></td>
</tr>
<tr>
<td>Spartan-3E</td>
<td></td>
</tr>
<tr>
<td>Spartan-3A</td>
<td></td>
</tr>
<tr>
<td>Spartan-3A D</td>
<td></td>
</tr>
<tr>
<td>Virtex-II</td>
<td></td>
</tr>
<tr>
<td>Virtex-II Pro</td>
<td></td>
</tr>
<tr>
<td>Virtex-4</td>
<td></td>
</tr>
<tr>
<td>Virtex-5</td>
<td></td>
</tr>
</tbody>
</table>

**Mux Style Architecture Support**

Mux Style applies to all FPGA devices. Mux Style does not apply to CPLD devices.
Chapter 5: XST Design Constraints

Mux Style Applicable Elements

Mux Style applies globally, or to a VHDL entity, a Verilog module, or signal.

Mux Style Propagation Rules

Mux Style applies to the entity, module, or signal to which it is attached.

Mux Style Syntax Examples

Following are syntax examples using Mux Style with particular tools or methods. If a tool or method is not listed, Mux Style may not be used with it.

Mux Style VHDL Syntax Example
Before using Mux Style, declare it with the following syntax:

```vhdl
attribute mux_style: string;
```

After declaring Mux Style, specify the VHDL constraint:

```vhdl
attribute mux_style of {signal_name|entity_name}: {signal|entity} is
"{auto|muxf|muxcy}";
```

The default is `auto`.

Mux Style Verilog Syntax Example
Place Mux Style immediately before the module or signal declaration:

```verilog
(* mux_style = "{auto|muxf|muxcy}" *)
```

The default is `auto`.

Mux Style XCF Syntax Example One
```
MODEL "entity_name" mux_style={auto|muxf|muxcy};
```

Mux Style XCF Syntax Example Two
```
BEGIN MODEL "entity_name"
   NET "signal_name" mux_style={auto|muxf|muxcy};
END;
```

Mux Style XST Command Line Syntax Example
Define Mux Style globally with the `-mux_style` command line option of the `run` command:

```
-mux_style {auto|muxf|muxcy}
```

The default is `auto`.

Mux Style Project Navigator Syntax Example
Define Mux Style globally in `Project Navigator > Process Properties > HDL Options > Mux Style`.

Number of Global Clock Buffers (–bufg)

Number of Global Clock Buffers (`-bufg`) controls the maximum number of BUFGs created by XST. The value is an integer. The default value depends on the target device, and is equal to the maximum number of available BUFGs.
Number of Global Clock Buffers Architecture Support

Number of Global Clock Buffers applies to all FPGA devices. Number of Global Clock Buffers does not apply to CPLD devices.

Number of Global Clock Buffers Applicable Elements

Number of Global Clock Buffers applies globally.

Number of Global Clock Buffers Propagation Rules

Not applicable

Number of Global Clock Buffers Syntax Examples

Following are syntax examples using Number of Global Clock Buffers with particular tools or methods. If a tool or method is not listed, Number of Global Clock Buffers may not be used with it.

Number of Global Clock Buffers XST Command Line Syntax Example

Define Number of Global Clock Buffers globally with the \texttt{--bufg} command line option of the \texttt{run} command:

\begin{verbatim}
run \-bufg \text{integer}
\end{verbatim}

The value is an integer. The default values are different for different architectures. The defaults for selected architectures are shown in Table 5-6, “Default Values of Number of Global Clock Buffers.” The number of BUFGs cannot exceed the maximum number of BUFGs for the target device.

\begin{table}
\centering
\begin{tabular}{|c|c|}
\hline
\textbf{Devices} & \textbf{Default Value} \\
\hline
\textbullet{} Virtex & 4 \\
\textbullet{} Virtex-E & 4 \\
\hline
\textbullet{} Virtex-II & 16 \\
\textbullet{} Virtex-II Pro & 16 \\
\hline
\textbullet{} Virtex-4 & 32 \\
\textbullet{} Virtex-5 & 32 \\
\hline
\textbullet{} Spartan-II & 4 \\
\textbullet{} Spartan-IIIE & 4 \\
\hline
\textbullet{} Spartan-3 & 8 \\
\hline
\textbullet{} Spartan-3E & 8 \\
\textbullet{} Spartan-3A & 24 \\
\textbullet{} Spartan-3A D & 24 \\
\hline
\end{tabular}
\caption{Default Values of Number of Global Clock Buffers}
\end{table}

Number of Global Clock Buffers Project Navigator Syntax Example

Define Number of Global Clock Buffers globally in \texttt{Project Navigator > Process Properties > Xilinx-Specific Options > Number of Clock Buffers}. 

\texttt{Table 5-6: Default Values of Number of Global Clock Buffers}
Chapter 5: XST Design Constraints

Number of Regional Clock Buffers (–bufr)

Number of Regional Clock Buffers (–bufr) controls the maximum number of BUFRs created by XST. The value is an integer. The default value depends on the target device, and is equal to the maximum number of available BUFRs.

Number of Regional Clock Buffers Architecture Support

Number of Regional Clock Buffers:

- May be used with Virtex-4 devices only.
- May NOT be used with Virtex-5 devices.
- Does not apply to CPLD devices.

Number of Regional Clock Buffers Applicable Elements

Number of Regional Clock Buffers applies globally.

Number of Regional Clock Buffers Propagation Rules

Not applicable

Number of Regional Clock Buffers Syntax Examples

Following are syntax examples using Number of Regional Clock Buffers with particular tools or methods. If a tool or method is not listed, Number of Regional Clock Buffers may not be used with it.

Number of Regional Clock Buffers XST Command Line Syntax Example

Define Number of Regional Clock Buffers globally with the –bufr command line option of the run command:

```
-bufr integer
```

The value is an integer.

The number of BUFRs cannot exceed the maximum number of BUFRs for the target device.

Number of Regional Clock Buffers Project Navigator Syntax Example

Define Number of Regional Clock Buffers globally in Project Navigator > Process Properties > Xilinx-Specific Options > Number of Regional Clock Buffers.

Optimize Instantiated Primitives (OPTIMIZE_PRIMITIVES)

By default, XST does not optimize instantiated primitives in Hardware Description Languages (HDLs). Use Optimize Instantiated Primitives (OPTIMIZE_PRIMITIVES) to deactivate the default. Optimize Instantiated Primitives allows XST to optimize Xilinx library primitives that have been instantiated in an HDL.

Optimization of instantiated primitives is limited by the following factors:

- If an instantiated primitive has specific constraints such as “RLOC” attached, XST preserves it as is.
• Not all primitives are considered by XST for optimization. Such hardware elements as MULTI18x18, BRAMs, and DSP48 are not optimized (modified) even if optimization of instantiated primitives is enabled.

Optimize Instantiated Primitives Architecture Support

Optimize Instantiated Primitives applies to all FPGA devices. Optimize Instantiated Primitives does not apply to CPLD devices.

Optimize Instantiated Primitives Applicable Elements

Optimize Instantiated Primitives applies to hierarchical blocks, components, and instances.

Optimize Instantiated Primitives Propagation Rules

Optimize Instantiated Primitives applies to the component or instance to which it is attached.

Optimize Instantiated Primitives Syntax Examples

Following are syntax examples using Optimize Instantiated Primitives with particular tools or methods. If a tool or method is not listed, Optimize Instantiated Primitives may not be used with it.

Optimize Instantiated Primitives Schematic Syntax Examples
• Attach to a valid instance
• Attribute Name
  OPTIMIZE_PRIMITIVES
• Attribute Values
  ♦ yes
  ♦ no (default)

Optimize Instantiated Primitives VHDL Syntax Example

Before using Optimize Instantiated Primitives, declare it with the following syntax:

```vhdl
attribute optimize_primitives: string;
```

After declaring Optimize Instantiated Primitives, specify the VHDL constraint:

```vhdl
attribute optimize_primitives of
  (component_name|entity_name|label_name): (component|entity|label) is
  "(yes|no)";
```

Optimize Instantiated Primitives Verilog Syntax Example

Place Optimize Instantiated Primitives immediately before the instance, module or signal declaration:

```verilog
(* optimize_primitives = "{yes|no}" *)
```

Optimize Instantiated Primitives XCF Syntax Example

```c
MODEL "entity_name" optimize_primitives = {yes|no|true|false};
```
Chapter 5: XST Design Constraints

Optimize Instantiated Primitives Project Navigator Syntax Example

Define Optimize Instantiated Primitives globally in Project Navigator > Process Properties > Xilinx-Specific Options > Optimize Instantiated Primitives.

Pack I/O Registers Into IOBs (IOB)

Pack I/O Registers Into IOBs (IOB) packs flip-flops in the I/Os to improve input/output path timing.

When IOB is set to auto, the action XST takes depends on the Optimization setting:

- If Optimization is set to area, XST packs registers as tightly as possible to the IOBs in order to reduce the number of slices occupied by the design.
- If Optimization is set to speed, XST packs registers to the IOBs provided they are not covered by timing constraints (in other words, they are not taken into account by timing optimization). For example, if you specify a period constraint, XST packs a register to the IOB if it is not covered by the period constraint. If a register is covered by timing optimization, but you do want to pack it to an IOB, you must apply the IOB constraint locally to the register.

For more information, see “IOB” in the Xilinx Constraints Guide.

Priority Encoder Extraction (PRIORITY_EXTRACT)

Priority Encoder Extraction (PRIORITY_EXTRACT) enables or disables priority encoder macro inference.

Priority Encoder Extraction values are:

- yes (default)
- no
- true (XCF only)
- force (XCF only)

For each identified priority encoder description, based on some internal decision rules, XST actually creates a macro or optimize it with the rest of the logic. The force value allows you to override those decision rules, and force XST to extract the macro.

Priority Encoder Extraction Architecture Support

Priority Encoder Extraction applies to all FPGA devices. Priority Encoder Extraction does not apply to CPLD devices.

Priority Encoder Extraction Applicable Elements

Priority Encoder Extraction applies globally or to an entity, module, or signal.

Priority Encoder Extraction Propagation Rules

Priority Encoder Extraction applies to the entity, module, or signal to which it is attached.
Priority Encoder Extraction Syntax Examples

Following are syntax examples using Priority Encoder Extraction with particular tools or methods. If a tool or method is not listed, Priority Encoder Extraction may not be used with it.

Priority Encoder Extraction VHDL Syntax Example
Before using Priority Encoder Extraction, declare it with the following syntax:

```vhdl
attribute priority_extract: string;
```

After declaring Priority Encoder Extraction, specify the VHDL constraint:

```vhdl
attribute priority_extract of {signal_name|entity_name}: (signal|entity) is "(yes|no|force)"
```

The default is `yes`.

Priority Encoder Extraction Verilog Syntax Example
Place Priority Encoder Extraction immediately before the module or signal declaration:

```
Priority Encoder Extraction XCF Syntax Example One
MODEL "entity_name" priority_extract=(yes|no|true|false|force);
```

Priority Encoder Extraction XCF Syntax Example Two
```
BEGIN MODEL "entity_name"
  NET "signal_name" priority_extract=(yes|no|true|false|force);
END;
```

Priority Encoder Extraction XST Command Line Syntax Example
Define Priority Encoder Extraction globally with the `-priority_extract` command line option of the `run` command:

```
-priority_extract {yes|no|force}
```

The default is `yes`.

Priority Encoder Extraction Project Navigator Syntax Example
Define Priority Encoder Extraction globally in `Project Navigator > Process Properties > HDL Options > Priority Encoder Extraction`.

RAM Extraction (RAM_EXTRACT)

RAM Extraction (RAM_EXTRACT) enable or disables RAM macro inference.

RAM Extraction values are:
- `yes` (default)
- `no`
- `true` (XCF only)
- `false` (XCF only)

RAM Extraction Architecture Support

RAM Extraction applies to all FPGA devices. RAM Extraction does not apply to CPLD devices.
Chapter 5: XST Design Constraints

RAM Extraction Applicable Elements

RAM Extraction applies globally, or to an entity, module, or signal.

RAM Extraction Propagation Rules

RAM Extraction applies to the entity, module, or signal to which it is attached.

RAM Extraction Syntax Examples

Following are syntax examples using RAM Extraction with particular tools or methods. If a tool or method is not listed, RAM Extraction, may not be used with it.

RAM Extraction VHDL Syntax Example

Before using RAM Extraction, declare it with the following syntax:

```vhdl
attribute ram_extract: string;
```

After declaring RAM Extraction, specify the VHDL constraint:

```vhdl
attribute ram_extract of {signal_name|entity_name}: {signal|entity} is "(yes|no)";
```

RAM Extraction Verilog Syntax Example

Place RAM Extraction immediately before the module or signal declaration:

```verilog
(* ram_extract = "(yes|no)" *)
```

RAM Extraction XCF Syntax Example One

```xilinx
RAM Extraction Syntax MODEL "entity_name"
ram_extract=(yes|no|true|false);
```

RAM Extraction XCF Syntax Example Two

```xilinx
BEGIN MODEL "entity_name"
  NET "signal_name" ram_extract=(yes|no|true|false);
END;
```

RAM Extraction XST Command Line Syntax Example

Define RAM Extraction globally with the `ram_extract` command line option of the `run` command:

```bash
-ram_extract {yes|no}
```

The default is `yes`.

RAM Extraction Project Navigator Syntax Example

Define RAM Extraction globally in `Project Navigator > Process Properties > HDL Options > RAM Extraction`. 
RAM Style (RAM_STYLE)

RAM Style (RAM_STYLE) controls the way the macrogenerator implements the inferred RAM macros.

RAM Style values are:

- auto (default)
- block
- distributed
- pipe_distributed
- block_power1
- block_power2

The default is auto. XST looks for the best implementation for each inferred RAM.

You must use block_power1 and block_power2 in order to achieve power-oriented BRAM optimization. For more information, see “Power Reduction (POWER).”

The implementation style can be manually forced to use block RAM or distributed RAM resources.

You can specify pipe_distributed, block_power1, and block_power2 only through VHDL or Verilog or XCF constraints.

RAM Style Architecture Support

RAM Style applies to all FPGA devices. RAM Style does not apply to CPLD devices. Block_power1 and block_power2 are supported for Virtex-4 and Virtex-5 devices only.

RAM Style Applicable Elements

RAM Style applies globally or to an entity, module, or signal.

RAM Style Propagation Rules

RAM Style applies to the entity, module, or signal to which it is attached.

RAM Style Syntax Examples

Following are syntax examples using RAM Style with particular tools or methods. If a tool or method is not listed, RAM Style may not be used with it.

RAM Style VHDL Syntax Example

Before using RAM Style, declare it with the following syntax:

```vhdl
attribute ram_style: string;
```

After declaring RAM Style, specify the VHDL constraint:

```vhdl
attribute ram_style of (signal_name|entity_name): (signal|entity) is
"{auto|block|distributed|pipe_distributed|block_power1|block_power2}";
```

The default is auto.

RAM Style Verilog Syntax Example

Place RAM Style immediately before the module or signal declaration:
Chapter 5: XST Design Constraints

(* ram_style =
  "{auto|block|distributed|pipe_distributed|block_power1|block_power2}"
*)

The default is auto.

RAM Style XCF Syntax Example One

MODEL "entity_name"
  ram_style="{auto|block|distributed|pipe_distributed|block_power1|block_power2}"
END;

RAM Style XCF Syntax Example Two

BEGIN MODEL "entity_name"
  NET "signal_name"
    ram_style="{auto|block|distributed|pipe_distributed|block_power1|block_power2}"
  END;

RAM Style XST Command Line Syntax Example

Define RAM Style globally with the -ram_style command line option of the run command:

-ram_style {auto|block|distributed}

The default is auto.

The pipe_distributed value is not accessible through the command line.

RAM Style Project Navigator Syntax Example

Define RAM Style globally in Project Navigator > Process Properties > HDL Options > RAM Style.

Reduce Control Sets (REDUCE_CONTROL_SETS)

Reduce Control Sets (REDUCE_CONTROL_SETS) allows you to reduce the number of control sets and, as a consequence, reduce the design area. Reducing the control set number should improve the packing process in map, and therefore reduce the number of used slices even if the number of LUTs is increased.

Reduce Control Sets supports two values:

- auto
  XST optimizes automatically, and reduces the existing control sets in the design.

- no
  XST performs no control set optimization.

Reduce Control Sets Architecture Support

Reduce Control Sets applies to FPGA Virtex-5 devices only. Reduce Control Sets does not apply to CPLD devices.

Reduce Control Sets Applicable Elements

Reduce Control Sets applies globally.
Reduce Control Sets Propagation Rules

Not applicable

Reduce Control Sets Syntax Examples

Following are syntax examples using Reduce Control Sets with particular tools or methods. If a tool or method is not listed, Reduce Control Sets may not be used with it.

Reduce Control Sets XST Command Line Syntax Example

Define Reduce Control Sets globally with the \texttt{-reduce\_control\_sets} command line option of the run command:

\texttt{-reduce\_control\_sets \{auto|no\}}

The default is \texttt{no}.

Reduce Control Sets Project Navigator Syntax Example

Define Reduce Control Sets globally in Project Navigator > Process Properties > Xilinx-Specific Options > Reduce Control Sets.

Register Balancing (REGISTER\_BALANCING)

Register Balancing (REGISTER\_BALANCING) enables flip-flop retiming. The main goal of register balancing is to move flip-flops and latches across logic to increase clock frequency.

The two categories of Register Balancing are:

- “Forward Register Balancing”
- “Backward Register Balancing”

Forward Register Balancing

Forward Register Balancing moves a set of flip-flops at the inputs of a LUT to a single flip-flop at its output.

\textbf{Figure 5-3:} Forward Register Balancing
When replacing several flip-flops with one, select the name based on the name of the LUT across which the flip-flops are moving as shown in the following:

$LutName_{FRBId}$

### Backward Register Balancing

Backward Register Balancing moves a flip-flop at the output of a LUT to a set of flip-flops at its inputs.

As a consequence the number of flip-flops in the design can be increased or decreased. The new flip-flop has the same name as the original flip-flop with an indexed suffix as shown in the following:

$OriginalFFName_{BRBId}$

### Register Balancing Values

Register Balancing values are:

- **yes**
  Both forward and backward retiming are allowed.

- **no (default)**
  Neither forward nor backward retiming is allowed.

- **forward**
  Only forward retiming is allowed

- **backward**
  Only backward retiming is allowed.

- **true (XCF only)**

- **false (XCF only)**
Additional Constraints That Affect Register Balancing

Two additional constraints control register balancing:

- “Move First Stage (MOVE_FIRST_STAGE)”
- “Move Last Stage (MOVE_LAST_STAGE)”

Several other constraints also influence register balancing:

- “Keep Hierarchy (KEEP_HIERARCHY)”
  - If the hierarchy is preserved, flip-flops are moved only inside the block boundaries.
  - If the hierarchy is flattened, flip-flops may leave the block boundaries.

- “Pack I/O Registers Into IOBs (IOB)”
  - If IOB=TRUE, register balancing is not applied to the flip-flops having this property.

- “Optimize Instantiated Primitives (OPTIMIZE_PRIMITIVES)”
  - Instantiated flip-flops are moved only if OPTIMIZE_PRIMITIVES=YES.
  - Flip-flops are moved across instantiated primitives only if OPTIMIZE_PRIMITIVES=YES.

- “Keep (KEEP)”
  - If applied to the output flip-flop signal, the flip-flop is not moved forward.

![Figure 5-5: Applied to the Output Flip-Flop Signal](X9565)

- If applied to the input flip-flop signal, the flip-flop is not moved backward.

![Figure 5-6: Applied to the Input Flip-Flop Signal](X9562)

If applied to both the input and output of the flip-flop, it is equivalent to \textit{REGISTER\_BALANCING}=no.
Register Balancing Architecture Support

Register Balancing applies to all FPGA devices. Register Balancing does not apply to CPLD devices.

Register Balancing Applicable Elements

Register Balancing can be applied:

- Globally to the entire design using the command line or Project Navigator
- To an entity or module
- To a signal corresponding to the flip-flop description (RTL)
- To a flip-flop instance
- To the Primary Clock Signal

In this case the register balancing is performed only for flip-flops synchronized by this clock.

Register Balancing Propagation Rules

Register Balancing applies to the entity, module, or signal to which it is attached.

Register Balancing Syntax Examples

Following are syntax examples using Register Balancing with particular tools or methods. If a tool or method is not listed, Register Balancing may not be used with it.

Register Balancing VHDL Syntax Example

Before using Register Balancing, declare it with the following syntax:

```vhdl
attribute register_balancing: string;
```

After declaring Register Balancing, specify the VHDL constraint:

```vhdl
attribute register_balancing of {signal_name|entity_name}:
{signal|entity} is "{yes|no|foward|backward}";
```

Register Balancing Verilog Syntax Example

Place Register Balancing immediately before the module or signal declaration:

```verilog
(* register_balancing = "{yes|no|foward|backward}" *)
```

The default is no.

Register Balancing XCF Syntax Example One

```xilinx
MODEL "entity_name"
register_balancing=(yes|no|true|false|forward|backward);
```

Register Balancing XCF Syntax Example Two

```xilinx
BEGIN MODEL "entity_name"
  NET "primary_clock_signal"
  register_balancing=(yes|no|true|false|forward|backward);
END;
```
Register Balancing XCF Syntax Example Three

BEGIN MODEL "entity_name"

INST "instance_name"

    register_balancing={yes|no|true|false|forward|backward};

END;

Register Balancing XST Command Line Syntax Example

Define Register Balancing globally with the \texttt{-register\_balancing} command line option of the \texttt{run} command:

\begin{verbatim}
-register_balancing {yes|no|forward|backward}
\end{verbatim}

The default is \texttt{no}.

Register Balancing Project Navigator Syntax Example

Define Register Balancing globally in \textit{Project Navigator > Process Properties > Xilinx-Specific Options > Register Balancing}.

\section*{Register Duplication (REGISTER\_DUPLICATION)}

Register Duplication (REGISTER\_DUPLICATION) enables or disables register replication. Register Duplication values are:

- \texttt{yes} (default)
- \texttt{no}
- \texttt{true} (XCF only)
- \texttt{false} (XCF only)

The default is \texttt{yes}. Register replication is enabled, and is performed during timing optimization and fanout control.

Register Duplication Architecture Support

Register Duplication applies to all FPGA devices. Register Duplication does not apply to CPLD devices.

Register Duplication Applicable Elements

Register Duplication applies globally, or to an entity or module.

Register Duplication Propagation Rules

Register Duplication applies to the entity or module to which it is attached.

Register Duplication Syntax Examples

Following are syntax examples using Register Duplication with particular tools or methods. If a tool or method is not listed, Register Duplication may not be used with it.

Register Duplication VHDL Syntax Example

Before Register Duplication can be used, declared it with the following syntax:

\begin{verbatim}
    attribute register_duplication: string;
\end{verbatim}
Chapter 5: XST Design Constraints

After declaring Register Duplication, specify the VHDL constraint:

\[
\text{attribute register_duplication of entity_name: entity is "{yes|no}"};
\]

Register Duplication Verilog Syntax Example

Place Register Duplication immediately before the module declaration or instantiation:

\[
(* \text{register_duplication} = "{yes|no}" *)
\]

Register Duplication XCF Syntax Example One

\[
\text{MODEL "entity_name" register_duplication={yes|no|true|false};}
\]

Register Duplication XCF Syntax Example Two

\[
\text{BEGIN MODEL "entity_name"}
\text{NET "signal_name" register_duplication={yes|no|true|false};}
\text{END;}
\]

Register Duplication Project Navigator Syntax Example

Define Register Duplication globally in Project Navigator > Process Properties > Xilinx-Specific Options > Register Duplication.

ROM Extraction (ROM_EXTRACT)

ROM Extraction (ROM_EXTRACT) enables or disables ROM macro inference. ROM Extraction values are:

- yes (default)
- no
- true (XCF only)
- false (XCF only)

The default is yes. Typically, a ROM can be inferred from a Case statement where all assigned contexts are constant values.

ROM Extraction Architecture Support

ROM Extraction applies to all FPGA devices. ROM Extraction does not apply to CPLD devices.

ROM Extraction Applicable Elements

ROM Extraction applies globally, or to a design element or signal.

ROM Extraction Propagation Rules

ROM Extraction applies to the entity, module, or signal to which it is attached.

ROM Extraction Syntax Examples

Following are syntax examples using ROM Extraction with particular tools or methods. If a tool or method is not listed, ROM Extraction may not be used with it.
ROM Extraction VHDL Syntax Example
Before using ROM Extraction, declare it with the following syntax:

```vhd```
attribute rom_extract: string;
```vhd```
After declaring ROM Extraction, specify the VHDL constraint:

```vhd```
attribute rom_extract of {signal_name|entity_name}: {signal|entity} is 
"{yes|no}";
```vhd```

ROM Extraction Verilog Syntax Example
Place ROM Extraction immediately before the module or signal declaration:

```vhd```
(* rom_extract = "{yes|no}" *)
```vhd```

ROM Extraction XCF Syntax Example One
```
MODEL "entity_name" rom_extract={yes|no|true|false};
```

ROM Extraction XCF Syntax Example Two
```
BEGIN MODEL "entity_name"

    NET "signal_name" rom_extract={yes|no|true|false};

END;
```

ROM Extraction XST Command Line Syntax Example
Define ROM Extraction globally with the -rom_extract command line option of the run command:

```
-rom_extract {yes|no}
```

The default is yes.

ROM Extraction Project Navigator Syntax Example
Define ROM Extraction globally in Project Navigator > Process Properties > HDL Options > ROM Extraction.

ROM Style (ROM_STYLE)

ROM Style (ROM_STYLE) controls the way the macrogenerator implements the inferred ROM macros. “ROM Extraction (ROM_EXTRACT)” must be set to yes to use ROM_STYLE.

ROM Style values are:

• auto (default)
• block

The default is auto. XST looks for the best implementation for each inferred ROM. The implementation style can be manually forced to use block ROM or distributed ROM resources.

ROM Style Architecture Support

ROM Style applies to all FPGA devices. ROM Style does not apply to CPLD devices.

ROM Style Applicable Elements

ROM Style applies globally, or to an entity, module, or signal.
ROM Style Propagation Rules

ROM Style applies to the entity, module, or signal to which it is attached.

ROM Style Syntax Examples

Following are syntax examples using ROM Style with particular tools or methods. If a tool or method is not listed, ROM Style may not be used with it.

ROM Style VHDL Syntax Example

“ROM Extraction (ROM_EXTRACT)” must be set to `yes` to use `ROM_STYLE`.

Before using ROM Style, declare it with the following syntax:

```vhdl
attribute rom_style: string;
```

After declaring ROM Style, specify the VHDL constraint:

```vhdl
attribute rom_style of (signal_name|entity_name): (signal|entity) is
"(auto|block|distributed)";
```

The default is `auto`.

ROM Style Verilog Syntax Example

“ROM Extraction (ROM_EXTRACT)” must be set to `yes` to use `ROM_STYLE`.

Place ROM Style immediately before the module or signal declaration:

```verilog
(* rom_style = "(auto|block|distributed)" *)
```

The default is `auto`.

ROM Style XCF Syntax Example One

“ROM Extraction (ROM_EXTRACT)” must be set to `yes` to use `ROM_STYLE`.

```cfs
MODEL "entity_name" rom_style={auto|block|distributed};
```

ROM Style XCF Syntax Example Two

“ROM Extraction (ROM_EXTRACT)” must be set to `yes` to use `ROM_STYLE`.

```cfs
BEGIN MODEL "entity_name"
    NET "signal_name" rom_style={auto|block|distributed};
END;
```

ROM Style XST Command Line Syntax Example

“ROM Extraction (ROM_EXTRACT)” must be set to `yes` to use `ROM_STYLE`.

Define ROM Style globally with the `-rom_style` command line option of the `run` command:

```
-rom_style (auto|block|distributed)
```

The default is `auto`.

ROM Style Project Navigator Syntax Example

“ROM Extraction (ROM_EXTRACT)” must be set to `yes` to use `ROM_STYLE`.

Define ROM Style globally in Project Navigator > Process Properties > HDL Options > ROM Style.
Shift Register Extraction (SHREG_EXTRACT)

Shift Register Extraction (SHREG_EXTRACT) enables or disables shift register macro inference.

Shift Register Extraction values are:

- **yes** (default)
- **no**
- **true** (XCF only)
- **false** (XCF only)

Enabling Shift Register Extraction for FPGA devices results in the usage of dedicated hardware resources such as SRL16 and SRLC16. For more information, see “Shift Registers HDL Coding Techniques.”

Shift Register Extraction Architecture Support

Shift Register Extraction applies to all FPGA devices. Shift Register Extraction does not apply to CPLD devices.

Shift Register Extraction Applicable Elements

Shift Register Extraction applies globally, or to design elements and signals.

Shift Register Extraction Propagation Rules

Shift Register Extraction applies to design elements or signals to which it is attached.

Shift Register Extraction Syntax Examples

Following are syntax examples using Shift Register Extraction with particular tools or methods. If a tool or method is not listed, Shift Register Extraction may not be used with it.

**Shift Register Extraction VHDL Syntax Example**

Before using Shift Register Extraction, declare it with the following syntax:

```vhdl
attribute shreg_extract : string;
```

After declaring Shift Register Extraction, specify the VHDL constraint:

```vhdl
attribute shreg_extract of (signal_name|entity_name): (signal|entity) is "(yes|no)";
```

**Shift Register Extraction Verilog Syntax Example**

Place Shift Register Extraction immediately before the module or signal declaration:

```verilog
(* shreg_extract = "(yes|no)" *)
```

**Shift Register Extraction XCF Syntax Example One**

```xlf
MODEL "entity_name" shreg_extract=(yes|no|true|false);
```

**Shift Register Extraction XCF Syntax Example Two**

```xlf
BEGIN MODEL "entity_name"
  NET "signal_name" shreg_extract=(yes|no|true|false);
END;
```
Chapter 5: XST Design Constraints

Shift Register Extraction XST Command Line Syntax Example

Define Shift Register Extraction globally with the \texttt{-shreg\_extract} command line option of the \texttt{run} command:

\begin{verbatim}
  -shreg\_extract \{yes|no\}
\end{verbatim}

The default is \texttt{yes}.

Shift Register Extraction Project Navigator Syntax Example

Define Shift Register Extraction globally in \texttt{Project Navigator > Process Properties > HDL Options > Shift Register Extraction}.

\section*{Slice Packing (\texttt{-slice\_packing})}

Slice Packing (\texttt{-slice\_packing}) enables the XST internal packer. The packer attempts to pack critical LUT-to-LUT connections within a slice or a CLB. This exploits the fast feedback connections among the LUTs in a CLB.

\subsection*{Slice Packing Architecture Support}

Slice Packing applies to all FPGA devices. Slice Packing does not apply to CPLD devices.

\subsection*{Slice Packing Applicable Elements}

Slice Packing applies globally.

\subsection*{Slice Packing Propagation Rules}

Not applicable

\subsection*{Slice Packing Syntax Examples}

Following are syntax examples using Slice Packing with particular tools or methods. If a tool or method is not listed, Slice Packing may not be used with it.

\subsection*{Slice Packing XST Command Line Syntax Example}

Define Slice Packing globally with the \texttt{-slice\_packing} command line option of the \texttt{run} command:

\begin{verbatim}
  -slice\_packing \{yes|no\}
\end{verbatim}

\subsection*{Slice Packing Project Navigator Syntax Example}

Define Slice Packing globally in \texttt{Project Navigator > Process Properties > Xilinx-Specific Options > Slice Packing}.

\section*{Use Low Skew Lines (USELOWSKEWLINES)}

Use Low Skew Lines (USELOWSKEWLINES) is a basic routing constraint. During synthesis, Use Low Skew Lines prevents XST from using dedicated clock resources and logic replication, based on the value of the “Max Fanout (MAX_FANOUT)” constraint. Use Low Skew Lines specifies the use of low skew routing resources for any net. For more information, see “USELOWSKEWLINES” in the Xilinx Constraints Guide.
XOR Collapsing (XOR_COLLAPSE)

XOR Collapsing (XOR_COLLAPSE) controls whether cascaded XORs should be collapsed into a single XOR.

XOR Collapsing values are:
- **yes** (default)
- **no**
- **true** (XCF only)
- **false** (XCF only)

XOR Collapsing Architecture Support

XOR Collapsing applies to all FPGA devices. XOR Collapsing does not apply to CPLD devices.

XOR Collapsing Applicable Elements

XOR Collapsing applies to cascaded XORs.

XOR Collapsing Propagation Rules

Not applicable

XOR Collapsing Syntax Examples

Following are syntax examples using XOR Collapsing with particular tools or methods. If a tool or method is not listed, XOR Collapsing may not be used with it.

XOR Collapsing VHDL Syntax Example

Before using XOR Collapsing, declare it with the following syntax:

```vhdl
attribute xor_collapse: string;
```

After declaring XOR Collapsing, specify the VHDL constraint:

```vhdl
attribute xor_collapse {signal_name|entity_name}: (signal|entity) is "{yes|no}";
```

The default is **yes**.

XOR Collapsing Verilog Syntax Example

Place XOR Collapsing immediately before the module or signal declaration:

```verilog
(* xor_collapse = "{yes|no}" *)
```

The default is **yes**.

XOR Collapsing XCF Syntax Example One

```xilinx
MODEL "entity_name" xor_collapse=(yes|no|true|false);
```

XOR Collapsing XCF Syntax Example Two

```xilinx
BEGIN MODEL "entity_name"
    NET "signal_name" xor_collapse=(yes|no|true|false);
XOR Collapsing END;
```
**XOR Collapsing XST Command Line Syntax Example**

Define XOR Collapsing globally with the `-xorCollapse` command line option of the `run` command:

```bash
-xorCollapse {yes|no}
```

XOR Collapsing The default is `yes`.

**XOR Collapsing Project Navigator Syntax Example**

Define XOR Collapsing globally in `Project Navigator > Process Properties > HDL Options > XOR Collapsing`.

---

**Slice (LUT-FF Pairs) Utilization Ratio (SLICE_UTILIZATION_RATIO)**

Slice (LUT-FF Pairs) Utilization Ratio (SLICE_UTILIZATION_RATIO) defines the area size in absolute numbers or percent of total numbers of:

- LUT-FF pairs (Virtex-5 devices)
- slices (all other devices)

that XST must not exceed during timing optimization.

If the area constraint cannot be satisfied, XST will make timing optimization regardless of the area constraint. To disable automatic resource management, specify `-1` as a constraint value. For more information, see “Speed Optimization Under Area Constraint.”

**Slice (LUT-FF Pairs) Utilization Ratio Architecture Support**

Slice (LUT-FF Pairs) Utilization Ratio applies to all FPGA devices. Slice (LUT-FF Pairs) Utilization Ratio does not apply to CPLD devices.

**Slice (LUT-FF Pairs) Utilization Ratio Applicable Elements**

Slice (LUT-FF Pairs) Utilization Ratio applies globally, or to a VHDL entity or Verilog module.

**Slice (LUT-FF Pairs) Utilization Ratio Propagation Rules**

Slice (LUT-FF Pairs) Utilization Ratio applies to the entity or module to which it is attached.

**Slice (LUT-FF Pairs) Utilization Ratio Syntax Examples**

Following are syntax examples using Slice (LUT-FF Pairs) Utilization Ratio with particular tools or methods. If a tool or method is not listed, Slice (LUT-FF Pairs) Utilization Ratio may not be used with it.

**Slice (LUT-FF Pairs) Utilization Ratio VHDL Syntax Examples**

Before using Slice (LUT-FF Pairs) Utilization Ratio, declare it with the following syntax:

```vhdl
attribute slice_utilization_ratio: string;
```

After declaring Slice (LUT-FF Pairs) Utilization Ratio, specify the VHDL constraint:

```vhdl
attribute slice_utilization_ratio of entity_name : entity is "integer";
attribute slice_utilization_ratio of entity_name : entity is "integer%";
```
attribute slice_utilization_ratio of entity_name : entity is
    "integer#";

In the preceding example, XST interprets the integer values in the first two attributes as a percentage and in the last attribute as an absolute number of slices or FF-LUT pairs.

Slice (LUT-FF Pairs) Utilization Ratio Verilog Syntax Examples

Place Slice (LUT-FF Pairs) Utilization Ratio immediately before the module declaration or instantiation:

(*) slice_utilization_ratio = "integer#"
(*) slice_utilization_ratio = "integer%"
(*) slice_utilization_ratio = "integer#"

In the preceding examples, XST interprets the integer values in the first two attributes as a percentage and in the last attribute as an absolute number of slices.

Slice (LUT-FF Pairs) Utilization Ratio XCF Syntax Example One

MODEL *entity_name* slice_utilization_ratio=integer;

Slice (LUT-FF Pairs) Utilization Ratio XCF Syntax Example Two

MODEL *entity_name* slice_utilization_ratio="integer%";

Slice (LUT-FF Pairs) Utilization Ratio XCF Syntax Example Three

MODEL *entity_name* slice_utilization_ratio="integer#";

In the preceding examples, XST interprets the integer values in the first two lines as a percentage and in the last line as an absolute number of slices or FF-LUT pairs.

There must be no space between the integer value and the percent (%) or pound (#) characters.

The integer value range is -1 to 100 when percent (%) is used or both percent (%) and pound (#) are omitted.

You must surround the integer value and the percent (%) and pound (#) characters with double quotes ("...") because the percent (%) and pound (#) characters are special characters in the XST Constraint File (XCF).

Slice (LUT-FF Pairs) Utilization Ratio XST Command Line Syntax Examples

Define Slice (LUT-FF Pairs) Utilization Ratio globally with the –slice_utilization_ratio command line option of the run command:

-slice_utilization_ratio integer
-slice_utilization_ratio integer%
-slice_utilization_ratio integer#

In the preceding example, XST interprets the integer values in the first two lines as a percentage and in the last line as an absolute number of slices or FF-LUT pairs.

The integer value range is -1 to 100 when percent (%) is used or both percent (%) and pound (#) are omitted.

Slice (LUT-FF Pairs) Utilization Ratio Project Navigator Syntax Example

Define Slice (LUT-FF Pairs) Utilization Ratio globally in Project Navigator > Process Properties > Synthesis Options > Slice Utilization Ratio or

In Project Navigator, you can define the value of Slice (LUT-FF Pairs) Utilization Ratio only as a percentage. You cannot define the value as an absolute number of slices.

**Slice (LUT-FF Pairs) Utilization Ratio Delta (SLICE_UTILIZATION_RATIO_MAXMARGIN)**

Slice (LUT-FF Pairs) Utilization Ratio Delta (SLICE_UTILIZATION_RATIO_MAXMARGIN) is closely related to “Slice (LUT-FF Pairs) Utilization Ratio (SLICE_UTILIZATION_RATIO).” Slice (LUT-FF Pairs) Utilization Ratio Delta defines the tolerance margin for “Slice (LUT-FF Pairs) Utilization Ratio (SLICE_UTILIZATION_RATIO).” The value of the parameter can be defined in the form of percentage as well as an absolute number of slices or LUT-FF pairs.

If the ratio is within the margin set, the constraint is met and timing optimization can continue. For more information, see “Speed Optimization Under Area Constraint.”

Slice (LUT-FF Pairs) Utilization Ratio Delta Architecture Support

Slice (LUT-FF Pairs) Utilization Ratio Delta applies to all FPGA devices. Slice (LUT-FF Pairs) Utilization Ratio Delta does not apply to CPLD devices.

Slice (LUT-FF Pairs) Utilization Ratio Delta Applicable Elements

Slice (LUT-FF Pairs) Utilization Ratio Delta applies globally, or to a VHDL entity or Verilog module.

Slice (LUT-FF Pairs) Utilization Ratio Delta Propagation Rules

Slice (LUT-FF Pairs) Utilization Ratio Delta applies to the entity or module to which it is attached.

Slice (LUT-FF Pairs) Utilization Ratio Delta Syntax Examples

Following are syntax examples using Slice (LUT-FF Pairs) Utilization Ratio Delta with particular tools or methods. If a tool or method is not listed, Slice (LUT-FF Pairs) Utilization Ratio Delta may not be used with it.

Slice (LUT-FF Pairs) Utilization Ratio Delta VHDL Syntax Examples

Before using Slice (LUT-FF Pairs) Utilization Ratio Delta, declare it with the following syntax:

```vhdl
attribute slice_utilization_ratio_maxmargin: string;
```

After declaring Slice (LUT-FF Pairs) Utilization Ratio Delta, specify the VHDL constraint:

```vhdl
attribute slice_utilization_ratio_maxmargin of entity_name : entity is
"integer";
attribute slice_utilization_ratio_maxmargin of entity_name : entity is
"integer%";
attribute slice_utilization_ratio_maxmargin of entity_name : entity is
"integer#";
```

In the preceding examples, XST interprets the integer values in the first two attributes as a percentage, and in the last attribute as an absolute number of slices or FF-LUT pairs.
The integer value range is 0 to 100 when percent (%) is used or both percent (%) and pound (#) are omitted.

Slice (LUT-FF Pairs) Utilization Ratio Delta Verilog Syntax Examples

Place Slice (LUT-FF Pairs) Utilization Ratio Delta immediately before the module declaration or instantiation:

(* slice_utilization_ratio_maxmargin = "integer" *)
(* slice_utilization_ratio_maxmargin = "integer%" *)
(* slice_utilization_ratio_maxmargin = "integer#" *)

In the preceding examples, XST interprets the integer values in the first two attributes as a percentage, and in the last attribute as an absolute number of slices or FF-LUT pairs.

Slice (LUT-FF Pairs) Utilization Ratio Delta XCF Syntax Example One

MODEL "entity_name" slice_utilization_ratio_maxmargin=integer;

Slice (LUT-FF Pairs) Utilization Ratio Delta XCF Syntax Example Two

MODEL "entity_name" slice_utilization_ratio_maxmargin="integer%";

Slice (LUT-FF Pairs) Utilization Ratio Delta XCF Syntax Example Three

MODEL "entity_name" slice_utilization_ratio_maxmargin="integer#";

In the preceding examples, XST interprets the integer values in the first two lines as a percentage and in the last line as an absolute number of slices or FF-LUT pairs.

There must be no space between the integer value and the percent (%) or pound (#) characters.

You must surround the integer value and the percent (%) and pound (#) characters with double quotes ("...") because the percent (%) and pound (#) characters are special characters in the XST Constraint File (XCF).

The integer value range is 0 to 100 when percent (%) is used or both percent (%) and pound (#) are omitted.

Slice (LUT-FF Pairs) Utilization Ratio Delta XST Command Line Syntax Examples

Define Slice (LUT-FF Pairs) Utilization Ratio Delta globally with the –slice_utilization_ratio_maxmargin command line option of the run command:

-slice_utilization_ratio_maxmargin integer
-slice_utilization_ratio_maxmargin integer%
-slice_utilization_ratio_maxmargin integer#

In the preceding example, XST interprets the integer values in the first two lines as a percentage and in the last line as an absolute number of slices or FF-LUT pairs.

The integer value range is 0 to 100 when percent (%) is used or both percent (%) and pound (#) are omitted.

Map Entity on a Single LUT (LUT_MAP)

Map Entity on a Single LUT (LUT_MAP) forces XST to map a single block into a single LUT. If a described function on an RTL level description does not fit in a single LUT, XST issues an error message.
Use the UNISIM library to directly instantiate LUT components in your Hardware Description Language (HDL) code. To specify a function that a particular LUT must execute, apply an INIT constraint to the instance of the LUT. To place an instantiated LUT or register in a particular slice, attach an “RLOC” constraint to the same instance.

It is not always convenient to calculate INIT functions and different methods can be used to achieve this. Instead, you can describe the function that you want to map onto a single LUT in your VHDL or Verilog code in a separate block. Attaching a LUT_MAP constraint to this block indicates to XST that this block must be mapped on a single LUT. XST automatically calculates the INIT value for the LUT and preserves this LUT during optimization. For more information, see “Specifying INIT and RLOC.”

XST automatically recognizes the XC_MAP constraint supported by Synplicity.

Map Entity on a Single LUT Architecture Support

Map Entity on a Single LUT applies to all FPGA devices. Map Entity on a Single LUT does not apply to CPLD devices.

Map Entity on a Single LUT Applicable Elements

Map Entity on a Single LUT applies to a VHDL entity or Verilog module.

Map Entity on a Single LUT Propagation Rules

Map Entity on a Single LUT applies to the entity or module to which it is attached.

Map Entity on a Single LUT Syntax Examples

Following are syntax examples using Map Entity on a Single LUT with particular tools or methods. If a tool or method is not listed, Map Entity on a Single LUT may not be used with it.

Map Entity on a Single LUT VHDL Syntax Example

Before using Map Entity on a Single LUT, declare it with the following syntax:

```vhdl
attribute lut_map: string;
```

After declaring Map Entity on a Single LUT, specify the VHDL constraint:

```vhdl
attribute lut_map of entity_name : entity is "{yes|no}";
```

Map Entity on a Single LUT Verilog Syntax Example

Place Map Entity on a Single LUT immediately before the module declaration or instantiation:

```verilog
(* lut_map = "{yes|no}" *)
```

Map Entity on a Single LUT XCF Syntax Example

```xcf
MODEL "entity_name" lut_map={yes|no|true|false};
```

Use Carry Chain (USE_CARRY_CHAIN)

XST uses carry chain resources to implement certain macros, but there are situations where you can obtain better results by not using carry chain. Use Carry Chain (USE_CARRY_CHAIN) can deactivate carry chain use for macro generation. Use Carry Chain is both a global and a local constraint.
Use Carry Chain values are:

- **yes** (default)
- **no**

**Use Carry Chain Architecture Support**

Use Carry Chain applies to all FPGA devices. Use Carry Chain does not apply to CPLD devices.

**Use Carry Chain Applicable Elements**

Use Carry Chain applies globally, or to signals.

**Use Carry Chain Propagation Rules**

Use Carry Chain applies to the signal to which it is attached.

**Use Carry Chain Syntax Examples**

Following are syntax examples using Use Carry Chain with particular tools or methods. If a tool or method is not listed, Use Carry Chain may not be used with it.

**Use Carry Chain Schematic Syntax Example**

- Attach to a valid instance
- Attribute Name
  USE_CARRY_CHAIN
- Attribute Values
  ♦ yes
  ♦ no

**Use Carry Chain VHDL Syntax Example**

Before using Use Carry Chain, declare it with the following syntax:

```
attribute use_carry_chain: string;
```

After declaring Use Carry Chain specify the VHDL constraint:

```
attribute use_carry_chain of signal_name: signal is "{yes|no}"
```

**Use Carry Chain Verilog Syntax Example**

Place Use Carry Chain immediately before the signal declaration:

```
(* use_carry_chain = "(yes|no)" *)
```

**Use Carry Chain XCF Syntax Example One**

```
MODEL "entity_name" use_carry_chain={yes|no|true|false};
```

**Use Carry Chain XCF Syntax Example Two**

```
BEGIN MODEL "entity_name"

   NET "signal_name" use_carry_chain={yes|no|true|false};

END;
```
Use Carry Chain XST Command Line Syntax Example

Define Use Carry Chain globally with the `-use_carry_chain` command line option of the `run` command:

```
-use_carry_chain {yes|no}
```

The default is `yes`.

Convert Tristates to Logic (TRISTATE2LOGIC)

Since some devices do not support internal tristates, XST automatically replaces tristates with equivalent logic. Because the logic generated from tristates can be combined and optimized with surrounding logic, the replacement of internal tristates by logic for other devices can lead to better speed, and in some cases, better area optimization. But in general tristate to logic replacement may lead to area increase. If the optimization goal is Area, you should apply Convert Tristates to Logic (TRISTATE2LOGIC) set to `no`.

Convert Tristates to Logic Limitations

- Only internal tristates are replaced by logic. The tristates of the top module connected to output pads are preserved.
- Internal tristates are not replaced by logic for modules when incremental synthesis is active.
- Convert Tristates to Logic does not apply to technologies that do not have internal tristates, such as Spartan-3 or Virtex-4 devices. In this case, the conversion of tristates to logic is performed automatically. In some situations XST is unable to make the replacement automatically, due to the fact that this may lead to wrong design behavior or multi-source. This may happen when the hierarchy is preserved or XST does not have full design visibility (for example, design is synthesized on a block-by-block basis). In these cases, XST issues a warning at the low level optimization step. Depending on the particular design situation, you may continue the design flow and the replacement could be done by MAP, or you can force the replacement by applying Convert Tristates to Logic set to `yes` on a particular block or signal.
- The situations in which XST is unable to replace a tristate by logic are:
  - The tristate is connected to a black box.
  - The tristate is connected to the output of a block, and the hierarchy of the block is preserved.
  - The tristate is connected to a top-level output.
  - Convert Tristates to Logic is set to `no` on the block where tristates are placed, or on the signals to which tristates are connected.

Convert Tristates to Logic values are:

- **yes** (default)
- **no**
- **true** (XCF only)
- **false** (XCF only)
Convert Tristates to Logic Architecture Support

Convert Tristates to Logic applies to the following FPGA devices only:
- Virtex, Virtex-E
- Spartan-II, Spartan-IIE
- Virtex-II, Virtex-II Pro

Convert Tristates to Logic does not apply to CPLD devices.

Convert Tristates to Logic Applicable Elements

Convert Tristates to Logic applies to:
- An entire design through the XST command line
- A particular block (entity, architecture, component)
- A signal

Convert Tristates to Logic Propagation Rules

Convert Tristates to Logic applies to an entity, component, module or signal to which it is attached.

Convert Tristates to Logic Syntax Examples

Following are syntax examples using Convert Tristates to Logic with particular tools or methods. If a tool or method is not listed, Convert Tristates to Logic may not be used with it.

Convert Tristates to Logic VHDL Syntax Example

Before using Convert Tristates to Logic, declare it with the following syntax:

    attribute tristate2logic: string;

After declaring Convert Tristates to Logic, specify the VHDL constraint:

    attribute tristate2logic of {entity_name|component_name|signal_name}:
    {entity|component|signal} is "{yes|no}";

Convert Tristates to Logic Verilog Syntax Example

Place Convert Tristates to Logic immediately before the module or signal declaration:

    (* tristate2logic = "{yes|no}" *)

Convert Tristates to Logic XCF Syntax Example One

MODEL "entity_name" tristate2logic={yes|no|true|false};

Convert Tristates to Logic XCF Syntax Example Two

BEGIN MODEL "entity_name"

    NET "signal_name" tristate2logic={yes|no|true|false};

END;
Chapter 5: XST Design Constraints

Convert Tristates to Logic XST Command Line Syntax Example

Define Convert Tristates to Logic globally with the -tristate2logic command line option of the run command:

```
-tristate2logic {yes|no}
```

The default is yes.

Convert Tristates to Logic Project Navigator Syntax Example

Define Convert Tristates to Logic globally in Project Navigator > Process Properties > Xilinx-Specific Options > Convert Tristates to Logic.

Use Clock Enable (USE_CLOCK_ENABLE)

Clock Enable (USE_CLOCK_ENABLE) enables or disables the clock enable function in flip-flops. The disabling of the clock enable function is typically used for ASIC prototyping on FPGA devices.

By detecting Use Clock Enable with a value of no or false, XST avoids using CE resources in the final implementation. Moreover, for some designs, putting the Clock Enable function on the data input of the flip-flop allows better logic optimization and therefore better QOR. In auto mode, XST tries to estimate a trade off between using a dedicated clock enable input of a flip-flop input and putting clock enable logic on the D input of a flip-flop. In a case where a flip-flop is instantiated by you, XST removes the clock enable only if the Optimize Instantiated Primitives option is set to yes.

Use Clock Enable values are:

- auto (default)
- yes
- no
- true (XCF only)
- false (XCF only)

Use Clock Enable Architecture Support

Use Clock Enable applies to all FPGA devices. Use Clock Enable does not apply to CPLD devices.

Use Clock Enable Applicable Elements

Use Clock Enable applies to:

- An entire design through the XST command line
- A particular block (entity, architecture, component)
- A signal representing a flip-flop
- An instance representing an instantiated flip-flop

Use Clock Enable Propagation Rules

Use Clock Enable applies to an entity, component, module, signal, or instance to which it is attached.
Use Clock Enable Syntax Examples

Following are syntax examples using Use Clock Enable with particular tools or methods. If a tool or method is not listed, Use Clock Enable may not be used with it.

Use Clock Enable VHDL Syntax Example

Before using Use Clock Enable, declare it with the following syntax:

```vhdl
attribute use_clock_enable: string;
```

After declaring Use Clock Enable, specify the VHDL constraint:

```vhdl
attribute use_clock_enable of {entity_name|component_name|signal_name|instance_name}:
{entity|component|signal|label} is "{auto|yes|no}";
```

Use Clock Enable Verilog Syntax Example

Place Use Clock Enable immediately before the instance, module or signal declaration:

```verilog
(* use_clock_enable = "{auto|yes|no}" *)
```

Use Clock Enable XCF Syntax Example One

```cxf
MODEL "entity_name" use_clock_enable={auto|yes|no|true|false};
```

Use Clock Enable XCF Syntax Example Two

```cxf
BEGIN MODEL "entity_name"
    NET "signal_name" use_clock_enable={auto|yes|no|true|false};
END;
```

Use Clock Enable XCF Syntax Example Three

```cxf
BEGIN MODEL "entity_name"
    INST "instance_name" use_clock_enable={auto|yes|no|true|false};
END;
```

Use Clock Enable XST Command Line Syntax Example

Define Use Clock Enable globally with the `-use_clock_enable` command line option of the `run` command:

```bash
-use_clock_enable {auto|yes|no}
```

The default is `auto`.

Use Clock Enable Project Navigator Syntax Example

Define Use Clock Enable globally in Project Navigator > Process Properties > Xilinx-Specific Options > Use Clock Enable.

Use Synchronous Set (USE_SYNC_SET)

Synchronous Set (USE_SYNC_SET) enables or disables the synchronous set function in flip-flops. The disabling of the synchronous set function is typically used for ASIC prototyping on FPGA devices. Detecting Use Synchronous Set with a value of `no` or `false`, XST avoids using synchronous reset resources in the final implementation. Moreover, for some designs, putting synchronous reset function on data input of the flip-flop allows better logic optimization and therefore better QOR.
In **auto** mode, XST tries to estimate a trade off between using dedicated Synchronous Set input of a flip-flop input and putting Synchronous Set logic on the D input of a flip-flop. In a case where a flip-flop is instantiated by you, XST removes the synchronous reset only if the Optimize Instantiated Primitives option is set to **yes**.

Use Synchronous Set values are:

- **auto** (default)
- **yes**
- **no**
- **true** (XCF only)
- **false** (XCF only)

**Use Synchronous Set Architecture Support**

Use Synchronous Set applies to all FPGA devices. Use Synchronous Set does not apply to CPLD devices.

**Use Synchronous Set Applicable Elements**

Use Synchronous Set applies to:

- An entire design through the XST command line
- A particular block (entity, architecture, component)
- A signal representing a flip-flop
- An instance representing an instantiated flip-flop

**Use Synchronous Set Propagation Rules**

Use Synchronous Set applies to an entity, component, module, signal, or instance to which it is attached.

**Use Synchronous Set Syntax Examples**

Following are syntax examples using Use Synchronous Set with particular tools or methods. If a tool or method is not listed, Use Synchronous Set may not be used with it.

**Use Synchronous Set VHDL Syntax Example**

Before using Use Synchronous Set, declare it with the following syntax:

```
attribute use_sync_set: string;
```

After declaring Use Synchronous Set, specify the VHDL constraint:

```
attribute use_sync_set of
{entity_name|component_name|signal_name|instance_name}:
{entity|component|signal|label} is "{auto|yes|no}";
```

**Use Synchronous Set Verilog Syntax Example**

Place Use Synchronous Set immediately before the instance, module or signal declaration:

```
(* use_sync_set = "{auto|yes|no}" *)
```

**Use Synchronous Set XCF Syntax Example One**

```
MODEL "entity_name" use_sync_set="{auto|yes|no|true|false}"
```
Use Synchronous Set XCF Syntax Example Two

BEGIN MODEL "entity_name"

    NET "signal_name" use_sync_set=(auto|yes|no|true|false);

END;

Use Synchronous Set XCF Syntax Example Three

BEGIN MODEL "entity_name"

    INST "instance_name" use_sync_set=(auto|yes|no|true|false);

END;

Use Synchronous Set XST Command Line Syntax Example

Define Use Synchronous Set globally with the -use_sync_set command line option of
the run command:

    -use_sync_set (auto|yes|no)

The default is auto.

Use Synchronous Set Project Navigator Syntax Example

Define Use Synchronous Set globally in Project Navigator > Process Properties > Xilinx-Specific Options > Use Synchronous Set.

Use Synchronous Reset (USE_SYNC_RESET)

Synchronous Reset (USE_SYNC_RESET) enables or disables the usage of synchronous reset function of flip-flops. The disabling of the Synchronous Reset function could be used for ASIC prototyping flow on FPGA devices.

Detecting Use Synchronous Reset with a value of no or false, XST avoids using synchronous reset resources in the final implementation. Moreover, for some designs, putting synchronous reset function on data input of the flip-flop allows better logic optimization and therefore better QOR.

In auto mode, XST tries to estimate a trade off between using a dedicated Synchronous Reset input on a flip-flop input and putting Synchronous Reset logic on the D input of a flip-flop. In a case where a flip-flop is instantiated by you, XST removes the synchronous reset only if the Optimize Instantiated Primitives option is set to yes.

Use Synchronous Reset values are:

- auto (default)
- yes
- no
- true (XCF only)
- false (XCF only)

Use Synchronous Reset Architecture Support

Use Synchronous Reset applies to all FPGA devices. Use Synchronous Reset does not apply to CPLD devices.
Use Synchronous Reset Applicable Elements

Use Synchronous Reset applies to:

- An entire design through the XST command line
- A particular block (entity, architecture, component)
- A signal representing a flip-flop
- An instance representing an instantiated flip-flop

Use Synchronous Reset Propagation Rules

Use Synchronous Reset applies to an entity, component, module, signal, or instance to which it is attached.

Use Synchronous Reset Syntax Examples

Following are syntax examples using Use Synchronous Reset with particular tools or methods. If a tool or method is not listed, Use Synchronous Reset may not be used with it.

Use Synchronous Reset VHDL Syntax Example

Before using Use Synchronous Reset, declare it with the following syntax:

```vhdl
attribute use_sync_reset: string;
```

After declaring Use Synchronous Reset, specify the VHDL constraint:

```vhdl
attribute use_sync_reset of 
{entity_name|component_name|signal_name|instance_name}: 
{entity|component|signal|label} is "{auto|yes|no}";
```

Use Synchronous Reset Verilog Syntax Example

Place this attribute immediately before the instance, module, or signal declaration:

```verilog
(* use_sync_reset = "{auto|yes|no}" *)
```

Use Synchronous Reset XCF Syntax Example One

```c
MODEL "entity_name" use_sync_reset={auto|yes|no|true|false};
```

Use Synchronous Reset XCF Syntax Example Two

```c
BEGIN MODEL "entity_name"

    NET "signal_name" use_sync_reset={auto|yes|no|true|false};

END;
```

Use Synchronous Reset XCF Syntax Example Three

```c
BEGIN MODEL "entity_name"

    INST "instance_name" use_sync_reset={auto|yes|no|true|false};

END;
```

Use Synchronous Reset XST Command Line Syntax Example

Define Use Synchronous Reset globally with the `-use_sync_reset` command line option of the `run` command:

```bash
-use_sync_reset {auto|yes|no}
```

The default is `auto`. 
Use Synchronous Reset Project Navigator Syntax Example

Define Use Synchronous Reset globally in **Project Navigator > Process Properties > Xilinx-Specific Options > Use Synchronous Reset.**

### Use DSP48 (USE_DSP48)

This option is called:

- Use DSP48 (Virtex-4 devices)
- Use DSP Block (Virtex-5 devices)

XST enables you to use the resources of the DSP48 blocks introduced in Virtex-4 devices. The default is **auto**. In **auto** mode, XST automatically implements such macros as MAC and accumulates on DSP48, but some of them as adders are implemented on slices. You have to force their implementation on DSP48 using a value of **yes** or **true**. For more information on supported macros and their implementation control, see “**XST HDL Coding Techniques.**”

Several macros (for example, MAC) that can be placed on DSP48 are in fact a composition of simpler macros such as multipliers, accumulators, and registers. To achieve the best performance, XST by default tries to infer and implement the maximum macro configuration. To shape a macro in a specific way, use the “**Keep (KEEP)**” constraint. For example, DSP48 allows you to implement a multiple with two input registers. To leave the first register stage outside of the DSP48, place the “**Keep (KEEP)**” constraint in their outputs.

Use DSP48 values are:

- **auto** (default)
- **yes**
- **no**
- **true** (XCF only)
- **false** (XCF only)

In **auto** mode you can control the number of available DSP48 resources for synthesis using “**DSP Utilization Ratio (DSP_UTILIZATION_RATIO)**.” By default, XST tries to utilize, as much as possible, all available DSP48 resources. For more information, see “**DSP48 Block Resources.**”

### Use DSP48 Architecture Support

Use DSP48 applies to the following FPGA devices only:

- Spartan-3A D
- Virtex-4, Virtex-5

Use DSP48 does not apply to CPLD devices.

### Use DSP48 Applicable Elements

Use DSP48 applies to:

- An entire design through the XST command line
- A particular block (entity, architecture, component)
- A signal representing a macro described at the RTL level
Use DSP48 Propagation Rules

Use DSP48 applies to an entity, component, module, or signal to which it is attached.

Use DSP48 Syntax Examples

Following are syntax examples using Use DSP48 with particular tools or methods. If a tool or method is not listed, Use DSP48 may not be used with it.

Use DSP48 VHDL Syntax Example

Before using Use DSP48, declare it with the following syntax:

```vhdl
attribute use_dsp48: string;
```

After declaring Use DSP48, specify the VHDL constraint:

```vhdl
attribute use_dsp48 of {entity_name|component_name|signal_name}:
(entity|component|signal) is "{auto|yes|no}";
```

Use DSP48 Verilog Syntax Example

Place Use DSP48 immediately before the module or signal declaration:

```verilog
(* use_dsp48 = "{auto|yes|no}" *)
```

Use DSP48 XCF Syntax Example One

```cxf
MODEL "entity_name" use_dsp48={auto|yes|no|true|false};
```

Use DSP48 XCF Syntax Example Two

```cxf
BEGIN MODEL "entity_name"

    NET "signal_name" use_dsp48={auto|yes|no|true|false};

END;
```

Use DSP48 XST Command Line Syntax Example

Define Use DSP48 globally with the –use_dsp48 command line option of the run command:

Use DSP48 Project Navigator Syntax Example

Define Use DSP48 globally in Project Navigator > Process Properties > HDL Options > Use DSP48.

XST CPLD Constraints (Non-Timing)

The section discusses XST CPLD constraints (non-timing). The constraints in this section apply to CPLD devices only. They do not apply to FPGA devices. This section discusses the following constraints:

- “Clock Enable (–pld_ce)”
- “Data Gate (DATA_GATE)”
- “Macro Preserve (–pld_mp)”
- “No Reduce (NOREDUCE)”
- “WYSIWYG (–wysiwyg)”
- “XOR Preserve (–pld_xp)”
Clock Enable (–pld_ce)

Clock Enable (–pld_ce) specifies how sequential logic should be implemented when it contains a clock enable, either using the specific device resources available for that or generating equivalent logic.

Clock Enable allows you to specify the way the clock enable function is implemented if presented in the design.

Clock Enable values are:

- **yes**
  The synthesizer implements the clock enable signal of the device.

- **no**
  The clock enable function is implemented through equivalent logic.

Keeping or not keeping the clock enable signal depends on the design logic. Sometimes, when the clock enable is the result of a Boolean expression, setting Clock Enable to no may improve the fitting result. The input data of the flip-flop is simplified when it is merged with the clock enable expression.

Clock Enable Architecture Support

Clock Enable applies to all CPLD devices. Clock Enable does not apply to FPGA devices.

Clock Enable Applicable Elements

Clock Enable applies to an entire design through the XST command line.

Clock Enable Propagation Rules

Not applicable

Clock Enable Syntax Examples

Following are syntax examples using Clock Enable with particular tools or methods. If a tool or method is not listed, Clock Enable may not be used with it.

Clock Enable XST Command Line Syntax Example

Define Clock Enable globally with the –pld_ce command line option of the run command:

```bash
-pld_ce {yes|no}
```

The default is yes.

Clock Enable Project Navigator Syntax Example

Define Clock Enable globally in Project Navigator > Process Properties > Xilinx-Specific Options > Clock Enable.

Data Gate (DATA_GATE)

Data Gate applies to CoolRunner-II devices only.

Data Gate (DATA_GATE) provides direct means of reducing power consumption in your design. Each I/O pin input signal passes through a latch that can block the propagation of
incident transitions during periods when such transitions are not of interest to your CPLD design.

Input transitions that do not affect the CPLD design function still consume power, if not latched, as they are routed among the CPLD’s Function Blocks. By asserting the Data Gate control I/O pin on the device, selected I/O pin inputs become latched, thereby eliminating the power dissipation associated with external transitions on those pins.

For more information, see “DATA_GATE” in the Xilinx Constraints Guide.

Macro Preserve (–pld_mp)

Macro Preserve (-pld_mp) makes macro handling independent of design hierarchy processing. This allows you to merge all hierarchical blocks in the top module, while still keeping the macros as hierarchical modules. You can also keep the design hierarchy except for the macros, which are merged with the surrounding logic. Merging the macros sometimes gives better results for design fitting.

Macro Preserve values are:

- **yes**
  
  Macros are preserved and generated by Macro+.

- **no**
  
  Macros are rejected and generated by HDL synthesizer

Depending on the Macro Preserve value, a rejected macro is either merged in the design logic, or becomes a hierarchical block. See Table 5-7, “Disposition of Rejected Macros.”

<table>
<thead>
<tr>
<th>Flatten Hierarchy Value</th>
<th>Disposition</th>
</tr>
</thead>
<tbody>
<tr>
<td>yes</td>
<td>Merged in the design logic</td>
</tr>
<tr>
<td>no</td>
<td>Becomes a hierarchical block</td>
</tr>
</tbody>
</table>

Very small macros such as 2-bit adders and 4-bit multiplexers are always merged, independent of the Macro Preserve or Flatten Hierarchy options.

Macro Preserve Architecture Support

Macro Preserve applies to all CPLD devices. Macro Preserve does not apply to FPGA devices.

Macro Preserve Applicable Elements

Macro Preserve applies to an entire design through the XST command line.

Macro Preserve Propagation Rules

Not applicable

Macro Preserve Syntax Examples

Following are syntax examples using Macro Preserve with particular tools or methods. If a tool or method is not listed, Macro Preserve may not be used with it.
Macro Preserve XST Command Line Syntax Example

Define Macro Preserve globally with the \texttt{-pld\_mp} command line option of the \texttt{run} command:

\begin{verbatim}
-pld_mp \{yes|no\}
\end{verbatim}

The default is \texttt{yes}.

Macro Preserve Project Navigator Syntax Example

Define Macro Preserve globally in Project Navigator > Process Properties > Xilinx-Specific Options > Macro Preserve.

\section*{No Reduce (NOREDUCE)}

No Reduce (NOREDUCE):

- Prevents minimization of redundant logic terms that are typically included in a design to avoid logic hazards or race conditions
- Identifies the output node of a combinatorial feedback loop to ensure correct mapping

For more information, see “NOREDUCE” in the Xilinx Constraints Guide.

\section*{WYSIWYG (–wysiwyg)}

WYSIWYG (–\texttt{wysiwyg}) makes a netlist reflect the user specification as closely as possible. That is, all the nodes declared in the Hardware Description Language (HDL) design are preserved.

If WYSIWYG mode is enabled (\texttt{yes}), XST:

- Preserves all user internal signals (nodes)
- Creates SOURCE\_NODE constraints in the NGC file for all these nodes
- Skips design optimization (collapse, factorization)

Only boolean equation minimization is performed.

\subsection*{WYSIWYG Architecture Support}

WYSIWYG applies to all CPLD devices. WYSIWYG does not apply to FPGA devices.

\subsection*{WYSIWYG Applicable Elements}

WYSIWYG applies to an entire design through the XST command line.

\subsection*{WYSIWYG Propagation Rules}

Not applicable

\subsection*{WYSIWYG Syntax Examples}

Following are syntax examples using WYSIWYG with particular tools or methods. If a tool or method is not listed, WYSIWYG may not be used with it.

\textbf{WYSIWYG XST Command Line Syntax Example}

Define WYSIWYG globally with the \texttt{–wysiwyg} command line option of the \texttt{run} command:
Chapter 5: XST Design Constraints

### XOR Preserve (–pld_xp)

XOR Preserve (–pld_xp) enables or disables hierarchical flattening of XOR macros. The XORs inferred by Hardware Description Language (HDL) synthesis are also considered as macro blocks in the CPLD flow. They are processed separately to give more flexibility for using device macrocells XOR gates. Therefore, you can decide to flatten its design (Flatten Hierarchy yes, Macro Preserve no) but you want to preserve the XORs. Preserving XORs has a great impact on reducing design complexity.

XOR Preserve values are:

- **yes** (default)
  
  XOR macros are preserved

- **no**

  XOR macros are merged with surrounded logic

Preserving XORs generally gives better results. That is, the number of PTerms is lower. Use the **no** value to obtain completely flat netlists. Applying global optimization on a completely flat design sometimes improves design fitting.

To obtain a completely flattened design, select the following options:

- Flatten Hierarchy
  
  **yes**

- Macro Preserve
  
  **no**

- XOR Preserve
  
  **no**

The **no** value does not guarantee the elimination of the XOR operator from the Electronic Data Interchange Format (EDIF) netlist. During the netlist generation, the netlist mapper tries to recognize and infer XOR gates in order to decrease the logic complexity. This process is independent of the XOR preservation done by Hardware Description Language (HDL) synthesis, and is guided only by the goal of complexity reduction.

### XOR Preserve Architecture Support

XOR Preserve applies to all CPLD devices. XOR Preserve does not apply to FPGA devices.

### XOR Preserve Applicable Elements

XOR Preserve applies to an entire design through the XST command line.

### XOR Preserve Propagation Rules

Not applicable
XOR Preserve Syntax Examples

Following are syntax examples using XOR Preserve with particular tools or methods. If a tool or method is not listed, XOR Preserve may not be used with it.

XOR Preserve XST Command Line Syntax Example

Define XOR Preserve globally with the –pld_xp command line option of the run command:

   -pld_xp {yes|no}

The default is yes.

XOR Preserve Project Navigator Syntax Example

Define XOR Preserve globally in Project Navigator > Process Properties > Xilinx-Specific Options > XOR Preserve.

XST Timing Constraints

This section discusses XST timing constraints:

- “Cross Clock Analysis (~cross_clock_analysis)”
- “Write Timing Constraints (~write_timing_constraints)”
- “Clock Signal (CLOCK_SIGNAL)”
- “Global Optimization Goal (~glob_opt)”
- “XCF Timing Constraint Support”
- “Period (PERIOD)”
- “Offset (OFFSET)”
- “From-To (FROM-TO)”
- “Timing Name (TNM)”
- “Timing Name on a Net (TNM_NET)”
- “Timegroup (TIMEGRP)”
- “Timing Ignore (TIG)”

Applying Timing Constraints

Apply XST-supported timing constraints with:

- Global Optimization Goal (~glob_opt)
- Project Navigator > Process Properties > Synthesis Options > Global Optimization Goal
- User Constraints File (UCF)

Applying Timing Constraints Using Global Optimization Goal

Global Optimization Goal (~glob_opt) allows you to apply the five global timing constraints:

- ALLCLOCKNETS
- OFFSET_IN_BEFORE
- OFFSET_OUT_AFTER
Chapter 5: XST Design Constraints

- INPAD_TO_OUTPAD
- MAX_DELAY

These constraints are applied globally to the entire design. You cannot specify a value for these constraints, since XST optimizes them for the best performance. These constraints are overridden by constraints specified in the User Constraints File (UCF).

Applying Timing Constraints Using the User Constraints File (UCF)

The User Constraints File (UCF) allows you to specify timing constraints using native UCF syntax. XST supports constraints such as:

- “Timing Name (TNM)”
- “Timegroup (TIMEGRP)”
- “Period (PERIOD)”
- “Timing Ignore (TIG)”
- “From-To (FROM-TO)”

XST supports wildcards and hierarchical names with these constraints.

Writing Constraints to the NGC file

Timing constraints are not written to the NGC file by default. Timing constraints are written to the NGC file only when:

- Write Timing Constraints is checked yes in Project Navigator > Process Properties, or
- The -write_timing_constraints option is specified when using the command line.

Additional Options Affecting Timing Constraint Processing

Three additional options affect timing constraint processing, regardless of how the timing constraints are specified:

- “Cross Clock Analysis (~cross_clock_analysis)”
- “Write Timing Constraints (~write_timing_constraints)”
- “Clock Signal (CLOCK_SIGNAL)”

**Cross Clock Analysis (~cross_clock_analysis)**

Cross Clock Analysis (~cross_clock_analysis) allows inter-clock domain analysis during timing optimization. By default (no), XST does not perform this analysis.

Cross Clock Analysis Architecture Support

Cross Clock Analysis applies to all FPGA devices. Cross Clock Analysis does not apply to CPLD devices.

Cross Clock Analysis Applicable Elements

Cross Clock Analysis applies to an entire design through the XST command line.
Cross Clock Analysis Propagation Rules

Not applicable

Cross Clock Analysis Syntax Examples

Following are syntax examples using Cross Clock Analysis with particular tools or methods. If a tool or method is not listed, Cross Clock Analysis may not be used with it.

Cross Clock Analysis XST Command Line Syntax Example

Define Cross Clock Analysis globally with the –cross_clock_analysis command line option of the run command:

-\texttt{cross\_clock\_analysis} \{yes|no\}

The default is \texttt{yes}.

Cross Clock Analysis Project Navigator Syntax Example

Define Cross Clock Analysis globally in \texttt{Project Navigator > Process Properties > Synthesis Options > Cross Clock Analysis}.

Write Timing Constraints (–write\_timing\_constraints)

Timing constraints are written to the NGC file only when:

- Write Timing Constraints is checked \texttt{yes} in \texttt{Project Navigator > Process Properties}, or
- The \texttt{-write\_timing\_constraints} option is specified when using the command line.

Timing constraints are not written to the NGC file by default.

Write Timing Constraints Architecture Support

Write Timing Constraints is architecture independent.

Write Timing Constraints Applicable Elements

Write Timing Constraints applies to an entire design through the XST command line.

Write Timing Constraints Propagation Rules

Not applicable

Write Timing Constraints Syntax Examples

Following are syntax examples using Write Timing Constraints with particular tools or methods. If a tool or method is not listed, Write Timing Constraints may not be used with it.

Write Timing Constraints XST Command Line Syntax Example

Define Write Timing Constraints globally with the \texttt{-write\_timing\_constraints} command line option of the run command:

-\texttt{write\_timing\_constraints} \{yes|no\}

The default is \texttt{yes}.
Write Timing Constraints Project Navigator Syntax Example

Clock Signal (CLOCK_SIGNAL)
If a clock signal goes through combinatorial logic before being connected to the clock input of a flip-flop, XST cannot identify what input pin or internal signal is the real clock signal. Clock Signal (CLOCK_SIGNAL) allows you to define the clock signal.

Clock Signal Architecture Support
Clock Signal applies to all FPGA devices. Clock Signal does not apply to CPLD devices.

Clock Signal Applicable Elements
Clock Signal applies to signals.

Clock Signal Propagation Rules
Clock Signal applies to clock signals.

Clock Signal Syntax Examples
Following are syntax examples using Clock Signal with particular tools or methods. If a tool or method is not listed, Clock Signal may not be used with it.

Clock Signal VHDL Syntax Example
Before using Clock Signal, declare it with the following syntax:

```vhdl
attribute clock_signal : string;
```

After declaring CLOCK_SIGNAL, specify the VHDL constraint:

```vhdl
attribute clock_signal of signal_name : signal is "{yes|no}";
```

Clock Signal Verilog Syntax Example
Place Clock Signal immediately before the signal declaration:

```verilog
(* clock_signal = "(yes|no)" *)
```

Clock Signal XCF Syntax Example

```xilinx
BEGIN MODEL "entity_name"
    NET "primary_clock_signal" clock_signal={yes|no|true|false};
END;
```

Global Optimization Goal (–glob_opt)
Depending on the Global Optimization Goal, XST can optimize the following design regions:
- Register to register
- Inpad to register
- Register to outpad
Global Optimization Goal (-glob_opt) selects the global optimization goal. For a detailed description of supported timing constraints, see “Partitions.”

You cannot specify a value for Global Optimization Goal. XST optimizes the entire design for the best performance.

Apply the following constraints with Global Optimization Goal:

- **ALLCLOCKNETS**
  Optimizes the period of the entire design

- **OFFSET_IN_BEFORE**
  Optimizes the maximum delay from input pad to clock, either for a specific clock or for an entire design

- **OFFSET_OUT_AFTER**
  Optimizes the maximum delay from clock to output pad, either for a specific clock or for an entire design

- **INPAD_TO_OUTPAD**
  Optimizes the maximum delay from input pad to output pad throughout an entire design

- **MAX_DELAY**
  Incorporates all previously mentioned constraints

These constraints affect the entire design. They apply only if no timing constraints are specified in the constraint file.

Define Global Optimization Goal globally with the -glob_opt command line option of the run command:

```
-glob_opt {allclocknets|offset_in_before|offset_out_after
  |inpad_to_outpad|max_delay}
```

Specify Global Optimization Goal globally in Project Navigator > Process Properties > Synthesis Options > Global Optimization Goal.

Global Optimization Goal Domain Definitions

The possible domains are shown in the following schematic.

- **ALLCLOCKNETS** (register to register)
  Identifies, by default, all paths from register to register on the same clock for all clocks in a design. To take inter-clock domain delays into account, set “Cross Clock Analysis (~cross_clock_analysis)” to yes.

- **OFFSET_IN_BEFORE** (inpad to register)
  Identifies all paths from all primary input ports to either all sequential elements or the sequential elements driven by the given clock signal name.

- **OFFSET_OUT_AFTER** (register to outpad)
  Similar to the previous constraint, but sets the constraint from the sequential elements to all primary output ports.

- **INPAD_TO_OUTPAD** (inpad to outpad)
  Sets a maximum combinational path constraint.
• **MAX_DELAY**

Identifies all paths defined by the following timing constraints:
- ALLCLOCKNETS
- OFFSET_IN_BEFORE
- OFFSET_OUT_AFTER
- INPAD_TO_OUTPAD

**XCF Timing Constraint Support**

If you specify timing constraints in the XST Constraint File (XCF), Xilinx recommends that you use a forward slash (/) as a hierarchy separator instead of an underscore (_). For more information, see “Hierarchy Separator (~hierarchy_separator)”

If all or part of a specified timing constraint is not supported by XST, XST issues a warning, and ignores the unsupported timing constraint (or unsupported part of it) in the Timing Optimization step. If the Write Timing Constraints option is set to **yes**, XST propagates the entire constraint to the final netlist, even if it was ignored at the Timing Optimization step.

The following timing constraints are supported in the XCF:
- “Period (PERIOD)”
- “Offset (OFFSET)”
- “From-To (FROM-TO)”
- “Timing Name (TNM)”
- “Timing Name on a Net (TNM_NET)”
- “Timegroup (TIMEGRP)”
- “Timing Ignore (TIG)”

**Period (PERIOD)**

Period (PERIOD) is a basic timing constraint and synthesis constraint. A clock period specification checks timing between all synchronous elements within the clock domain as defined in the destination element group. The group may contain paths that pass between
clock domains if the clocks are defined as a function of one or the other. For more information, see “PERIOD” in the Xilinx Constraints Guide.

Period XCF Syntax Example

```
NET netname PERIOD = value [{HIGH|LOW} value];
```

**Offset (OFFSET)**

Offset (OFFSET) is a basic timing constraint. It specifies the timing relationship between an external clock and its associated data-in or data-out pin. OFFSET is used only for pad-related signals, and cannot be used to extend the arrival time specification method to the internal signals in a design.

OFFSET allows you to:

- Calculate whether a setup time is being violated at a flip-flop whose data and clock inputs are derived from external nets
- Specify the delay of an external output net derived from the Q output of an internal flip-flop being clocked from an external device pin

For more information, see “OFFSET” in the Xilinx Constraints Guide.

Offset XCF Syntax Example

```
OFFSET = {IN|OUT} offset_time [units] {BEFORE|AFTER} clk_name [TIMEGRP group_name];
```

**From-To (FROM-TO)**

From-To (FROM-TO) defines a timing constraint between two groups. A group can be user-defined or predefined (FFS, PADS, RAMS). For more information, see “FROM-TO” in the Xilinx Constraints Guide.

From-To XCF Syntax Example

```
TIMESPEC TScname = FROM group1 TO group2 value;
```

**Timing Name (TNM)**

Timing Name (TNM) is a basic grouping constraint. Use TNM to identify the elements that make up a group which you can then use in a timing specification. TNM tags specific FFS, RAMs, LATCHES, PADS, BRAMS_PORTA, BRAMS_PORTB, CPUS, HSIOs, and MULTs as members of a group to simplify the application of timing specifications to the group.

The RISING and FALLING keywords may also be used with TNMs. For more information, see “TNM” in the Xilinx Constraints Guide.

Timing Name XCF Syntax Example

```
{INST|NET|PIN} inst_net_or_pin_name TNM = {predefined_group:} identifier;
```

**Timing Name on a Net (TNM_NET)**

Timing Name on a Net (TNM_NET) is essentially equivalent to TNM on a net except for input pad nets. Special rules apply when using TNM_NET with the PERIOD constraint for Virtex, Virtex-E, Virtex-II, Virtex-II Pro, Virtex-4 or Spartan-3 LL/DCMs. For more
information, see “PERIOD Specifications on CLKDLLs and DCMs” in the Xilinx Constraints Guide.

A TNM_NET is a property that you normally use in conjunction with a Hardware Description Language (HDL) design to tag a specific net. All downstream synchronous elements and pads tagged with the TNM_NET identifier are considered a group. For more information, see “TNM_NET” in the Xilinx Constraints Guide.

Timing Name on a Net XCF Syntax Example

```
NET netname TNM_NET = [predefined_group1] identifier;
```

**Timegroup (TIMEGRP)**

Timegroup (TIMEGRP) is a basic grouping constraint. In addition to naming groups using the TNM identifier, you can also define groups in terms of other groups. You can create a group that is a combination of existing groups by defining a TIMEGRP constraint.

You can place TIMEGRP constraints in a constraints file (XST Constraint File (XCF) or Netlist Constraints File (NCF). You can use TIMEGRP attributes to create groups using the following methods.

- Combining multiple groups into one
- Defining flip-flop subgroups by clock sense

For more information, see “TIMEGRP” in the Xilinx Constraints Guide.

Timegroup XCF Syntax Example

```
TIMEGRP newgroup = existing_grp1 existing_grp2 [existing_grp3 ...];
```

**Timing Ignore (TIG)**

Timing Ignore (TIG) causes all paths going through a specific net to be ignored for timing analyses and optimization purposes. Timing Ignore can be applied to the name of the signal affected. For more information, see “TIG” in the Xilinx Constraints Guide.

Timing Ignore XCF Syntax Example

```
NET net_name TIG;
```

**XST Implementation Constraints**

This section discusses XST implementation constraints. For more information, see the Xilinx Constraints Guide. This section includes:

- “About Implementation Constraints”
- “Implementation Constraints Syntax Examples”
- “RLOC”
- “NOREDUCE”
- “PWR_MODE”
About Implementation Constraints

Implementation constraints control placement and routing. They are not directly used by XST, but are simply propagated and made available to the implementation tools. The object to which an implementation constraint is attached is preserved.

A binary equivalent of the implementation constraints is written to the NGC file. Since the file is binary, you cannot edit implementation constraints in the NGC file.

Alternatively, you can code implementation constraints in the XST Constraint File (XCF) using the syntaxes shown in “Implementation Constraints Syntax Examples.”

Implementation Constraints Syntax Examples

This section gives the following Implementation Constraints coding examples:

- “Implementation Constraints XCF Syntax Examples”
- “Implementation Constraints VHDL Syntax Examples”
- “Implementation Constraints Verilog Syntax Examples”

Implementation Constraints XCF Syntax Examples

To apply an implementation constraint to an entire entity, use either of the following XST Constraint File (XCF) syntaxes:

```
MODEL EntityName PropertyName;
MODEL EntityName PropertyName=PropertyValue;
```

To apply an implementation constraint to specific instances, nets, or pins within an entity, use either of the following syntaxes:

```
BEGIN MODEL EntityName
  [NET|INST|PIN] [NetName|InstName|SigName] PropertyName;
END;
BEGIN MODEL EntityName
  [NET|INST|PIN] [NetName|InstName|SigName] PropertyName=PropertyValue;
END;
```

Implementation Constraints VHDL Syntax Examples

Specify implementation constraints in VHDL as follows:

```
attribute PropertyName of {NetName|InstName|PinName} : {signal|label}
  is "PropertyValue";
```

Implementation Constraints Verilog Syntax Examples

Specify implementation constraints in Verilog as follows:

```
//-- synthesis attribute PropertyName of [NetName|InstName|PinName] is
"PropertyValue";

In Verilog-2001, where descriptions precede the signal, module, or instance to which they refer, specify implementation constraints as follows:

(* PropertyName="PropertyValue" *)
```
RLOC

RLOC applies to all FPGA devices. RLOC does not apply to CPLD devices.

Use RLOC to indicate the placement of a design element on the FPGA die relative to other elements. Assuming an SRL16 instance of name srl1 to be placed at location R9C0.S0, you may specify the following in the Verilog code:

```verbatim
// synthesis attribute RLOC of srl1 : "R9C0.S0";
```

You may specify the same attribute in the XST Constraint File (XCF) as follows:

```verbatim
BEGIN MODEL ENTNAME
  INST srl1 RLOC=R9C0.S0;
END;
```

The binary equivalent of the following line is written to the output NGC file:

```verbatim
INST srl1 RLOC=R9C0.S0;
```

For more information, see “RLOC” in the Xilinx Constraints Guide.

NOREDUCE

NOREDUCE applies to all CPLD devices. NOREDUCE does not apply to FPGA devices.

NOREDUCE prevents the optimization of the boolean equation generating a given signal. Assuming a local signal is assigned the arbitrary function below, and NOREDUCE attached to the signal s:

```verbatim
signal s : std_logic;
attribute NOREDUCE : boolean;
attribute NOREDUCE of s : signal is "true";
...
```

```verbatim
s <= a or (a and b);
```

Specify NOREDUCE in the XST Constraint File (XCF) as follows:

```verbatim
BEGIN MODEL ENTNAME
  NET s NOREDUCE;
  NET s KEEP;
END;
```

XST writes the following statements to the NGC file:

```verbatim
NET s NOREDUCE;
NET s KEEP;
```

For more information, see “NOREDUCE” in the Xilinx Constraints Guide.
PWR_MODE

PWR_MODE applies to all CPLD devices. PWR_MODE does not apply to FPGA devices.
PWR_MODE controls the power consumption characteristics of macrocells. The following 
VHDL statement specifies that the function generating signal s should be optimized for 
low power consumption:

```vhdl
attribute PWR_MODE : string;
attribute PWR_MODE of s : signal is "LOW";
```

Specify PWR_MODE in the XST Constraint File (XCF) as follows:

```vhdl
MODEL ENTNAME
    NET s PWR_MODE=LOW;
    NET s KEEP;
END;
```

XST writes the following statement to the NGC file:

```vhdl
NET s PWR_MODE=LOW;
NET s KEEP;
```

The Hardware Description Language (HDL) attribute can be applied to the signal on 
which XST infers the instance if:

- The attribute applies to an instance (for example, “Pack I/O Registers Into IOBs 
  (IOB)”, DRIVE, IOSTANDARD), and
- The instance is not available (not instantiated) in the HDL source

XST-Supported Third Party Constraints

This section describes constraints of third-party synthesis vendors that are supported by 
XST. This section includes:

- “XST Equivalents to Third Party Constraints”
- “Third Party Constraints Syntax Examples”

XST Equivalents to Third Party Constraints

Table 5-8, “XST Equivalents to Third Party Constraints,” shows the XST equivalent for 
each of the third party constraints. For specific information on these constraints, see the 
vendor documentation.

Several third party constraints are automatically supported by XST, as shown in Table 5-8, 
“XST Equivalents to Third Party Constraints.” Constraints marked yes are fully 
supported. If a constraint is only partially supported, the support conditions are shown in 
the Automatic Recognition column.

The following rules apply:

- VHDL uses standard attribute syntax. No changes are needed to the Hardware 
  Description Language (HDL) code.
- For Verilog with third party metacomment syntax, the metacomment syntax must be 
  changed to conform to XST conventions. The constraint name and its value can be 
  used as shown in the third party tool.
• For Verilog 2001 attributes, no changes are needed to the HDL code. The constraint is automatically translated as in the case of VHDL attribute syntax

**Table 5-8: XST Equivalents to Third Party Constraints**

<table>
<thead>
<tr>
<th>Name</th>
<th>Vendor</th>
<th>XST Equivalent</th>
<th>Automatic Recognition</th>
<th>Available For</th>
</tr>
</thead>
<tbody>
<tr>
<td>black_box</td>
<td>Synplicity</td>
<td>“BoxType (BOX_TYPE)”</td>
<td>N/A</td>
<td>VHDL Verilog</td>
</tr>
<tr>
<td>black_box_pad_pin</td>
<td>Synplicity</td>
<td>N/A</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>black_box_tri_pins</td>
<td>Synplicity</td>
<td>N/A</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>cell_list</td>
<td>Synopsys</td>
<td>N/A</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>clock_list</td>
<td>Synopsys</td>
<td>N/A</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>Enum</td>
<td>Synopsys</td>
<td>N/A</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>full_case</td>
<td>Synplicity</td>
<td>“Full Case (FULL_CASE)”</td>
<td>N/A</td>
<td>Verilog</td>
</tr>
<tr>
<td>ispad</td>
<td>Synplicity</td>
<td>N/A</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>map_to_module</td>
<td>Synopsys</td>
<td>N/A</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>net_name</td>
<td>Synopsys</td>
<td>N/A</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>parallel_case</td>
<td>Synplicity</td>
<td>“Parallel Case (PARALLEL_CASE)”</td>
<td>N/A</td>
<td>Verilog</td>
</tr>
<tr>
<td>return_port_name</td>
<td>Synopsys</td>
<td>N/A</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>resource_sharing</td>
<td>Synopsys</td>
<td>“Resource Sharing (RESOURCE_SHARING)”</td>
<td>N/A</td>
<td>VHDL Verilog</td>
</tr>
<tr>
<td>directives</td>
<td>Synopsys</td>
<td>N/A</td>
<td>N/A</td>
<td>VHDL Verilog</td>
</tr>
<tr>
<td>set_dont_touch_network</td>
<td>Synopsys</td>
<td>not required</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>set_dont_touch</td>
<td>Synopsys</td>
<td>not required</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>set_dont_use_cell_name</td>
<td>Synopsys</td>
<td>not required</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>set_prefer</td>
<td>Synopsys</td>
<td>N/A</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>state_vector</td>
<td>Synopsys</td>
<td>N/A</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>syn_allow_retiming</td>
<td>Synplicity</td>
<td>“Register Balancing (REGISTER_BALANCING)”</td>
<td>N/A</td>
<td>VHDL Verilog</td>
</tr>
<tr>
<td>syn_black_box</td>
<td>Synplicity</td>
<td>“BoxType (BOX_TYPE)”</td>
<td>Yes</td>
<td>VHDL Verilog</td>
</tr>
<tr>
<td>syn_direct_enable</td>
<td>Synplicity</td>
<td>N/A</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>syn-edif_bit_format</td>
<td>Synplicity</td>
<td>N/A</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>syn-edif_scalar_format</td>
<td>Synplicity</td>
<td>N/A</td>
<td>N/A</td>
<td>N/A</td>
</tr>
</tbody>
</table>
### Table 5-8: XST Equivalents to Third Party Constraints (Cont’d)

<table>
<thead>
<tr>
<th>Name</th>
<th>Vendor</th>
<th>XST Equivalent</th>
<th>Automatic Recognition</th>
<th>Available For</th>
</tr>
</thead>
<tbody>
<tr>
<td>syn_encoding</td>
<td>Synplicity</td>
<td>“FSM Encoding Algorithm (FSM_ENCODING)”</td>
<td>Yes (The value safe is not supported for automatic recognition. Use “Safe Implementation (SAFE_IMPLEMENTATION)” in XST to activate this mode.)</td>
<td>VHDL Verilog</td>
</tr>
<tr>
<td>syn_enum_encoding</td>
<td>Synplicity</td>
<td>“Enumerated Encoding (ENUM_ENCODING)”</td>
<td>N/A</td>
<td>VHDL</td>
</tr>
<tr>
<td>syn_hier</td>
<td>Synplicity</td>
<td>“Keep Hierarchy (KEEP_HIERARCHY)”</td>
<td>Yes</td>
<td>VHDL Verilog</td>
</tr>
<tr>
<td>syn_isclock</td>
<td>Synplicity</td>
<td>N/A</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>syn_keep</td>
<td>Synplicity</td>
<td>“Keep (KEEP)”</td>
<td>Yes</td>
<td>VHDL Verilog</td>
</tr>
<tr>
<td>syn_maxfan</td>
<td>Synplicity</td>
<td>“Max Fanout (MAX_FANOUT)”</td>
<td>Yes</td>
<td>VHDL Verilog</td>
</tr>
<tr>
<td>syn_netlist_hier</td>
<td>Synplicity</td>
<td>“Netlist Hierarchy (-netlist_hierarchy)”</td>
<td>N/A</td>
<td>VHDL Verilog</td>
</tr>
<tr>
<td>syn_noarrayports</td>
<td>Synplicity</td>
<td>N/A</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>syn_noclockbuf</td>
<td>Synplicity</td>
<td>“Buffer Type (BUFFER_TYPE)”</td>
<td>Yes</td>
<td>VHDL Verilog</td>
</tr>
<tr>
<td>syn_noprune</td>
<td>Synplicity</td>
<td>“Optimize Instantiated Primitives (OPTIMIZE_PRIMITIVES)”</td>
<td>Yes</td>
<td>VHDL Verilog</td>
</tr>
<tr>
<td>syn_pipeline</td>
<td>Synplicity</td>
<td>“Register Balancing (REGISTER_BALANCING)”</td>
<td>N/A</td>
<td>VHDL Verilog</td>
</tr>
</tbody>
</table>
### Table 5-8: XST Equivalents to Third Party Constraints (Cont'd)

<table>
<thead>
<tr>
<th>Name</th>
<th>Vendor</th>
<th>XST Equivalent</th>
<th>Automatic Recognition</th>
<th>Available For</th>
</tr>
</thead>
<tbody>
<tr>
<td>syn_preserve</td>
<td>Synplicity</td>
<td>“Equivalent Register Removal (EQUIVALENT_REGISTER_REMOVAL)”</td>
<td>Yes</td>
<td>VHDL Verilog</td>
</tr>
<tr>
<td>syn_preserve</td>
<td>Synplicity</td>
<td>ram_extract and ram_style</td>
<td>Yes</td>
<td>VHDL Verilog</td>
</tr>
<tr>
<td>syn_reference_clock</td>
<td>Synplicity</td>
<td>N/A</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>syn_replicate</td>
<td>Synplicity</td>
<td>“Register Duplication (REGISTER_DUPLICATION)”</td>
<td>Yes</td>
<td>VHDL Verilog</td>
</tr>
<tr>
<td>syn_romstyle</td>
<td>Synplicity</td>
<td>rom_extract and rom_style</td>
<td>Yes</td>
<td>VHDL Verilog</td>
</tr>
<tr>
<td>syn_sharing</td>
<td>Synplicity</td>
<td>N/A</td>
<td>N/A</td>
<td>VHDL Verilog</td>
</tr>
<tr>
<td>syn_state_machine</td>
<td>Synplicity</td>
<td>“Automatic FSM Extraction (FSM_EXTRACT)”</td>
<td>Yes</td>
<td>VHDL Verilog</td>
</tr>
<tr>
<td>syn_tco &lt;n&gt;</td>
<td>Synplicity</td>
<td>N/A</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>syn_tpd &lt;n&gt;</td>
<td>Synplicity</td>
<td>N/A</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>syn_tristate</td>
<td>Synplicity</td>
<td>N/A</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>syn_tristatetomux</td>
<td>Synplicity</td>
<td>N/A</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>syn_tsu &lt;n&gt;</td>
<td>Synplicity</td>
<td>N/A</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>syn_useenable</td>
<td>Synplicity</td>
<td>N/A</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>syn_useioff</td>
<td>Synplicity</td>
<td>“Pack I/O Registers Into IOBs (IOB)”</td>
<td>N/A</td>
<td>VHDL Verilog</td>
</tr>
<tr>
<td>synthesis translate_off</td>
<td>Synplicity</td>
<td>“Translate Off (TRANSLATE_OFF) and Translate On (TRANSLATE_ON)”</td>
<td>Yes</td>
<td>VHDL Verilog</td>
</tr>
<tr>
<td>xc_alias</td>
<td>Synplicity</td>
<td>N/A</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>xc_clockbuftype</td>
<td>Synplicity</td>
<td>“Buffer Type (BUFFER_TYPE)”</td>
<td>N/A</td>
<td>VHDL Verilog</td>
</tr>
</tbody>
</table>
### Table 5-8: XST Equivalents to Third Party Constraints (Cont’d)

<table>
<thead>
<tr>
<th>Name</th>
<th>Vendor</th>
<th>XST Equivalent</th>
<th>Automatic Recognition</th>
<th>Available For</th>
</tr>
</thead>
<tbody>
<tr>
<td>xc_fast</td>
<td>Synplicity</td>
<td>“FAST”</td>
<td>N/A</td>
<td>VHDL Verilog</td>
</tr>
<tr>
<td>xc_fast_auto</td>
<td>Synplicity</td>
<td>“FAST”</td>
<td>N/A</td>
<td>VHDL Verilog</td>
</tr>
<tr>
<td>xc_global_buffers</td>
<td>Synplicity</td>
<td>“BUFG (XST)”</td>
<td>N/A</td>
<td>VHDL Verilog</td>
</tr>
<tr>
<td>xc_ioff</td>
<td>Synplicity</td>
<td>“Pack I/O Registers Into IOBs (IOB)”</td>
<td>N/A</td>
<td>VHDL Verilog</td>
</tr>
<tr>
<td>xc_isgsr</td>
<td>Synplicity</td>
<td>N/A</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>xc_loc</td>
<td>Synplicity</td>
<td>“LOC”</td>
<td>Yes</td>
<td>VHDL Verilog</td>
</tr>
<tr>
<td>xc_map</td>
<td>Synplicity</td>
<td>LUT_MAP</td>
<td>Yes (XST supports only the value lut for automatic recognition.)</td>
<td>VHDL Verilog</td>
</tr>
<tr>
<td>xc_ncf_auto_relax</td>
<td>Synplicity</td>
<td>N/A</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>xc_nodelay</td>
<td>Synplicity</td>
<td>“NODELAY”</td>
<td>N/A</td>
<td>VHDL Verilog</td>
</tr>
<tr>
<td>xc_padtype</td>
<td>Synplicity</td>
<td>“I/O Standard (IOSTANDARD)”</td>
<td>N/A</td>
<td>VHDL Verilog</td>
</tr>
<tr>
<td>xc_props</td>
<td>Synplicity</td>
<td>N/A</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>xc_pullup</td>
<td>Synplicity</td>
<td>“PULLUP”</td>
<td>N/A</td>
<td>VHDL Verilog</td>
</tr>
<tr>
<td>xc_rloc</td>
<td>Synplicity</td>
<td>“RLOC”</td>
<td>Yes</td>
<td>VHDL Verilog</td>
</tr>
<tr>
<td>xc_fast</td>
<td>Synplicity</td>
<td>“FAST”</td>
<td>N/A</td>
<td>VHDL Verilog</td>
</tr>
<tr>
<td>xc_slow</td>
<td>Synplicity</td>
<td>N/A</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>xc_uset</td>
<td>Synplicity</td>
<td>“U_SET”</td>
<td>Yes</td>
<td>VHDL Verilog</td>
</tr>
</tbody>
</table>

### Third Party Constraints Syntax Examples

This section contains the following third party constraints syntax examples:

- “Third Party Constraints Verilog Syntax Example”
- “Third Party Constraints XCF Syntax Example”

#### Third Party Constraints Verilog Syntax Example

```verilog
module testkeep (in1, in2, out1);
    input in1;
    input in2;
```
output out1;
(* keep = "yes" *) wire aux1;
(* keep = "yes" *) wire aux2;
assign aux1 = in1;
assign aux2 = in2;
assign out1 = aux1 & aux2;
endmodule

Third Party Constraints XCF Syntax Example

The “Keep (KEEP)” constraint can also be applied through the separate synthesis constraint file:

```
BEGIN MODEL testkeep
   NET aux1 KEEP=true;
END;
```

These are the only two ways of preserving a signal/net in a Hardware Description Language (HDL) design and preventing optimization on the signal or net during synthesis.
This chapter (XST VHDL Language Support) explains how XST supports the VHDL hardware description language, and provides details on VHDL, supported constructs, and synthesis options. This chapter includes:

- “About XST VHDL Language Support”
- “VHDL IEEE Support”
- “XST VHDL File Type Support”
- “Debugging Using Write Operation in VHDL”
- “VHDL Data Types”
- “VHDL Record Types”
- “VHDL Initial Values”
- “VHDL Objects”
- “VHDL Operators”
- “Entity and Architecture Descriptions in VHDL”
- “VHDL Combinatorial Circuits”
- “VHDL Sequential Circuits”
- “VHDL Functions and Procedures”
- “VHDL Assert Statements”
- “Using Packages to Define VHDL Models”
- “VHDL Constructs Supported in XST”
- “VHDL Reserved Words”

For more information, see the following:

- For a complete specification of VHDL, see the IEEE VHDL Language Reference Manual.
- For a description of supported design constraints, see “XST Design Constraints.”
- For a description of VHDL attribute syntax, see “VHDL Attribute Syntax.”

### About XST VHDL Language Support

VHDL offers a broad set of constructs for compactly describing complicated logic:

- VHDL allows the description of the structure of a system — how it is decomposed into subsystems, and how those subsystems are interconnected.
- VHDL allows the specification of the function of a system using familiar programming language forms.
• VHDL allows the design of a system to be simulated before being implemented and manufactured. This feature allows you to test for correctness without the delay and expense of hardware prototyping.

• VHDL provides a mechanism for easily producing a detailed, device-dependent version of a design to be synthesized from a more abstract specification. This feature allows you to concentrate on more strategic design decisions, and reduce the overall time to market for the design.

**VHDL IEEE Support**

This section discusses VHDL IEEE Support, and includes:

- “About VHDL IEEE Support”
- “VHDL IEEE Conflicts”
- “Non-LRM Compliant Constructs in VHDL”

**About VHDL IEEE Support**

XST supports:

- VHDL IEEE std 1076-1987
- VHDL IEEE std 1076-1993
- VHDL IEEE std 1076-2006 (partially implemented)

XST allows instantiation for VHDL IEEE std 1076-2006 when:

- The formal port is a buffer and the associated actual is an out
- The formal port is an out and the associated actual is a buffer

**VHDL IEEE Conflicts**


In cases where:

- Std 1076-1993 requires a construct to be an erroneous case, but
- Std 1076-1987 accepts it,

XST issues a warning instead of an error. An error would stop analysis.

**VHDL IEEE Conflict Example**

Following is an example of a VHDL IEEE conflict:

- Std 1076-1993 requires an impure function to use the `impure` keyword while declaring a function.
- Std 1076-1987 has no such requirement.

In this case, XST:

- Accepts the VHDL code written for Std 1076-1987
- Issues a warning stating Std 1076-1993 behavior
Non-LRM Compliant Constructs in VHDL

XST supports some non-LRM compliant constructs. XST supports a specific non-LRM compliant construct when:

- The construct is supported by majority of synthesis or simulation third-party tools, and
- It is a real language limitation for design coding, and has no impact on quality of results or problem detection in the design.

For example, the LRM does not allow instantiation when the formal port is a buffer and the effective one is an out (and vice-versa).

XST VHDL File Type Support

This section discusses XST File Type Support, and includes:

- “About XST VHDL File Type Support”
- “XST VHDL File Type Support Table”

About XST VHDL File Type Support

XST supports a limited File Read and File Write capability for VHDL:

- Use File Read capability, for example, to initialize RAMs from an external file.
- Use File Write capability for debugging processes, or to write a specific constant or generic value to an external file.

For more information, see “Initializing RAM Coding Examples.”

Use any of the read functions shown in Table 6-1, “XST VHDL File Type Support.” These read functions are supported by the following packages:

- standard
- std.textio
- ieee.std_logic_textio

XST VHDL File Type Support Table

<table>
<thead>
<tr>
<th>Function</th>
<th>Package</th>
</tr>
</thead>
<tbody>
<tr>
<td>file (type text only)</td>
<td>standard</td>
</tr>
<tr>
<td>access (type line only)</td>
<td>standard</td>
</tr>
<tr>
<td>file_open (file, name, open_kind)</td>
<td>standard</td>
</tr>
<tr>
<td>file_close (file)</td>
<td>standard</td>
</tr>
<tr>
<td>endfile (file)</td>
<td>standard</td>
</tr>
<tr>
<td>text</td>
<td>std.textio</td>
</tr>
<tr>
<td>line</td>
<td>std.textio</td>
</tr>
</tbody>
</table>
Table 6.1: XST VHDL File Type Support (Cont'd)

<table>
<thead>
<tr>
<th>Function</th>
<th>Package</th>
</tr>
</thead>
<tbody>
<tr>
<td>width</td>
<td>std.textio</td>
</tr>
<tr>
<td>readline (text, line)</td>
<td>std.textio</td>
</tr>
<tr>
<td>readline (line, bit, boolean)</td>
<td>std.textio</td>
</tr>
<tr>
<td>read (line, bit)</td>
<td>std.textio</td>
</tr>
<tr>
<td>readline (line, bit_vector, boolean)</td>
<td>std.textio</td>
</tr>
<tr>
<td>read (line, bit_vector)</td>
<td>std.textio</td>
</tr>
<tr>
<td>read (line, boolean, boolean)</td>
<td>std.textio</td>
</tr>
<tr>
<td>read (line, boolean)</td>
<td>std.textio</td>
</tr>
<tr>
<td>read (line, character, boolean)</td>
<td>std.textio</td>
</tr>
<tr>
<td>read (line, character)</td>
<td>std.textio</td>
</tr>
<tr>
<td>read (line, string, boolean)</td>
<td>std.textio</td>
</tr>
<tr>
<td>read (line, string)</td>
<td>std.textio</td>
</tr>
<tr>
<td>write (file, line)</td>
<td>std.textio</td>
</tr>
<tr>
<td>write (line, bit, boolean)</td>
<td>std.textio</td>
</tr>
<tr>
<td>write (line, bit)</td>
<td>std.textio</td>
</tr>
<tr>
<td>write (line, bit_vector, boolean)</td>
<td>std.textio</td>
</tr>
<tr>
<td>write (line, bit_vector)</td>
<td>std.textio</td>
</tr>
<tr>
<td>write (line, boolean, boolean)</td>
<td>std.textio</td>
</tr>
<tr>
<td>write (line, boolean)</td>
<td>std.textio</td>
</tr>
<tr>
<td>write (line, character, boolean)</td>
<td>std.textio</td>
</tr>
<tr>
<td>write (line, character)</td>
<td>std.textio</td>
</tr>
<tr>
<td>write (line, integer, boolean)</td>
<td>std.textio</td>
</tr>
<tr>
<td>write (line, integer)</td>
<td>std.textio</td>
</tr>
<tr>
<td>write (line, string, boolean)</td>
<td>std.textio</td>
</tr>
<tr>
<td>write (line, string)</td>
<td>std.textio</td>
</tr>
<tr>
<td>read (line, std_ulogic, boolean)</td>
<td>ieee.std_logic_textio</td>
</tr>
<tr>
<td>read (line, std_ulogic)</td>
<td>ieee.std_logic_textio</td>
</tr>
<tr>
<td>read (line, std_ulogic_vector), boolean</td>
<td>ieee.std_logic_textio</td>
</tr>
<tr>
<td>read (line, std_ulogic_vector)</td>
<td>ieee.std_logic_textio</td>
</tr>
<tr>
<td>read (line, std_logic_vector, boolean)</td>
<td>ieee.std_logic_textio</td>
</tr>
<tr>
<td>read (line, std_logic_vector)</td>
<td>ieee.std_logic_textio</td>
</tr>
<tr>
<td>write (line, std_ulogic, boolean)</td>
<td>ieee.std_logic_textio</td>
</tr>
</tbody>
</table>
Debugging Using Write Operation in VHDL

This section discusses Debugging Using Write Operation in VHDL, and includes:

- “Debugging Using Write Operation in VHDL Coding Example”
- “Rules for Debugging Using Write Operation in VHDL”

Debugging Using Write Operation in VHDL Coding Example

```vhdl
-- Print 2 constants to the output file
--
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD_LOGIC_arith.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;
use STD.TEXTIO.all;
use IEEE.STD_LOGIC_TEXTIO.all;

entity file_support_1 is
  generic (data_width: integer:= 4);
  port( clk, sel: in std_logic;
       din: in std_logic_vector (data_width - 1 downto 0);
       dout: out std_logic_vector (data_width - 1 downto 0));
end file_support_1;

architecture Behavioral of file_support_1 is
  file results : text is out "test.dat";
  constant base_const: std_logic_vector(data_width - 1 downto 0):=
    conv_std_logic_vector(3,data_width);
  constant new_const: std_logic_vector(data_width - 1 downto 0):=
    base_const + "1000";
begin
  process(clk)
  variable txtline : LINE;
  begin
    write(txtline,string'("--------------------"));
    writeln(results, txtline);
    write(txtline,string'("Base Const: "));
    process(clk)
    begin
      variable txtline : LINE;
      begin
        write(txtline,string'("--------------------"));
        writeln(results, txtline);
        write(txtline,string'("Base Const: "));
      end process;
    end process;
    process(clk)
    variable txtline : LINE;
    begin
      write(txtline,string'("--------------------"));
      writeln(results, txtline);
      write(txtline,string'("Base Const: "));
    end process;
  end process;
end Behavioral;
```

Table 6-1: XST VHDL File Type Support (Cont’d)

<table>
<thead>
<tr>
<th>Function</th>
<th>Package</th>
</tr>
</thead>
<tbody>
<tr>
<td>write (line, std_ulogic)</td>
<td>ieee.std_logic_textio</td>
</tr>
<tr>
<td>write (line, std_ulogic_vector, boolean)</td>
<td>ieee.std_logic_textio</td>
</tr>
<tr>
<td>write (line, std_ulogic_vector)</td>
<td>ieee.std_logic_textio</td>
</tr>
<tr>
<td>write (line, std_logic_vector, boolean)</td>
<td>ieee.std_logic_textio</td>
</tr>
<tr>
<td>write (line, std_logic_vector)</td>
<td>ieee.std_logic_textio</td>
</tr>
<tr>
<td>hread</td>
<td>ieee.std_logic_textio</td>
</tr>
</tbody>
</table>

For more information on how to use a file read operation, see “Initializing RAM Coding Examples.”

### Debugging Using Write Operation in VHDL

This section discusses Debugging Using Write Operation in VHDL, and includes:

- “Debugging Using Write Operation in VHDL Coding Example”
- “Rules for Debugging Using Write Operation in VHDL”

Debugging Using Write Operation in VHDL Coding Example

```vhdl
-- Print 2 constants to the output file
--
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD_LOGIC_arith.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;
use STD.TEXTIO.all;
use IEEE.STD_LOGIC_TEXTIO.all;

entity file_support_1 is
  generic (data_width: integer:= 4);
  port( clk, sel: in std_logic;
       din: in std_logic_vector (data_width - 1 downto 0);
       dout: out std_logic_vector (data_width - 1 downto 0));
end file_support_1;

architecture Behavioral of file_support_1 is
  file results : text is out "test.dat";
  constant base_const: std_logic_vector(data_width - 1 downto 0):=
    conv_std_logic_vector(3,data_width);
  constant new_const: std_logic_vector(data_width - 1 downto 0):=
    base_const + "1000";
begin
  process(clk)
  variable txtline : LINE;
  begin
    write(txtline,string'("--------------------"));
    writeln(results, txtline);
    write(txtline,string'("Base Const: "));
    process(clk)
    variable txtline : LINE;
    begin
      write(txtline,string'("--------------------"));
      writeln(results, txtline);
      write(txtline,string'("Base Const: "));
    end process;
  end process;
end Behavioral;
```
write(txtline,base_const);
writeln(results, txtline);
write(txtline,string'("New Const: "));
write(txtline,new_const);
writeln(results, txtline);
write(txtline,string'("------------------"));
writeln(results, txtline);
if (clk'event and clk='1') then
  if (sel = '1') then
    dout <= new_const;
  else
    dout <= din;
  end if;
end if;
end process;
end Behavioral;

Rules for Debugging Using Write Operation in VHDL

Follow these rules for rules for debugging using write operation in VHDL:

- During a \texttt{std_logic} read operation, the only allowed characters are 0 and 1. Other values such as \texttt{X} and \texttt{Z} are not allowed. XST rejects the design if the file includes characters other than 0 and 1, except that XST ignores a blank space character.

- Do not use identical names for files placed in different directories.

- Do not use conditional calls to read procedures, as shown in the following coding example:
  
  \begin{verbatim}
  if SEL = '1' then
    read (MY_LINE, A(3 downto 0));
  else
    read (MY_LINE, A(1 downto 0));
  end if;
  \end{verbatim}

- When using the \texttt{endfile} function, if you use the following description style:

  \begin{verbatim}
  while (not endfile (MY_FILE)) loop
    readline (MY_FILE, MY_LINE);
    read (MY_LINE, MY_DATA);
  end loop;
  \end{verbatim}

  XST rejects the design, and issues the following error message:

  \begin{verbatim}
  Line <MY_LINE> has not enough elements for target <MY_DATA>.
  \end{verbatim}

  To fix the problem, add \texttt{exit when endfile (MY_FILE);} to the while loop as shown in the following coding example:

  \begin{verbatim}
  while (not endfile (MY_FILE)) loop
    readline (MY_FILE, MY_LINE);
    exit when endfile (MY_FILE);
    read (MY_LINE, MY_DATA);
  end loop;
  \end{verbatim}
VHDL Data Types

This section discusses VHDL Data Types, and includes:

- “Accepted VHDL Data Types”
- “VHDL Overloaded Data Types”
- “VHDL Multi-Dimensional Array Types”

Accepted VHDL Data Types

XST accepts the following VHDL data types:

- “VHDL Enumerated Types”
- “VHDL User-Defined Enumerated Types”
- “VHDL Bit Vector Types”
- “VHDL Integer Types”
- “VHDL Predefined Types”
- “VHDL STD_LOGIC_1164 IEEE Types”

### VHDL Enumerated Types

**Table 6-2: VHDL Enumerated Types**

<table>
<thead>
<tr>
<th>Type</th>
<th>Values</th>
<th>Meaning</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>BIT</td>
<td>0, 1</td>
<td>--</td>
<td>--</td>
</tr>
<tr>
<td>BOOLEAN</td>
<td>false, true</td>
<td>--</td>
<td>--</td>
</tr>
<tr>
<td>REAL</td>
<td>$-$. to $+.</td>
<td>--</td>
<td>--</td>
</tr>
<tr>
<td>STD_LOGIC</td>
<td>U</td>
<td>uninitialized</td>
<td>Not accepted by XST</td>
</tr>
<tr>
<td></td>
<td>X</td>
<td>unknown</td>
<td>Treated as don’t care</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>low</td>
<td>Treated identically to L</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td>high</td>
<td>Treated identically to H</td>
</tr>
<tr>
<td></td>
<td>Z</td>
<td>high impedance</td>
<td>Treated as high impedance</td>
</tr>
<tr>
<td></td>
<td>W</td>
<td>weak unknown</td>
<td>Not accepted by XST</td>
</tr>
<tr>
<td></td>
<td>L</td>
<td>weak low</td>
<td>Treated identically to 0</td>
</tr>
<tr>
<td></td>
<td>H</td>
<td>weak high</td>
<td>Treated identically to 1</td>
</tr>
<tr>
<td></td>
<td>-</td>
<td>don’t care</td>
<td>Treated as don’t care</td>
</tr>
</tbody>
</table>

VHDL User-Defined Enumerated Types

type COLOR is (RED,GREEN,YELLOW);
VHDL Bit Vector Types

- BIT_VECTOR
- STD_LOGIC_VECTOR

Unconstrained types (types whose length is not defined) are not accepted.

VHDL Integer Types

- INTEGER

VHDL Predefined Types

- BIT
- BOOLEAN
- BIT_VECTOR
- INTEGER
- REAL

VHDL STD_LOGIC_1164 IEEE Types

The following types are declared in the STD_LOGIC_1164 IEEE package:

- STD_LOGIC
- STD_LOGIC_VECTOR

This package is compiled in the IEEE library. To use one of these types, add the following two lines to the VHDL specification:

```vhdl
library IEEE;
use IEEE.STD_LOGIC_1164.all;
```

VHDL Overloaded Data Types

The following data types can be overloaded:

- “VHDL Overloaded Enumerated Types”
- “VHDL Overloaded Bit Vector Types”
- “VHDL Overloaded Integer Types”
- “VHDL Overloaded STD_LOGIC_1164 IEEE Types”
- “VHDL Overloaded STD_LOGIC_ARITH IEEE Types”

VHDL Overloaded Enumerated Types

- STD_ULOGIC
  Contains the same nine values as the STD_LOGIC type, but does not contain predefined resolution functions
- X01
  Subtype of STD_ULOGIC containing the X, 0 and 1 values
- X01Z
  Subtype of STD_ULOGIC containing the X, 0, 1 and Z values
VHDL Data Types

- UX01
  Subtype of STD_ULOGIC containing the U, X, 0 and 1 values
- UX01Z
  Subtype of STD_ULOGIC containing the U, X, 0, ‘ and Z values

VHDL Overloaded Bit Vector Types

- STD_ULOGIC_VECTOR
- UNSIGNED
- SIGNED

Unconstrained types (types whose length is not defined) are not accepted.

VHDL Overloaded Integer Types

- NATURAL
- POSITIVE

Any integer type within a user-defined range. For example, `type MSB is range 8 to 15;` means any integer greater than 7 or less than 16.

The types NATURAL and POSITIVE are VHDL predefined types.

VHDL Overloaded STD_LOGIC_1164 IEEE Types

The following types are declared in the STD_LOGIC_1164 IEEE package:

- STD_ULOGIC (and subtypes X01, X01Z, UX01, UX01Z)
- STD_LOGIC
- STD_ULOGIC_VECTOR
- STD_LOGIC_VECTOR

This package is compiled in the library IEEE. To use one of these types, add the following two lines to the VHDL specification:

```vhdl
library IEEE;
use IEEE.STD_LOGIC_1164.all;
```

VHDL Overloaded STD_LOGIC_ARITH IEEE Types

The types UNSIGNED and SIGNED (defined as an array of STD_LOGIC) are declared in the STD_LOGIC_ARITH IEEE package.

This package is compiled in the library IEEE. To use these types, add the following two lines to the VHDL specification:

```vhdl
library IEEE;
use IEEE.STD_LOGIC_ARITH.all;
```
VHDL Multi-Dimensional Array Types

This section discusses Multi-Dimensional Array Types, and includes:

- “About VHDL Multi-Dimensional Array Types”
- “Multi-Dimensional Array VHDL Coding Examples”

About VHDL Multi-Dimensional Array Types

XST supports multi-dimensional array types of up to three dimensions. Arrays can be:

- Signals
- Constants
- VHDL variables

You can do assignments and arithmetic operations with arrays. You can also pass multi-dimensional arrays to functions, and use them in instantiations.

The array must be fully constrained in all dimensions, as shown in the following coding example:

```vhdl
subtype WORD8 is STD_LOGIC_VECTOR (7 downto 0);
type TAB12 is array (11 downto 0) of WORD8;
type TAB03 is array (2 downto 0) of TAB12;
```

You can also declare an array as a matrix, as shown in the following coding example:

```vhdl
subtype TAB13 is array (7 downto 0,4 downto 0)
of STD_LOGIC_VECTOR (8 downto 0);
```

Multi-Dimensional Array VHDL Coding Examples

The following coding examples demonstrate the uses of multi-dimensional array signals and variables in assignments:

- “Multi-Dimensional Array VHDL Coding Example One”
- “Multi-Dimensional Array VHDL Coding Example Two”

Multi-Dimensional Array VHDL Coding Example One

Consider the declarations:

```vhdl
subtype WORD8 is STD_LOGIC_VECTOR (7 downto 0);
type TAB05 is array (4 downto 0) of WORD8;
type TAB03 is array (2 downto 0) of TAB05;

signal WORD_A : WORD8;
signal TAB_A, TAB_B : TAB05;
signal TAB_C, TAB_D : TAB03;
constant CNST_A : TAB03 := ("0000000","00000001","00000010","00000011","00000100"),
("0010000","0010001","0010010","0100011","0010100"),
("0100000","0100001","0100010","0100011","0100100"));
```

The following can now be specified:

- A multi-dimensional array signal or variable:
  ```vhdl
  TAB_A <= TAB_B;
  TAB_C <= TAB_D;
  TAB_C <= CNST_A;
  ```
• An index of one array:
  \[ \text{TAB}_A (5) <= \text{WORD}_A; \]
  \[ \text{TAB}_C (1) <= \text{TAB}_A; \]
• Indexes of the maximum number of dimensions:
  \[ \text{TAB}_A (5) (0) <= '1'; \]
  \[ \text{TAB}_C (2) (5) (0) <= '0'; \]
• A slice of the first array:
  \[ \text{TAB}_A (4 \text{ downto } 1) <= \text{TAB}_B (3 \text{ downto } 0); \]
• An index of a higher level array and a slice of a lower level array:
  \[ \text{TAB}_C (2) (5) (3 \text{ downto } 0) <= \text{TAB}_B (3) (4 \text{ downto } 1); \]
  \[ \text{TAB}_D (0) (4) (2 \text{ downto } 0) <= \text{CNST}_A (5 \text{ downto } 3); \]

Multi-Dimensional Array VHDL Coding Example Two

Add the following declaration:

```vhdl
subtype MATRIX151 is array(4 downto 0, 2 downto 0) of STD_LOGIC_VECTOR (7 downto 0);
signal MATRIX15 : MATRIX151;
```

The following can now be specified:

• A multi-dimensional array signal or variable:
  \[ \text{MATRIX15} <= \text{CNST}_A; \]
• An index of one row of the array:
  \[ \text{MATRIX15} (5) <= \text{TAB}_A; \]
• Indexes of the maximum number of dimensions:
  \[ \text{MATRIX15} (5,0) (0) <= '1'; \]

**VHDL Record Types**

XST supports record types, as shown in the following coding example:

```vhdl
type REC1 is record
  field1: std_logic;
  field2: std_logic_vector (3 downto 0)
end record;
```

• Record types can contain other record types.
• Constants can be record types.
• Record types cannot contain attributes.
• XST supports aggregate assignments to record signals.

**VHDL Initial Values**

This section discusses VHDL Initial Values, and includes:

• “About VHDL Initial Values”
• “VHDL Local Reset/Global Reset”
• “Default Initial Values on Memory Elements in VHDL”
• “Default Initial Values on Unconnected Ports in VHDL”
About VHDL Initial Values

In VHDL, you can initialize registers when you declare them.

The value:
- Is a constant
- Cannot depend on earlier initial values
- Cannot be a function or task call
- Can be a parameter value propagated to a register

When you give a register an initial value in a declaration, XST sets this value on the output of the register at global reset, or at power up. The assigned value is carried in the NGC file as an INIT attribute on the register, and is independent of any local reset.

```
signal arb_onebit : std_logic := '0';
signal arb_priority : std_logic_vector(3 downto 0) := "1011";
```

You can also assign a set/reset value to a register in behavioral VHDL code. Assign a value to a register when the register reset line goes to the appropriate value. See the following coding example:

```
process (clk, rst)
begin
  if rst='1' then
    arb_onebit <= '0';
  end if;
end process;
```

When you set the initial value of a variable in the behavioral code, it is implemented in the design as a flip-flop whose output can be controlled by a local reset. As such, it is carried in the NGC file as an FDP or FDC flip-flop.

VHDL Local Reset/Global Reset

This section discusses VHDL Local Reset/Global Reset, and includes:
- "About VHDL Local Reset/Global Reset"
- "Local Reset/Global Reset VHDL Coding Examples"

About VHDL Local Reset/Global Reset

Local reset is independent of global reset. Registers controlled by a local reset may be set to a different value from registers whose value is only reset at global reset (power up). In the "Local Reset/Global Reset VHDL Coding Example," the register arb_onebit is set to 1 at global reset, but a pulse on the local reset (rst) can change its value to 0.

Local Reset/Global Reset VHDL Coding Examples

This section gives the following Local Reset/Global Reset VHDL coding examples:
- "Local Reset/Global Reset VHDL Coding Example"
Local Reset/Global Reset VHDL Coding Example

The following coding example sets the initial value on the register output to 1 (one) at initial power up, but since this is dependent upon a local reset, the value changes to 0 (zero) whenever the local set/reset is activated.

```vhdl
entity top is
  Port (
    clk, rst : in std_logic;
    a_in : in std_logic;
    dout : out std_logic);
end top;
architecture Behavioral of top is
signal arb_onebit : std_logic := '1';
begin
  process (clk, rst)
  begin
    if rst='1' then
      arb_onebit <= '0';
    elsif (clk'event and clk='1') then
      arb_onebit <= a_in;
    end if;
  end process;
  dout <= arb_onebit;
end Behavioral;
```

Default Initial Values on Memory Elements in VHDL

This section discusses Default Initial Values on Memory Elements in VHDL, and includes:
- “About Default Initial Values on Memory Elements in VHDL”
- “VHDL Initial Values Table”
- “Default Initial Values on Unconnected Ports in VHDL”

About Default Initial Values on Memory Elements in VHDL

Because every memory element in a Xilinx® FPGA device must come up in a known state, in certain cases, XST does not use IEEE standards for initial values. In the “Local Reset/Global Reset VHDL Coding Example,” if signal `arb_onebit` were not initialized to 1 (one), XST would assign it a default of 0 (zero) as its initial state. In this case, XST does not follow the IEEE standard, where `U` is the default for `std_logic`. This process of initialization is the same for both registers and RAMs.

VHDL Initial Values Table

Where possible, XST adheres to the IEEE VHDL standard when initializing signal values. If no initial values are supplied in the VHDL code, XST uses the default values (where possible) as shown in the XST column of Table 6-3, “VHDL Initial Values.”

<table>
<thead>
<tr>
<th>Type</th>
<th>IEEE</th>
<th>XST</th>
</tr>
</thead>
<tbody>
<tr>
<td>bit</td>
<td>'0'</td>
<td>'0'</td>
</tr>
<tr>
<td>std_logic</td>
<td>'U'</td>
<td>'0'</td>
</tr>
</tbody>
</table>
Default Initial Values on Unconnected Ports in VHDL

Unconnected output ports default to the values shown in the XST column of Table 6-3, "VHDL Initial Values." If the output port has an initial condition, XST ties the unconnected output port to the explicitly defined initial condition. According to the IEEE VHDL specification, input ports cannot be left unconnected. As a result, XST issues an error message if an input port is not connected. Even the `open` keyword is not sufficient for an unconnected input port.

### VHDL Objects

This section discusses VHDL Objects, and includes:

- "Signals in VHDL"
- "Variables in VHDL"
- "Constants in VHDL"

#### Signals in VHDL

Signals in VHDL can be declared in an architecture declarative part and used anywhere within the architecture. Signals can also be declared in a block and used within that block. Signals can be assigned by the assignment operator `<=`.

```vhdl
signal sig1 : std_logic;
sig1 <= '1';
```

#### Variables in VHDL

Variables in VHDL are declared in a process or a subprogram, and used within that process or that subprogram. Variables can be assigned by the assignment operator `:=`.

```vhdl
variable var1 : std_logic_vector (7 downto 0);
var1 := "01010011";
```
Constants in VHDL

Constants in VHDL can be declared in any declarative region, and can be used within that region. Their value cannot be changed once declared.

```vhdl
signal sig1 : std_logic_vector (5 downto 0);
constant init0 : std_logic_vector (5 downto 0) := "010111";
sig1 <= init0;
```

VHDL Operators

Supported operators are listed in Table 6-21, “VHDL Operators.” This section provides examples of how to use each shift operator.

Operators VHDL Coding Example One
sll (Shift Left Logical)

```vhdl
sig1 <= A(4 downto 0) sll 2
```
logically equivalent to:

```vhdl
sig1 <= A(2 downto 0) & "00";
```

Operators VHDL Coding Example Two
srl (Shift Right Logical)

```vhdl
sig1 <= A(4 downto 0) srl 2
```
logically equivalent to:

```vhdl
sig1 <= "00" & A(4 downto 2);
```

Operators VHDL Coding Example Three
sla (Shift Left Arithmetic)

```vhdl
sig1 <= A(4 downto 0) sla 2
```
logically equivalent to:

```vhdl
sig1 <= A(2 downto 0) & A(0) & A(0);
```

Operators VHDL Coding Example Four
sra (Shift Right Arithmetic)

```vhdl
sig1 <= A(4 downto 0) sra 2
```
logically equivalent to:

```vhdl
sig1 <= <= A(4) & A(4) & A(4 downto 2);
```

Operators VHDL Coding Example Five
rol (Rotate Left)

```vhdl
sig1 <= A(4 downto 0) rol 2
```
logically equivalent to:

```vhdl
sig1 <= A(2 downto 0) & A(4 downto 3);
```
Operators VHDL Coding Example Six

ror (Rotate Right)

\[
A(4 \text{ downto } 0) \text{ ror } 2
\]

logically equivalent to:

\[
sig1 \leq A(1 \text{ downto } 0) \text{ } \& \text{ } A(4 \text{ downto } 2);
\]

Entity and Architecture Descriptions in VHDL

This section discusses Entity and Architecture Descriptions in VHDL, and includes:

- “VHDL Circuit Descriptions”
- “VHDL Entity Declarations”
- “VHDL Architecture Declarations”
- “VHDL Component Instantiation”
- “VHDL Recursive Component Instantiation”
- “VHDL Component Configuration”
- “VHDL Generic Parameter Declarations”
- “VHDL Generic and Attribute Conflicts”

VHDL Circuit Descriptions

A circuit description in VHDL consists of two parts:

- The interface (defining the I/O ports)
- The body

In VHDL:

- The entity corresponds to the interface
- The architecture describes the behavior

VHDL Entity Declarations

The I/O ports of the circuit are declared in the entity. Each port has:

- A name
- A mode (in, out, inout, or buffer)
- A type (ports A, B, C, D, E in the “Entity and Architecture Declaration VHDL Coding Example”)

Types of ports must be constrained. Not more than one-dimensional array types are accepted as ports.

VHDL Architecture Declarations

Internal signals may be declared in the architecture. Each internal signal has:

- A name
- A type (signal T in the “Entity and Architecture Declaration VHDL Coding Example”)

Entity and Architecture Descriptions in VHDL

This section discusses Entity and Architecture Descriptions in VHDL, and includes:

- “VHDL Circuit Descriptions”
- “VHDL Entity Declarations”
- “VHDL Architecture Declarations”
- “VHDL Component Instantiation”
- “VHDL Recursive Component Instantiation”
- “VHDL Component Configuration”
- “VHDL Generic Parameter Declarations”
- “VHDL Generic and Attribute Conflicts”

VHDL Circuit Descriptions

A circuit description in VHDL consists of two parts:

- The interface (defining the I/O ports)
- The body

In VHDL:

- The entity corresponds to the interface
- The architecture describes the behavior

VHDL Entity Declarations

The I/O ports of the circuit are declared in the entity. Each port has:

- A name
- A mode (in, out, inout, or buffer)
- A type (ports A, B, C, D, E in the “Entity and Architecture Declaration VHDL Coding Example”)

Types of ports must be constrained. Not more than one-dimensional array types are accepted as ports.

VHDL Architecture Declarations

Internal signals may be declared in the architecture. Each internal signal has:

- A name
- A type (signal T in the “Entity and Architecture Declaration VHDL Coding Example”)

Entity and Architecture Descriptions in VHDL

This section discusses Entity and Architecture Descriptions in VHDL, and includes:

- “VHDL Circuit Descriptions”
- “VHDL Entity Declarations”
- “VHDL Architecture Declarations”
- “VHDL Component Instantiation”
- “VHDL Recursive Component Instantiation”
- “VHDL Component Configuration”
- “VHDL Generic Parameter Declarations”
- “VHDL Generic and Attribute Conflicts”

VHDL Circuit Descriptions

A circuit description in VHDL consists of two parts:

- The interface (defining the I/O ports)
- The body

In VHDL:

- The entity corresponds to the interface
- The architecture describes the behavior

VHDL Entity Declarations

The I/O ports of the circuit are declared in the entity. Each port has:

- A name
- A mode (in, out, inout, or buffer)
- A type (ports A, B, C, D, E in the “Entity and Architecture Declaration VHDL Coding Example”)

Types of ports must be constrained. Not more than one-dimensional array types are accepted as ports.

VHDL Architecture Declarations

Internal signals may be declared in the architecture. Each internal signal has:

- A name
- A type (signal T in the “Entity and Architecture Declaration VHDL Coding Example”)
Entity and Architecture Declaration VHDL Coding Example

```vhdl
Library IEEE;
use IEEE.std_logic_1164.all;
entity EXAMPLE is
  port (A,B,C : in std_logic;
        D,E : out std_logic);
end EXAMPLE;

architecture ARCHI of EXAMPLE is
  signal T : std_logic;
begin
  ...
end ARCHI;
```

VHDL Component Instantiation

Structural descriptions assemble several blocks, and allow the introduction of hierarchy in a design. The basic concepts of hardware structure are:

- **Component**
  The component is the building or basic block.

- **Port**
  A port is a component I/O connector.

- **Signal**
  A signal corresponds to a wire between components.

In VHDL, a component is represented by a design entity. The design entity is a composite consisting of:

- **Entity declaration**
  The entity declaration provides the external view of the component. It describes what can be seen from the outside, including the component ports.

- **Architecture body**
  The architecture body provides an internal view. It describes the behavior or the structure of the component.

The connections between components are specified within component instantiation statements. These statements specify an instance of a component occurring inside an architecture of another component. Each component instantiation statement is labeled with an identifier.

Besides naming a component declared in a local component declaration, a component instantiation statement contains an association list -- the parenthesized list following the reserved word port map. The association list specifies which actual signals or ports are associated with which local ports of the component declaration.

XST supports unconstrained vectors in component declarations.
Structural Description of Half Adder VHDL Coding Example

The following coding example shows the structural description of a half adder composed of four nand2 components:

```vhdl
entity NAND2 is
  port (  
    A,B : in BIT;  
    Y : out BIT );
end NAND2;

architecture ARCHI of NAND2 is
begin
  Y <= A nand B;
end ARCHI;

entity HALFADDER is
  port (  
    X,Y : in BIT;  
    C,S : out BIT );
end HALFADDER;

architecture ARCHI of HALFADDER is
  component NAND2  
    port (  
      A,B : in BIT;  
      Y : out BIT );
  end component;
  for all : NAND2 use entity work.NAND2(ARCHI);
  signal S1, S2, S3 : BIT;
  begin
    NANDA : NAND2 port map (X,Y,S3);
    NANDB : NAND2 port map (X,S3,S1);
    NANDC : NAND2 port map (S3,Y,S2);
    NANDD : NAND2 port map (S1,S2,S);
    C <= S3;
  end ARCHI;
```

The synthesized top level netlist is shown in Figure 6-1, “Synthesized Top Level Netlist.”
VHDL Recursive Component Instantiation

XST supports recursive component instantiation. Direct instantiation is not supported for recursion.

4-Bit Shift Register With Recursive Component Instantiation VHDL Coding Example

```vhdl
library ieee;
use ieee.std_logic_1164.all;
library unisim;
use unisim.vcomponents.all;

entity single_stage is
  generic (sh_st: integer:=4);
  port (
      CLK : in std_logic;
      DI : in std_logic;
      DO : out std_logic );
end entity single_stage;

architecture recursive of single_stage is
  component single_stage
    generic (sh_st: integer);
    port (
      CLK : in std_logic;
      DI : in std_logic;
      DO : out std_logic);
  end component;
  signal tmp : std_logic;
  begin
    GEN_FD_LAST: if sh_st=1 generate
      inst_fd: FD port map (D=>DI, C=>CLK, Q=>DO);
    end generate;
    GEN_FD_INTERM: if sh_st /= 1 generate
      inst_fd: FD port map (D=>DI, C=>CLK, Q=>tmp);
      inst_sstage: single_stage generic map (sh_st => sh_st-1)
        port map (DI=>tmp, CLK=>CLK, DO=>DO);
    end generate;
  end recursive;
```

VHDL Component Configuration

Associating an entity and architecture pair to a component instance provides the means of linking components with the appropriate model (entity and architecture pair). XST supports component configuration in the declarative part of the architecture:

```
for instantiation_list: component_name use
  LibName.entity_Name(Architecture_Name);
```

The “Structural Description of Half Adder VHDL Coding Example” shows how to use a configuration clause for component instantiation. The example contains the following `for all` statement:

```
for all : NAND2 use entity work.NAND2(ArchI);
```

This statement indicates that all NAND2 components use the entity NAND2 and Architecture ARCHI.
When the configuration clause is missing for a component instantiation, XST links the component to the entity with the same name (and same interface) and the selected architecture to the most recently compiled architecture. If no entity or architecture is found, a black box is generated during synthesis.

**VHDL Generic Parameter Declarations**

Generic parameters may be declared in the entity declaration part. XST supports all types for generics including, for example:

- Integer
- Boolean
- String
- Real
- Std_logic_vector.

An example of using generic parameters is setting the width of the design. In VHDL, describing circuits with generic ports has the advantage that the same component can be repeatedly instantiated with different values of generic ports as shown in “Describing Circuits With Generic Ports VHDL Coding Example.”

**Describing Circuits With Generic Ports VHDL Coding Example**

```vhdl
Library IEEE;
use IEEE.std_logic_1164.all;
use IEEE.std_logic_unsigned.all;

entity addern is
    generic (width : integer := 8);
    port (A,B : in std_logic_vector (width-1 downto 0);
          Y : out std_logic_vector (width-1 downto 0) );
end addern;

architecture bhv of addern is
begin
    Y <= A + B;
end bhv;

Library IEEE;
use IEEE.std_logic_1164.all;

entity top is
    port (X, Y, Z : in std_logic_vector (12 downto 0);
          A, B : in std_logic_vector (4 downto 0);
          S :out std_logic_vector (16 downto 0) );
end top;

architecture bhv of top is
    component addern
        generic (width : integer := 8);
        port (A,B : in std_logic_vector (width-1 downto 0);
              Y : out std_logic_vector (width-1 downto 0) );
    end component;
```
for all : addern use entity work.addern(bhv);
signal C1 : std_logic_vector (12 downto 0);
signal C2, C3 : std_logic_vector (16 downto 0);
begin
  U1 : addern generic map (n=>13) port map (X,Y,C1);
  C2 <= C1 & A;
  C3 <= Z & B;
  U2 : addern generic map (n=>17) port map (C2,C3,S);
end bhv;

The GENERICS command line option allows you to redefine generics (VHDL) values defined in the top-level design block. This allows you to easily modify the design configuration without any Hardware Description Language (HDL) source modifications, such as for IP core generation and testing flows. For more information, see “Generics (-generics)”

VHDL Generic and Attribute Conflicts

Since generics and attributes can be applied to both instances and components in the VHDL code, and attributes can also be specified in a constraints file, from time to time, conflicts may arise. To resolve these conflicts, XST uses the following rules of precedence:

1. Whatever is specified on an instance (lower level) takes precedence over what is specified on a component (higher level).
2. If a generic and an attribute are specified on either the same instance or the same component, the generic takes precedence, and XST issues a message warning of the conflict.
3. An attribute specified in the XST Constraint File (XCF) always takes precedence over attributes or generics specified in the VHDL code.

When an attribute specified on an instance overrides a generic specified on a component in XST, it is possible that your simulation tool may nevertheless use the generic. This may cause the simulation results to not match the synthesis results.

Use Table 6-4, “Precedence in VHDL,” as a guide in determining precedence.

Table 6-4: Precedence in VHDL

<table>
<thead>
<tr>
<th></th>
<th>Generic on an Instance</th>
<th>Generic on a Component</th>
</tr>
</thead>
<tbody>
<tr>
<td>Attribute on an Instance</td>
<td>Apply Generic (XST issues warning)</td>
<td>Apply Attribute (possible simulation mismatch)</td>
</tr>
<tr>
<td>Attribute on a Component</td>
<td>Apply Generic</td>
<td>Apply Generic (XST issues warning)</td>
</tr>
<tr>
<td>Attribute in XCF</td>
<td>Apply Attribute (XST issues warning)</td>
<td>Apply Attribute</td>
</tr>
</tbody>
</table>

Security attributes on the block definition always have higher precedence than any other attribute or generic.
VHDL Combinatorial Circuits

This section discusses VHDL Combinatorial Circuits, and includes:

- “VHDL Concurrent Signal Assignments”
- “VHDL Generate Statements”
- “VHDL Combinatorial Processes”
- “VHDL If...Else Statements”
- “VHDL Case Statements”
- “VHDL For...Loop Statements”

VHDL Concurrent Signal Assignments

This section discusses VHDL Concurrent Signal Assignments, and includes:

- “About VHDL Concurrent Signal Assignments”
- “Concurrent Signal Assignments VHDL Coding Examples”

About VHDL Concurrent Signal Assignments

Combinatorial logic in VHDL may be described using concurrent signal assignments. These can be defined within the body of the architecture. VHDL offers three types of concurrent signal assignments:

- Simple
- Selected
- Conditional

You can describe as many concurrent statements as needed. The order of concurrent signal definition in the architecture is irrelevant.

A concurrent assignment consists of two sides:

- Left hand
- Right hand

The assignment changes when any signal in the right side changes. In this case, the result is assigned to the signal on the left side.

Concurrent Signal Assignments VHDL Coding Examples

This section gives the following VHDL Concurrent Signal Assignments coding examples:

- “Simple Signal Assignment VHDL Coding Example”
- “MUX Description Using Selected Signal Assignment VHDL Coding Example”
- “MUX Description Using Conditional Signal Assignment VHDL Coding Example”

Simple Signal Assignment VHDL Coding Example

\[ T <= A \text{ and } B; \]
MUX Description Using Selected Signal Assignment VHDL Coding Example

```vhdl
library IEEE;
use IEEE.std_logic_1164.all;

entity select_bhv is
  generic (width: integer := 8);
  port (
    a, b, c, d : in std_logic_vector (width-1 downto 0);
    selector : in std_logic_vector (1 downto 0);
    T : out std_logic_vector (width-1 downto 0) );
end select_bhv;

architecture bhv of select_bhv is
begin
  with selector select
  T <= a when "00",
       b when "01",
       c when "10",
       d when others;
end bhv;
```

MUX Description Using Conditional Signal Assignment VHDL Coding Example

```vhdl
entity when_ent is
  generic (width: integer := 8);
  port (
    a, b, c, d : in std_logic_vector (width-1 downto 0);
    selector : in std_logic_vector (1 downto 0);
    T : out std_logic_vector (width-1 downto 0) );
end when_ent;

architecture bhv of when_ent is
begin
  T <= a when selector = "00" else
       b when selector = "01" else
       c when selector = "10" else
       d;
end bhv;
```

VHDL Generate Statements

This section discusses VHDL Generate Statements, and includes:

- “About VHDL Generate Statements”
- “Generate Statement VHDL Coding Examples”

About VHDL Generate Statements

Repetitive structures are declared with the `generate` VHDL statement. For this purpose, `for I in 1 to N generate` means that the bit slice description is repeated `N` times.

Generate Statement VHDL Coding Examples

This section gives the following Generate Statement VHDL coding examples:

- “8-Bit Adder Described With For...Generate Statement VHDL Coding Example”
- “N-Bit Adder Described With If...Generate” and For… Generate Statement VHDL Coding Example”
Chapter 6: XST VHDL Language Support

8-Bit Adder Described With For...Generate Statement VHDL Coding Example

The following coding example describes an 8-bit adder by declaring the bit slice structure (8-bit adder described with a for...generate statement):

```vhdl
entity EXAMPLE is
  port (
    A,B : in BIT_VECTOR (0 to 7);
    CIN : in BIT;
    SUM : out BIT_VECTOR (0 to 7);
    COUT : out BIT );
end EXAMPLE;

architecture ARCHI of EXAMPLE is
  signal C : BIT_VECTOR (0 to 8);
begin
  C(0) <= CIN;
  COUT <= C(8);
  LOOP_ADD : for I in 0 to 7 generate
    SUM(I) <= A(I) xor B(I) xor C(I);
    C(I+1) <= (A(I) and B(I)) or (A(I) and C(I)) or (B(I) and C(I));
  end generate;
end ARCHI;
```

The if condition generate statement is supported for static (non-dynamic) conditions. The “N-Bit Adder Described With If...Generate” and For…Generate Statement VHDL Coding Example” shows such an example. It is a generic N-bit adder with a width ranging between 4 and 32 (N-bit adder described with an if...generate and a for...generate statement).

N-Bit Adder Described With If...Generate and For...Generate Statement VHDL Coding Example

```vhdl
entity EXAMPLE is
  generic (N : INTEGER := 8);
  port (
    A,B : in BIT_VECTOR (N downto 0);
    CIN : in BIT;
    SUM : out BIT_VECTOR (N downto 0);
    COUT : out BIT );
end EXAMPLE;

architecture ARCHI of EXAMPLE is
  signal C : BIT_VECTOR (N+1 downto 0);
begin
  L1: if (N>=4 and N<=32) generate
    C(0) <= CIN;
    COUT <= C(N+1);
    LOOP_ADD : for I in 0 to N generate
      SUM(I) <= A(I) xor B(I) xor C(I);
      C(I+1) <= (A(I) and B(I)) or (A(I) and C(I)) or (B(I) and C(I));
    end generate;
  end generate;
end ARCHI;
```
VHDL Combinatorial Circuits

This section discusses VHDL Combinatorial Processes, and includes:

- “About VHDL Combinatorial Processes”
- “Combinatorial Processes VHDL Coding Examples”

About VHDL Combinatorial Processes

A process assigns values to signals differently than when using concurrent signal assignments. The value assignments are made in a sequential mode. Later assignments may cancel previous ones. See “Assignments in a Process VHDL Coding Example.” First the signal S is assigned to 0, but later on (for (A and B) =1), the value for S is changed to 1.

A process is combinatorial when its inferred hardware does not involve any memory elements. Said differently, when all assigned signals in a process are always explicitly assigned in all paths of the Process statements, the process is combinatorial.

A combinatorial process has a sensitivity list appearing within parentheses after the word process. A process is activated if an event (value change) appears on one of the sensitivity list signals. For a combinatorial process, this sensitivity list must contain:

- All signals in conditions (for example, if and case)
- All signals on the right hand side of an assignment

If one or more signals are missing from the sensitivity list, XST issues a warning message for the missing signals and adds them to the sensitivity list. In this case, the result of the synthesis may be different from the initial design specification.

A process may contain local variables. The variables are handled in a similar manner as signals (but are not, of course, outputs to the design).

In “Combinatorial Process VHDL Coding Example One,” a variable named AUX is declared in the declarative part of the process, and is assigned to a value (with :=) in the statement part of the process.

In combinatorial processes, if a signal is not explicitly assigned in all branches of if or case statements, XST generates a latch to hold the last value. To avoid latch creation, ensure that all assigned signals in a combinatorial process are always explicitly assigned in all paths of the Process statements.

Different statements can be used in a process:

- Variable and signal assignment
- If statement
- Case statement
- For...Loop statement
- Function and procedure call

The “Combinatorial Processes VHDL Coding Examples” provide examples of each of these statements.
Combinatorial Processes VHDL Coding Examples

This section gives the following Combinatorial Processes VHDL coding examples:

- “Assignments in a Process VHDL Coding Example”
- “Combinatorial Process VHDL Coding Example One”
- “Combinatorial Process VHDL Coding Example Two”

Assignments in a Process VHDL Coding Example

```vhdl
entity EXAMPLE is
  port (
    A, B : in BIT;
    S : out BIT);
end EXAMPLE;

architecture ARCHI of EXAMPLE is
begin
  process (A, B)
  begin
    S <= '0';
    if ((A and B) = '1') then
      S <= '1';
    end if;
  end process;
end ARCHI;
```

Combinatorial Process VHDL Coding Example One

```vhdl
library ASYL;
use ASYL.ARITH.all;

entity ADDSUB is
  port (
    A, B : in BIT_VECTOR (3 downto 0);
    ADD_SUB : in BIT;
    S : out BIT_VECTOR (3 downto 0));
end ADDSUB;

architecture ARCHI of ADDSUB is
begin
  process (A, B, ADD_SUB)
  variable AUX : BIT_VECTOR (3 downto 0);
  begin
    if ADD_SUB = '1' then
      AUX := A + B;
    else
      AUX := A - B;
    end if;
    S <= AUX;
  end process;
end ARCHI;
```

Combinatorial Process VHDL Coding Example Two

```vhdl
entity EXAMPLE is
  port (
    A, B : in BIT;
    S : out BIT);
end EXAMPLE;
```
architecture ARCHI of EXAMPLE is
begin
  process (A,B)
  variable X, Y : BIT;
  begin
    X := A and B;
    Y := B and A;
    if X = Y then
      S <= '1';
    end if;
  end process;
end ARCHI;

VHDL If...Else Statements

This section discusses VHDL if...else Statements, and includes:

- “About VHDL If...Else Statements”
- “VHDL If...Else Statements VHDL Coding Examples”

About VHDL If...Else Statements

If...else statements use true/false conditions to execute statements. If the expression evaluates to true, the first statement is executed. If the expression evaluates to false (or x or z), the Else statement is executed. A block of multiple statements may be executed using begin and end keywords. If... else statements may be nested.

VHDL If...Else Statements VHDL Coding Examples

This section gives the following If...Else Statement VHDL coding examples:

- “If...Else Statement VHDL Coding Example”

If...Else Statement VHDL Coding Example

library IEEE;
use IEEE.std_logic_1164.all;

entity mux4 is
  port (a, b, c, d : in std_logic_vector (7 downto 0);
sel1, sel2 : in std_logic;
  outmux : out std_logic_vector (7 downto 0))
end mux4;

architecture behavior of mux4 is
begin
  process (a, b, c, d, sel1, sel2)
  begin
    if (sel1 = '1') then
      if (sel2 = '1') then
        outmux <= a;
      else
        outmux <= b;
      end if;
    else
      if (sel2 = '1') then
        outmux <= c;
      end if;
    end if;
  end process;
end
VHDL Case Statements

This section discusses VHDL Case Statements, and includes:

- “About VHDL Case Statements”
- “Case Statements VHDL Coding Examples”

About VHDL Case Statements

Case statements perform a comparison to an expression to evaluate one of a number of parallel branches. The Case statement evaluates the branches in the order they are written. The first branch that evaluates to true is executed. If none of the branches match, the default branch is executed.

Case Statements VHDL Coding Examples

This section gives the following Case Statement VHDL coding examples:

- “Case Statement VHDL Coding Example”

Case Statement VHDL Coding Example

```vhdl
library IEEE;
use IEEE.std_logic_1164.all;

entity mux4 is
  port (
    a, b, c, d : in std_logic_vector (7 downto 0);
    sel : in std_logic_vector (1 downto 0);
    outmux : out std_logic_vector (7 downto 0));
end mux4;
architecture behavior of mux4 is
begin
  process (a, b, c, d, sel)
  begin
    case sel is
    when "00" => outmux <= a;
    when "01" => outmux <= b;
    when "10" => outmux <= c;
    when others => outmux <= d; -- case statement must be complete
    end case;
  end process;
end behavior;
```

VHDL For...Loop Statements

This section discusses VHDL For...Loop Statements, and includes:

- “About VHDL For...Loop Statements”
- “For...Loop Statements VHDL Coding Examples”
About VHDL For...Loop Statements

The **for** statement is supported for:

- **Constant bounds**
- **Stop test condition using any of the following operators:**
  - `<`
  - `<=`
  - `>`
  - `>=`
- **Next step computation falling within one of the following specifications:**
  - `var = var + step`
  - `var = var - step`
  (where `var` is the loop variable and `step` is a constant value)
- **Next** and **exit** statements are supported

For...Loop Statements VHDL Coding Examples

This section gives the following **For...Loop Statement VHDL coding example**:

- **“For...Loop Statement VHDL Coding Example”**

**For...Loop Statement VHDL Coding Example**

```vhdl
library IEEE;
use IEEE.std_logic_1164.all;
use IEEE.std_logic_unsigned.all;

entity countzeros is
    port (a : in std_logic_vector (7 downto 0);
          Count : out std_logic_vector (2 downto 0));
end mux4;

architecture behavior of mux4 is
    signal Count_Aux: std_logic_vector (2 downto 0);
    begin
        process (a)
        begin
            Count_Aux <= "000";
            for i in a'range loop
                if a[i] = '0' then
                    Count_Aux <= Count_Aux + 1; -- operator "+" defined in std_logic_unsigned
                    Count <= Count_Aux;
                end if;
            end loop;
        end process;
    end behavior;
```
VHDL Sequential Circuits

This section discusses VHDL Sequential Circuits, and includes:

- “About VHDL Sequential Circuits”
- “VHDL Sequential Process With a Sensitivity List”
- “VHDL Sequential Process Without a Sensitivity List”
- “Register and Counter Descriptions VHDL Coding Examples”
- “VHDL Multiple Wait Statements Descriptions”

About VHDL Sequential Circuits

Sequential circuits can be described using sequential processes. XST allows:

- “VHDL Sequential Process With a Sensitivity List”
- “VHDL Sequential Process Without a Sensitivity List”

VHDL Sequential Process With a Sensitivity List

This section discusses VHDL Sequential Process With a Sensitivity List, and includes:

- “About VHDL Sequential Process With a Sensitivity List”
- “Sequential Process With a Sensitivity List VHDL Coding Examples”

About VHDL Sequential Process With a Sensitivity List

A process is sequential when it is not a combinatorial process. In other words, a process is sequential when some assigned signals are not explicitly assigned in all paths of the statements. In this case, the hardware generated has an internal state or memory (flip-flops or latches).

The “Sequential Process With Asynchronous, Synchronous Parts VHDL Coding Example” provides a template for describing sequential circuits. For more information, see “XST HDL Coding Techniques” describing macro inference (for example, registers and counters).

Sequential Process With a Sensitivity List VHDL Coding Examples

This section gives the following Sequential Process With a Sensitivity List VHDL coding examples:

- “Sequential Process With Asynchronous, Synchronous Parts VHDL Coding Example”

Sequential Process With Asynchronous, Synchronous Parts VHDL Coding Example

Declare asynchronous signals in the sensitivity list. Otherwise, XST issues a warning and adds them to the sensitivity list. In this case, the behavior of the synthesis result may be different from the initial specification.

```vhdl
process (CLK, RST) ...
begin
  if RST = <'0' | '1'> then
    -- an asynchronous part may appear here
    -- optional part
    .......
  elsif <CLK'EVENT | not CLK'STABLE>
end process;
```
VHDL Sequential Process Without a Sensitivity List

This section discusses VHDL Sequential Process Without a Sensitivity List, and includes:

- “About VHDL Sequential Process Without a Sensitivity List”
- “Sequential Process Without a Sensitivity List VHDL Coding Examples”

About VHDL Sequential Process Without a Sensitivity List

Sequential processes without a sensitivity list must contain a Wait statement. The Wait statement must be the first statement of the process. The condition in the Wait statement must be a condition on the clock signal. Several Wait statements in the same process are accepted, but a set of specific conditions must be respected. For more information, see “VHDL Multiple Wait Statements Descriptions.” An asynchronous part cannot be specified within processes without a sensitivity list.

Sequential Process Without a Sensitivity List VHDL Coding Examples

This section gives the following Sequential Process Without a Sensitivity List coding examples:

- “Sequential Process Without a Sensitivity List VHDL Coding Example”
- “Clock and Clock Enable (Not Supported) VHDL Coding Example”
- “Clock and Clock Enable (Supported) VHDL Coding Example”

Sequential Process Without a Sensitivity List VHDL Coding Example

The following VHDL coding example shows the skeleton of the process described in “About VHDL Sequential Process Without a Sensitivity List.” The clock condition may be a falling or a rising edge.

```vhdl
process ...
begin
    wait until <CLK'EVENT | not CLK' STABLE> and CLK = <'0' | '1'>;
    ... -- a synchronous part may be specified here.
end process;
```

XST does not support clock and clock enable descriptions within the same Wait statement. Instead, code these descriptions as shown in “Clock and Clock Enable (Not Supported) VHDL Coding Example.”

XST does not support Wait statements for latch descriptions.

Clock and Clock Enable (Not Supported) VHDL Coding Example

```vhdl
wait until CLOCK'event and CLOCK = '0' and ENABLE = '1' ;
```

Clock and Clock Enable (Supported) VHDL Coding Example

```vhdl
*8 Bit Counter Description Using a Process with a Sensitivity List if ENABLE = '1' then ...
```
Register and Counter Descriptions VHDL Coding Examples

Following are VHDL coding examples of register and counter descriptions:

- “8-Bit Register Description Using a Process With a Sensitivity List Example VHDL Coding Example”
- “8 Bit Register Description Using a Process Without a Sensitivity List Containing a Wait Statement VHDL Coding Example”
- “8-Bit Register With Clock Signal and Asynchronous Reset Signal VHDL Coding Example”
- “8-Bit Counter Description Using a Process With a Sensitivity List VHDL Coding Example”

8-Bit Register Description Using a Process With a Sensitivity List Example VHDL Coding Example

```vhdl
entity EXAMPLE is
  port (
    DI : in BIT_VECTOR (7 downto 0);
    CLK : in BIT;
    DO : out BIT_VECTOR (7 downto 0) );
end EXAMPLE;
architecture ARCHI of EXAMPLE is
begin
  process (CLK)
  begin
    if CLK'EVENT and CLK = '1' then
      DO <= DI ;
    end if;
  end process;
end ARCHI;
```

8 Bit Register Description Using a Process Without a Sensitivity List Containing a Wait Statement VHDL Coding Example

```vhdl
entity EXAMPLE is
  port (
    DI : in BIT_VECTOR (7 downto 0);
    CLK : in BIT;
    DO : out BIT_VECTOR (7 downto 0) );
end EXAMPLE;
architecture ARCHI of EXAMPLE is
begin
  process begin
    wait until CLK'EVENT and CLK = '1';
    DO <= DI;
  end process;
end ARCHI;
```
8-Bit Register With Clock Signal and Asynchronous Reset Signal VHDL Coding Example

```vhdl
entity EXAMPLE is
  port (
    DI : in BIT_VECTOR (7 downto 0);
    CLK : in BIT;
    RST : in BIT;
    DO : out BIT_VECTOR (7 downto 0));
end EXAMPLE;

architecture ARCHI of EXAMPLE is
begin
  process (CLK, RST)
  begin
    if RST = '1' then
      DO <= "00000000";
    elsif CLK'EVENT and CLK = '1' then
      DO <= DI ;
    end if;
  end process;
end ARCHI;
```

8-Bit Counter Description Using a Process With a Sensitivity List VHDL Coding Example

```vhdl
library ASYL;
use ASYL.PKG_ARITH.all;

entity EXAMPLE is
  port (
    CLK : in BIT;
    RST : in BIT;
    DO : out BIT_VECTOR (7 downto 0));
end EXAMPLE;

architecture ARCHI of EXAMPLE is
begin
  process (CLK, RST)
  variable COUNT : BIT_VECTOR (7 downto 0);
  begin
    if RST = '1' then
      COUNT := "00000000";
    elsif CLK'EVENT and CLK = '1' then
      COUNT := COUNT + "00000001";
    end if;
    DO <= COUNT;
  end process;
end ARCHI;
```

**VHDL Multiple Wait Statements Descriptions**

Sequential circuits can be described in VHDL with multiple Wait statements in a process. Follow these rules when using multiple Wait statements:

- The process contains only one Loop statement.
- The first statement in the loop is a Wait statement.
- After each Wait statement, a Next or Exit statement is defined.
- The condition in the Wait statements is the same for each Wait statement.
- This condition use only one signal — the clock signal.
This condition has the following form:

```
*wait [on clock_signal] until [(clock_signal'EVENT | not clock_signal'STABLE) and ] clock_signal = ('0' | '1');
```

### Sequential Circuit Using Multiple Wait Statements VHDL Coding Example

The following VHDL coding example uses multiple Wait statements. This example describes a sequential circuit performing four different operations in sequence. The design cycle is delimited by two successive rising edges of the clock signal. A synchronous reset is defined providing a way to restart the sequence of operations at the beginning. The sequence of operations consists of assigning each of the following four inputs to the output RESULT:

- DATA1
- DATA2
- DATA3
- DATA4

```vhdl
library IEEE;
use IEEE.STD_LOGIC_1164.all;

entity EXAMPLE is
  port (
    DATA1, DATA2, DATA3, DATA4 : in STD_LOGIC_VECTOR (3 downto 0);
    RESULT : out STD_LOGIC_VECTOR (3 downto 0);
    CLK : in STD_LOGIC;
    RST : in STD_LOGIC);
end EXAMPLE;

architecture ARCH of EXAMPLE is
begin
  process begin
    SEQ_LOOP : loop
      wait until CLK'EVENT and CLK = '1';
      exit SEQ_LOOP when RST = '1';
      RESULT <= DATA1;
      wait until CLK'EVENT and CLK = '1';
      exit SEQ_LOOP when RST = '1';
      RESULT <= DATA2;
      wait until CLK'EVENT and CLK = '1';
      exit SEQ_LOOP when RST = '1';
      RESULT <= DATA3;
      wait until CLK'EVENT and CLK = '1';
      exit SEQ_LOOP when RST = '1';
      RESULT <= DATA4;
    end loop;
  end process;
end ARCH;
```
VHDL Functions and Procedures

This section discusses VHDL Functions and Procedures, and includes:

- “About VHDL Functions and Procedures”
- “VHDL Functions and Procedures Examples”

About VHDL Functions and Procedures

The declaration of a function or a procedure in VHDL provides a mechanism for handling blocks used multiple times in a design. Functions and procedures can be declared in the declarative part of an entity, in an architecture or in packages. The heading part contains:

- Input parameters for functions and input
- Output and inout parameters for procedures.

These parameters can be unconstrained. They are not constrained to a given bound. The content is similar to the combinatorial process content.

Resolution functions are not supported except the one defined in the IEEE std_logic_1164 package.

VHDL Functions and Procedures Examples

This section gives examples of the following VHDL functions and procedures:

- “Function Declaration and Function Call VHDL Coding Example”
- “Procedure Declaration and Procedure Call VHDL Coding Example”
- “Recursive Function VHDL Coding Example”

Function Declaration and Function Call VHDL Coding Example

The following VHDL coding example shows a function declared within a package. The ADD function declared here is a single bit adder. This function is called four times with the proper parameters in the architecture to create a 4-bit adder. The same example using a procedure is shown in “Procedure Declaration and Procedure Call VHDL Coding Example.”

```vhdl
package PKG is
  function ADD (A, B, CIN : BIT )
  return BIT_VECTOR;
end PKG;

package body PKG is
  function ADD (A, B, CIN : BIT )
  return BIT_VECTOR is
          variable S, COUT : BIT;
          variable RESULT : BIT_VECTOR (1 downto 0);
    begin
        S := A xor B xor CIN;
        COUT := (A and B) or (A and CIN) or (B and CIN);
        RESULT := COUT & S;
        return RESULT;
    end ADD;
end PKG;

use work.PKG.all;
```
Chapter 6: XST VHDL Language Support

entity EXAMPLE is
  port (
    A, B : in BIT_VECTOR (3 downto 0);
    CIN : in BIT;
    S : out BIT_VECTOR (3 downto 0);
    COUT : out BIT);
end EXAMPLE;

architecture ARCHI of EXAMPLE is
begin
  signal S0, S1, S2, S3 : BIT_VECTOR (1 downto 0);
  S0 <= ADD (A(0), B(0), CIN);
  S1 <= ADD (A(1), B(1), S0(1));
  S2 <= ADD (A(2), B(2), S1(1));
  S3 <= ADD (A(3), B(3), S2(1));
  S <= S3(0) & S2(0) & S1(0) & S0(0);
  COUT <= S3(1);
end ARCHI;

Procedure Declaration and Procedure Call VHDL Coding Example

package PKG is
  procedure ADD (A, B, CIN : in BIT;
                 C : out BIT_VECTOR (1 downto 0));
end PKG;

package body PKG is
  procedure ADD (A, B, CIN : in BIT;
                 C : out BIT_VECTOR (1 downto 0)) is
    variable S, COUT : BIT;
  begin
    S := A xor B xor CIN;
    COUT := (A and B) or (A and CIN) or (B and CIN);
    C := COUT & S;
  end ADD;
end PKG;

use work.PKG.all;

entity EXAMPLE is
  port (
    A, B : in BIT_VECTOR (3 downto 0);
    CIN : in BIT;
    S : out BIT_VECTOR (3 downto 0);
    COUT : out BIT);
end EXAMPLE;

architecture ARCHI of EXAMPLE is
begin
  process (A, B, CIN)
  variable S0, S1, S2, S3 : BIT_VECTOR (1 downto 0);
  begin
    ADD (A(0), B(0), CIN, S0);
    ADD (A(1), B(1), S0(1), S1);
    ADD (A(2), B(2), S1(1), S2);
  end process;
end ARCHI;
### Recursive Function VHDL Coding Example

XST supports recursive functions. The following coding example represents n! function:

```vhdl
function my_func(x : integer) return integer is
begin
  if x = 1 then
    return x;
  else
    return (x*my_func(x-1));
  end if;
end function my_func;
```

### VHDL Assert Statements

This section discusses VHDL Assert Statements, and includes:

- “About VHDL Assert Statements”
- “SINGLE_SRL Describing a Shift Register”

#### About VHDL Assert Statements

XST supports Assert statements. Assert statements enable you to detect undesirable conditions in VHDL designs, such as bad values for generics, constants, and generate conditions, or bad values for parameters in called functions. For any failed condition in an Assert statement, XST, according to the severity level, issues a warning message, or rejects the design and issues an error message. XST supports the Assert statement only with static condition.

#### SINGLE_SRL Describing a Shift Register

The following coding example contains a block, SINGLE_SRL, which describes a shift register. The size of the shift register depends on the SRL_WIDTH generic value. The Assert statement ensures that the implementation of a single shift register does not exceed the size of a single SRL.

Since the size of the SRL is 16 bit, and XST implements the last stage of the shift register using a flip-flop in a slice, then the maximum size of the shift register cannot exceed 17 bits. The SINGLE_SRL block is instantiated twice in the entity named TOP, the first time with SRL_WIDTH equal to 13, and the second time with SRL_WIDTH equal to 18.

#### VHDL Coding Example

```vhdl
library ieee;
use ieee.std_logic_1164.all;

entity SINGLE_SRL is
  generic (SRL_WIDTH : integer := 16);
  port ( ...
```

```vhdl
ADD (A(3), B(3), S2(1), S3);
S <= S3(0) & S2(0) & S1(0) & S0(0);
COUT <= S3(1);
end process;
end ARCHI;
```
architecture beh of SINGLE_SRL is
  signal shift_reg : std_logic_vector (SRL_WIDTH-1 downto 0);
begin
  assert SRL_WIDTH <= 17
  report "The size of Shift Register exceeds the size of a single SRL"
  severity FAILURE;
  process (clk)
  begin
    if (clk'event and clk = '1') then
      shift_reg <= shift_reg (SRL_WIDTH-1 downto 1) & inp;
      end if;
    end process;
    outp <= shift_reg(SRL_WIDTH-1);
  end beh;
end TOP;
architecture beh of TOP is
begin
  inst1: SINGLE_SRL generic map (SRL_WIDTH => 13)
  port map(
    clk => clk,
    inp => inp1,
    outp => outp1 );
  inst2: SINGLE_SRL generic map (SRL_WIDTH => 18)
  port map(
    clk => clk,
    inp => inp2,
    outp => outp2 );
end beh;
SINGLE_SRL Describing a Shift Register VHDL Error Message

If you run the “SINGLE_SRL Describing a Shift Register VHDL Coding Example,” XST issues the following error message:

```vhd```
```
* HDL Analysis *
*===================================================================*
Analyzing Entity <top> (Architecture <beh>).
Entity <top> analyzed. Unit <top> generated.

Analyzing generic Entity <single_srl> (Architecture <beh>).
    SRL_WIDTH = 13
Entity <single_srl> analyzed. Unit <single_srl> generated.

Analyzing generic Entity <single_srl> (Architecture <beh>).
    SRL_WIDTH = 18
ERROR:Xst - assert_1.vhd line 15: FAILURE: The size of Shift Register exceeds the size of a single SRL
```vhd```

Using Packages to Define VHDL Models

This section discusses Using Packages to Define VHDL Models, and includes:

- “About Using Packages to Define VHDL Models”
- “Using Standard Packages to Define VHDL Models”
- “Using IEEE Packages to Define VHDL Models”
- “Using Synopsys Packages to Define VHDL Models”

About Using Packages to Define VHDL Models

VHDL models may be defined using packages. Packages contain:

- Type and subtype declarations
- Constant definitions
- Function and procedure definitions
- Component declarations

Using packages to define VHDL models provides the ability to change parameters and constants of the design, such as constant values and function definitions.

Packages may contain two declarative parts:

- Package declaration
- Body declaration

The body declaration includes the description of function bodies declared in the package declaration.
XST provides full support for packages. To use a given package, include the following lines at the beginning of the VHDL design:

```vhdl
library lib_pack;
-- lib_pack is the name of the library specified
-- where the package has been compiled (work by default)
use lib_pack.pack_name.all;
-- pack_name is the name of the defined package.
```

XST also supports predefined packages. These packages are pre-compiled and can be included in VHDL designs. These packages are intended for use during synthesis, but may also be used for simulation.

### Using Standard Packages to Define VHDL Models

The Standard package contains basic types:

- `bit`
- `bit_vector`
- `integer`

The Standard package is included by default.

### Using IEEE Packages to Define VHDL Models

This section discusses Using IEEE Packages to Define VHDL Models, and includes:

- “XST-Supported IEEE Packages”
- “VHDL Real Number Constants”
- “VHDL Real Number Functions”

#### XST-Supported IEEE Packages

XST supports the following IEEE packages:

- `std_logic_1164`

  Supports the following types:
  - `std_logic`
  - `std_ulogic`
  - `std_logic_vector`
  - `std_ulogic_vector`

  It also supports conversion functions based on these types.

- `numeric_bit`

  Supports the following types based on type `bit`:
  - Unsigned vectors
  - Signed vectors
It also supports:
- All overloaded arithmetic operators on these types
- Conversion and extended functions for these types

- **numeric_std**
  Supports the following types based on type `std_logic`:
  - Unsigned vectors
  - Signed vectors
  This package is equivalent to `std_logic_arith`.

- **math_real**
  Supports the following:
  - Real number constants as shown in Table 6-5, “VHDL Real Number Constants”
  - Real number functions as shown in Table 6-6, “VHDL Real Number Constants”
  - The procedure `uniform`, which generates successive values between 0.0 and 1.0
Chapter 6: XST VHDL Language Support

VHDL Real Number Constants

<table>
<thead>
<tr>
<th>Constant</th>
<th>Value</th>
<th>Constant</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>math_e</td>
<td>(e)</td>
<td>math_log_of_2</td>
<td>ln2</td>
</tr>
<tr>
<td>math_1_over_e</td>
<td>(1/e)</td>
<td>math_log_of_10</td>
<td>ln10</td>
</tr>
<tr>
<td>math_pi</td>
<td>(\pi)</td>
<td>math_log2_of_e</td>
<td>(\log_2 e)</td>
</tr>
<tr>
<td>math_2_pi</td>
<td>(2\pi)</td>
<td>math_log10_of_e</td>
<td>(\log_{10} e)</td>
</tr>
<tr>
<td>math_1_over_pi</td>
<td>(1/\pi)</td>
<td>math_sqrt_2</td>
<td>(\sqrt{2})</td>
</tr>
<tr>
<td>math_pi_over_2</td>
<td>(\pi/2)</td>
<td>math_1_oversqrt_2</td>
<td>(1/\sqrt{2})</td>
</tr>
<tr>
<td>math_pi_over_3</td>
<td>(\pi/3)</td>
<td>math_sqrt_pi</td>
<td>(\sqrt{\pi})</td>
</tr>
<tr>
<td>math_pi_over_4</td>
<td>(\pi/4)</td>
<td>math_deg_to_rad</td>
<td>(2\pi/360)</td>
</tr>
<tr>
<td>math_3_pi_over_2</td>
<td>(3\pi/2)</td>
<td>math_rad_to_deg</td>
<td>(360/2\pi)</td>
</tr>
</tbody>
</table>

VHDL Real Number Functions

<table>
<thead>
<tr>
<th>Function</th>
<th>Arguments</th>
<th>Arguments</th>
</tr>
</thead>
<tbody>
<tr>
<td>ceil(x)</td>
<td>realmax(x,y)</td>
<td>exp(x)</td>
</tr>
<tr>
<td>floor(x)</td>
<td>realmin(x,y)</td>
<td>log(x)</td>
</tr>
<tr>
<td>round(x)</td>
<td>sqrt(x)</td>
<td>log2(x)</td>
</tr>
<tr>
<td>trunc(x)</td>
<td>cbrt(x)</td>
<td>log10(x)</td>
</tr>
<tr>
<td>sign(x)</td>
<td>&quot;**&quot;(n,y)</td>
<td>log(x,y)</td>
</tr>
<tr>
<td>&quot;mod&quot;(x,y)</td>
<td>&quot;**&quot;(x,y)</td>
<td>sin(x)</td>
</tr>
</tbody>
</table>

Functions and procedures in the math_real packages, as well as the real type, are for calculations only. They are not supported for synthesis in XST.

Following is an example:

```vhdl
library ieee;
use IEEE.std_logic_signed.all;
signal a, b, c : std_logic_vector (5 downto 0);
c <= a + b;
-- this operator "+" is defined in package std_logic_signed.
-- Operands are converted to signed vectors, and function "+"
-- defined in package std_logic_arith is called with signed
-- operands.
```
Using Synopsys Packages to Define VHDL Models

The following Synopsys packages are supported in the IEEE library:

- **std_logic_arith**
  Supports types unsigned, signed vectors, and all overloaded arithmetic operators on these types. It also defines conversion and extended functions for these types.

- **std_logic_unsigned**
  Defines arithmetic operators on `std_ulogic_vector` and considers them as unsigned operators.

- **std_logic_signed**
  Defines arithmetic operators on `std_logic_vector` and considers them as signed operators.

- **std_logic_misc**
  Defines supplemental types, subtypes, constants, and functions for the `std_logic_1164` package, such as:
    - `and_reduce`
    - `or_reduce`

**VHDL Constructs Supported in XST**

This section discusses VHDL Constructs Supported in XST, and includes:

- “VHDL Design Entities and Configurations”
- “VHDL Expressions”
- “VHDL Statements”

**VHDL Design Entities and Configurations**

XST supports the design entities and configurations shown in:

- Table 6-7, “VHDL Entity Headers”
- Table 6-8, “VHDL Architecture Bodies”
- Table 6-9, “VHDL Configuration Declarations”
- Table 6-10, “VHDL Subprograms”
- Table 6-11, “VHDL Packages”
- Table 6-12, “VHDL Enumeration Types”
- Table 6-13, “VHDL Integer Types”
- Table 6-14, “VHDL Physical Types”
- Table 6-15, “VHDL Composites”
- Table 6-16, “VHDL Modes”
- Table 6-17, “VHDL Declarations”
- Table 6-18, “VHDL Objects”
- Table 6-19, “VHDL Specifications”
- Table 6-20, “VHDL Names”
Table 6-7: VHDL Entity Headers

<table>
<thead>
<tr>
<th>Entity Header</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>Generics</td>
<td>Supported (integer type only)</td>
</tr>
<tr>
<td>Ports</td>
<td>Supported (no unconstrained ports)</td>
</tr>
<tr>
<td>Entity Declarative Part</td>
<td>Supported</td>
</tr>
<tr>
<td>Entity Statement Part</td>
<td>Unsupported</td>
</tr>
</tbody>
</table>

Table 6-8: VHDL Architecture Bodies

<table>
<thead>
<tr>
<th>Architecture Body</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>Architecture Declarative Part</td>
<td>Supported</td>
</tr>
<tr>
<td>Architecture Statement Part</td>
<td>Supported</td>
</tr>
</tbody>
</table>

Table 6-9: VHDL Configuration Declarations

<table>
<thead>
<tr>
<th>Configuration Declaration</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>Block Configuration</td>
<td>Supported</td>
</tr>
<tr>
<td>Component Configuration</td>
<td>Supported</td>
</tr>
</tbody>
</table>

Table 6-10: VHDL Subprograms

<table>
<thead>
<tr>
<th>Subprogram</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>Functions</td>
<td>Supported</td>
</tr>
<tr>
<td>Procedures</td>
<td>Supported</td>
</tr>
</tbody>
</table>

Table 6-11: VHDL Packages

<table>
<thead>
<tr>
<th>Package</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>STANDARD</td>
<td>Type TIME is not supported</td>
</tr>
<tr>
<td>TEXTIO</td>
<td>Supported</td>
</tr>
<tr>
<td>STD_LOGIC_1164</td>
<td>Supported</td>
</tr>
<tr>
<td>STD_LOGIC_ARITH</td>
<td>Supported</td>
</tr>
<tr>
<td>STD_LOGIC_SIGNED</td>
<td>Supported</td>
</tr>
<tr>
<td>STD_LOGIC_UNSIGNED</td>
<td>Supported</td>
</tr>
<tr>
<td>STD_LOGIC_MISC</td>
<td>Supported</td>
</tr>
<tr>
<td>NUMERIC_BIT</td>
<td>Supported</td>
</tr>
<tr>
<td>NUMERIC_UNSIGNED</td>
<td>Supported</td>
</tr>
<tr>
<td>NUMERIC_STD</td>
<td>Supported</td>
</tr>
</tbody>
</table>
### VHDL Constructs Supported in XST

#### Table 6-11: VHDL Packages (Cont’d)

<table>
<thead>
<tr>
<th>Package</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>MATH_REAL</td>
<td>Supported</td>
</tr>
<tr>
<td>ASYL.ARITH</td>
<td>Supported</td>
</tr>
<tr>
<td>ASYL.SL_ARITH</td>
<td>Supported</td>
</tr>
<tr>
<td>ASYL.PKG_RTL</td>
<td>Supported</td>
</tr>
<tr>
<td>ASYL.ASYL1164</td>
<td>Supported</td>
</tr>
</tbody>
</table>

#### Table 6-12: VHDL Enumeration Types

<table>
<thead>
<tr>
<th>Enumeration Type</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>BOOLEAN, BIT</td>
<td>Supported</td>
</tr>
<tr>
<td>STD_ULOGIC, STD_LOGIC</td>
<td>Supported</td>
</tr>
<tr>
<td>XO1, UX01, XO1Z, UX01Z</td>
<td>Supported</td>
</tr>
</tbody>
</table>

#### Table 6-13: VHDL Integer Types

<table>
<thead>
<tr>
<th>Integer Type</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>INTEGER</td>
<td>Supported</td>
</tr>
<tr>
<td>POSITIVE</td>
<td>Supported</td>
</tr>
<tr>
<td>NATURAL</td>
<td>Supported</td>
</tr>
</tbody>
</table>

#### Table 6-14: VHDL Physical Types

<table>
<thead>
<tr>
<th>Physical Type</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>TIME</td>
<td>Ignored</td>
</tr>
<tr>
<td>REAL</td>
<td>Supported (only in functions for constant calculations)</td>
</tr>
</tbody>
</table>

#### Table 6-15: VHDL Composites

<table>
<thead>
<tr>
<th>Composite</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>BIT_VECTOR</td>
<td>Supported</td>
</tr>
<tr>
<td>STD_ULOGIC_VECTOR</td>
<td>Supported</td>
</tr>
<tr>
<td>STD_LOGIC_VECTOR</td>
<td>Supported</td>
</tr>
<tr>
<td>UNSIGNED</td>
<td>Supported</td>
</tr>
<tr>
<td>SIGNED</td>
<td>Supported</td>
</tr>
<tr>
<td>Record</td>
<td>Supported</td>
</tr>
<tr>
<td>Access</td>
<td>Supported</td>
</tr>
<tr>
<td>File</td>
<td>Supported</td>
</tr>
</tbody>
</table>
### Chapter 6: XST VHDL Language Support

#### Table 6-16: VHDL Modes

<table>
<thead>
<tr>
<th>Mode</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>In, Out, Inout</td>
<td>Supported</td>
</tr>
<tr>
<td>Buffer</td>
<td>Supported</td>
</tr>
<tr>
<td>Linkage</td>
<td>Unsupported</td>
</tr>
</tbody>
</table>

#### Table 6-17: VHDL Declarations

<table>
<thead>
<tr>
<th>Declaration</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>Type</td>
<td>Supported for enumerated types, types with positive range having constant bounds, bit vector types, and multi-dimensional arrays</td>
</tr>
<tr>
<td>Subtype</td>
<td>Supported</td>
</tr>
</tbody>
</table>

#### Table 6-18: VHDL Objects

<table>
<thead>
<tr>
<th>Object</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>Constant Declaration</td>
<td>Supported (deferred constants are not supported)</td>
</tr>
<tr>
<td>Signal Declaration</td>
<td>Supported (register and bus type signals are not supported)</td>
</tr>
<tr>
<td>Variable Declaration</td>
<td>Supported</td>
</tr>
<tr>
<td>File Declaration</td>
<td>Supported</td>
</tr>
<tr>
<td>Alias Declaration</td>
<td>Supported</td>
</tr>
<tr>
<td>Attribute Declaration</td>
<td>Supported for some attributes, otherwise skipped (see “XST Design Constraints”)</td>
</tr>
<tr>
<td>Component Declaration</td>
<td>Supported</td>
</tr>
</tbody>
</table>

#### Table 6-19: VHDL Specifications

<table>
<thead>
<tr>
<th>Specification</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>Attribute</td>
<td>Supported for some predefined attributes only: HIGH, LOW, LEFT, RIGHT, RANGE, REVERSE_RANGE, LENGTH, POS, ASCENDING, EVENT, LAST_VALUE. Otherwise, ignored.</td>
</tr>
<tr>
<td>Configuration</td>
<td>Supported only with the all clause for instances list. If no clause is added, XST looks for the entity or architecture compiled in the default library.</td>
</tr>
<tr>
<td>Disconnection</td>
<td>Unsupported</td>
</tr>
</tbody>
</table>
VHDL Constructs Supported in XST

Table 6-20: VHDL Names

<table>
<thead>
<tr>
<th>Name</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>Simple Names</td>
<td>Supported</td>
</tr>
<tr>
<td>Selected Names</td>
<td>Supported</td>
</tr>
<tr>
<td>Indexed Names</td>
<td>Supported</td>
</tr>
<tr>
<td>Slice Names</td>
<td>Supported (including dynamic ranges)</td>
</tr>
</tbody>
</table>

XST does not allow underscores as the first character of signal names (for example, _DATA_1).

VHDL Expressions

XST supports the following expressions:

- Table 6-21, “VHDL Operators”
- Table 6-22, “VHDL Operands”

Table 6-21: VHDL Operators

<table>
<thead>
<tr>
<th>Operator</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>Logical Operators:</td>
<td>Supported</td>
</tr>
<tr>
<td>and, or, nand, nor, xor, xnor, not</td>
<td>Supported</td>
</tr>
<tr>
<td>Relational Operators:</td>
<td>Supported</td>
</tr>
<tr>
<td>=, /=, &lt;, &lt;=, &gt;, &gt;=</td>
<td>Supported</td>
</tr>
<tr>
<td>&amp; (concatenation)</td>
<td>Supported</td>
</tr>
<tr>
<td>Adding Operators:</td>
<td>Supported</td>
</tr>
<tr>
<td>+, -</td>
<td>Supported</td>
</tr>
<tr>
<td>*</td>
<td>Supported</td>
</tr>
<tr>
<td>/, rem</td>
<td>Supported if the right operand is a constant power of 2</td>
</tr>
<tr>
<td>mod</td>
<td>Supported if the right operand is a constant power of 2</td>
</tr>
<tr>
<td>Shift Operators:</td>
<td>Supported</td>
</tr>
<tr>
<td>sll, srl, sla, sra, rol, ror</td>
<td>Supported</td>
</tr>
<tr>
<td>abs</td>
<td>Supported</td>
</tr>
<tr>
<td>**</td>
<td>Only supported if the left operand is 2</td>
</tr>
<tr>
<td>Sign: +, -</td>
<td>Supported</td>
</tr>
</tbody>
</table>

Table 6-22: VHDL Operands

<table>
<thead>
<tr>
<th>Operand</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>Abstract Literals</td>
<td>Only integer literals are supported</td>
</tr>
<tr>
<td>Physical Literals</td>
<td>Ignored</td>
</tr>
<tr>
<td>Enumeration Literals</td>
<td>Supported</td>
</tr>
</tbody>
</table>
## VHDL Statements

XST supports the following VHDL statements:

- Table 6-23, “VHDL Wait Statements”
- Table 6-24, “VHDL Loop Statements”
- Table 6-25, “VHDL Concurrent Statements”

### Table 6-23: VHDL Wait Statements

<table>
<thead>
<tr>
<th>Wait Statement</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>Wait on <code>sensitivity_list</code> until <code>Boolean_expression</code>. For more information, see “VHDL Sequential Circuits.”</td>
<td>Supported with one signal in the sensitivity list and in the Boolean expression. In case of multiple Wait statements, the sensitivity list and the Boolean expression must be the same for each Wait statement. <strong>Note:</strong> XST does not support Wait statements for latch descriptions.</td>
</tr>
<tr>
<td>Wait for <code>time_expression</code>... For more information, see “VHDL Sequential Circuits.”</td>
<td>Unsupported</td>
</tr>
<tr>
<td>Assertion Statement</td>
<td>Supported (only for static conditions)</td>
</tr>
<tr>
<td>Signal Assignment Statement</td>
<td>Supported (delay is ignored)</td>
</tr>
<tr>
<td>Variable Assignment Statement</td>
<td>Supported</td>
</tr>
<tr>
<td>Procedure Call Statement</td>
<td>Supported</td>
</tr>
<tr>
<td>If Statement</td>
<td>Supported</td>
</tr>
<tr>
<td>Case Statement</td>
<td>Supported</td>
</tr>
</tbody>
</table>
VHDL Reserved Words

Table 6-24: VHDL Loop Statements

<table>
<thead>
<tr>
<th>Loop Statement</th>
<th>Supported/UnSupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>for... loop... end loop</td>
<td>Supported for constant bounds only. Disable statements are not supported.</td>
</tr>
<tr>
<td>while... loop... end loop</td>
<td>Supported</td>
</tr>
<tr>
<td>loop ... end loop</td>
<td>Only supported in the particular case of multiple Wait statements</td>
</tr>
<tr>
<td>Next Statement</td>
<td>Supported</td>
</tr>
<tr>
<td>Exit Statement</td>
<td>Supported</td>
</tr>
<tr>
<td>Return Statement</td>
<td>Supported</td>
</tr>
<tr>
<td>Null Statement</td>
<td>Supported</td>
</tr>
</tbody>
</table>

Table 6-25: VHDL Concurrent Statements

<table>
<thead>
<tr>
<th>Concurrent Statement</th>
<th>Supported/UnSupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>Process Statement</td>
<td>Supported</td>
</tr>
<tr>
<td>Concurrent Procedure Call</td>
<td>Supported</td>
</tr>
<tr>
<td>Concurrent Assertion Statement</td>
<td>Ignored</td>
</tr>
<tr>
<td>Concurrent Signal Assignment Statement</td>
<td>Supported (no after clause, no transport or guarded options, no waveforms) UNAFFECTED is supported.</td>
</tr>
<tr>
<td>Component Instantiation Statement</td>
<td>Supported</td>
</tr>
<tr>
<td>For ... Generate</td>
<td>Statement supported for constant bounds only</td>
</tr>
<tr>
<td>If ... Generate</td>
<td>Statement supported for static condition only</td>
</tr>
</tbody>
</table>

VHDL Reserved Words

Table 6-26: VHDL Reserved Words

<table>
<thead>
<tr>
<th>abs</th>
<th>access</th>
<th>after</th>
<th>alias</th>
</tr>
</thead>
<tbody>
<tr>
<td>all</td>
<td>and</td>
<td>architecture</td>
<td>array</td>
</tr>
<tr>
<td>assert</td>
<td>attribute</td>
<td>begin</td>
<td>block</td>
</tr>
<tr>
<td>body</td>
<td>buffer</td>
<td>bus</td>
<td>case</td>
</tr>
<tr>
<td>component</td>
<td>configuration</td>
<td>constant</td>
<td>disconnect</td>
</tr>
<tr>
<td>downto</td>
<td>else</td>
<td>elsif</td>
<td>end</td>
</tr>
<tr>
<td>entity</td>
<td>exit</td>
<td>file</td>
<td>for</td>
</tr>
<tr>
<td>function</td>
<td>generate</td>
<td>generic</td>
<td>group</td>
</tr>
</tbody>
</table>
Table 6-26: VHDL Reserved Words (Cont’d)

<table>
<thead>
<tr>
<th>guarded</th>
<th>if</th>
<th>impure</th>
<th>in</th>
</tr>
</thead>
<tbody>
<tr>
<td>inertial</td>
<td>inout</td>
<td>is</td>
<td>label</td>
</tr>
<tr>
<td>library</td>
<td>linkage</td>
<td>literal</td>
<td>loop</td>
</tr>
<tr>
<td>map</td>
<td>mod</td>
<td>nand</td>
<td>new</td>
</tr>
<tr>
<td>next</td>
<td>nor</td>
<td>not</td>
<td>null</td>
</tr>
<tr>
<td>of</td>
<td>on</td>
<td>open</td>
<td>or</td>
</tr>
<tr>
<td>others</td>
<td>out</td>
<td>package</td>
<td>port</td>
</tr>
<tr>
<td>postponed</td>
<td>procedure</td>
<td>process</td>
<td>pure</td>
</tr>
<tr>
<td>range</td>
<td>record</td>
<td>register</td>
<td>reject</td>
</tr>
<tr>
<td>rem</td>
<td>report</td>
<td>return</td>
<td>rol</td>
</tr>
<tr>
<td>ror</td>
<td>select</td>
<td>severity</td>
<td>signal</td>
</tr>
<tr>
<td>shared</td>
<td>sla</td>
<td>sll</td>
<td>sra</td>
</tr>
<tr>
<td>srl</td>
<td>subtype</td>
<td>then</td>
<td>to</td>
</tr>
<tr>
<td>transport</td>
<td>type</td>
<td>unaffected</td>
<td>units</td>
</tr>
<tr>
<td>until</td>
<td>use</td>
<td>variable</td>
<td>wait</td>
</tr>
<tr>
<td>when</td>
<td>while</td>
<td>with</td>
<td>xnor</td>
</tr>
<tr>
<td>xor</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Chapter 7

XST Verilog Language Support

This chapter (XST Verilog Language Support) describes XST support for Verilog constructs and meta comments. This chapter includes:

• “About XST Verilog Language Support”
• “Behavioral Verilog”
• “Variable Part Selects”
• “Structural Verilog Features”
• “Verilog Parameters”
• “Verilog Parameter and Attribute Conflicts”
• “Verilog Limitations in XST”
• “Verilog Attributes and Meta Comments”
• “Verilog Constructs Supported in XST”
• “Verilog System Tasks and Functions Supported in XST”
• “Verilog Primitives”
• “Verilog Reserved Keywords”
• “Verilog-2001 Support in XST”

For more information on Verilog design constraints and options, see “XST Design Constraints.” For more information on Verilog attribute syntax, see “Verilog-2001 Attributes.” For more information on setting Verilog options in the Process window of Project Navigator, see “XST General Constraints.”

About XST Verilog Language Support

Complex circuits are commonly designed using a top down methodology. Various specification levels are required at each stage of the design process. As an example, at the architectural level, a specification may correspond to a block diagram or an Algorithmic State Machine (ASM) chart. A block or ASM stage corresponds to a register transfer block (for example register, adder, counter, multiplexer, glue logic, finite state machine) where the connections are N-bit wires. A Hardware Description Language (HDL) such as Verilog allows the expression of notations such as ASM charts and circuit diagrams in a computer language.

Verilog provides both behavioral and structural language structures. These structures allow expressing design objects at high and low levels of abstraction. Designing hardware with a language such as Verilog allows using software concepts such as parallel processing and object-oriented programming. Verilog has a syntax similar to C and Pascal, and is supported by XST as IEEE 1364.
The Verilog support in XST provides an efficient way to describe both the global circuit and each block according to the most efficient style. Synthesis is then performed with the best synthesis flow for each block. Synthesis in this context is the compilation of high-level behavioral and structural Verilog Hardware Description Language (HDL) statements into a flattened gate-level netlist, which can then be used to custom program a programmable logic device such as Virtex™ FPGA devices. Different synthesis methods are used for arithmetic blocks, glue logic, and finite state machines.

The XST User Guide assumes that you are familiar with basic Verilog concepts. For more information, see the IEEE Verilog HDL Reference Manual.

Behavioral Verilog

For information about Behavioral Verilog, see “XST Behavioral Verilog Language Support.”

Variable Part Selects

Verilog 2001 adds the capability of using variables to select a group of bits from a vector. A variable part select is defined by the starting point of its range and the width of the vector, instead of being bounded by two explicit values. The starting point of the part select can vary, but the width of the part select remains constant.

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Meaning</th>
</tr>
</thead>
<tbody>
<tr>
<td>+ (plus)</td>
<td>The part select increases from the starting point</td>
</tr>
<tr>
<td>- (minus)</td>
<td>The part select decreases from the starting point</td>
</tr>
</tbody>
</table>

Table 7-1: Variable Part Select Symbols

Variable Part Select Verilog Coding Example

```verilog
reg [3:0] data;
reg [3:0] select; // a value from 0 to 7
wire [7:0] byte = data[select +: 8];
```

Structural Verilog Features

This section discusses Structural Verilog Features, and includes:

- “About Structural Verilog Features”
- “Structural Verilog Coding Examples”

About Structural Verilog Features

Structural Verilog descriptions assemble several blocks of code and allow the introduction of hierarchy in a design. The basic concepts of hardware structure are:

- Component
  The building or basic block
- Port
  A component I/O connector
• Signal
Corresponds to a wire between components

In Verilog, a component is represented by a design module. The module declaration provides the external view of the component. It describes what can be seen from the outside, including the component ports. The module body provides an internal view. It describes the behavior or the structure of the component.

The connections between components are specified within component instantiation statements. These statements specify an instance of a component occurring within another component or the circuit. Each component instantiation statement is labeled with an identifier. Besides naming a component declared in a local component declaration, a component instantiation statement contains an association list (the parenthesized list) that specifies which actual signals or ports are associated with which local ports of the component declaration.

Verilog provides a large set of built-in logic gates which can be instantiated to build larger logic circuits. The set of logical functions described by the built-in gates includes:

• AND
• OR
• XOR
• NAND
• NOR
• NOT

**Structural Verilog Coding Examples**

This section gives the following Structural Verilog coding examples:

• “Building a Basic XOR Function Structural Verilog Coding Example”
• “Structural Description of a Half Adder Structural Verilog Coding Example”
• “Structural Instantiation of REGISTER and BUFG Structural Verilog Coding Example”

**Building a Basic XOR Function Structural Verilog Coding Example**

Following is an example of building a basic XOR function of two single bit inputs a and b:

```verilog
module build_xor (a, b, c);
  input a, b;
  output c;
  wire c, a_not, b_not;
  not a_inv (a_not, a);
  not b_inv (b_not, b);
  and a1 (x, a_not, b);
  and a2 (y, b_not, a);
  or out (c, x, y);
endmodule
```

Each instance of the built-in modules has a unique instantiation name such as:

• a_inv
• b_inv
• out
Structural Description of a Half Adder Structural Verilog Coding Example

The following coding example shows the structural description of a half adder composed of four, 2 input nand modules:

```verilog
module halfadd (X, Y, C, S);
  input X, Y;
  output C, S;
  wire S1, S2, S3;
  nand NANDA (S3, X, Y);
  nand NANDB (S1, X, S3);
  nand NANDC (S2, S3, Y);
  nand NANDD (S, S1, S2);
  assign C = S3;
endmodule
```

The structural features of Verilog also allow you to design circuits by instantiating pre-defined primitives such as gates, registers and Xilinx® specific primitives such as CLKDLL and BUFGs. These primitives are other than those included in Verilog. These pre-defined primitives are supplied with the XST Verilog libraries (`unisim_comp.v`).

**Structural Instantiation of REGISTER and BUFG Structural Verilog Coding Example**

```verilog
module foo (sysclk, in, reset, out);
  input sysclk, in, reset;
  output out;
  reg out;
  wire sysclk_out;
  FDC register (out, sysclk_out, reset, in); //position based referencing
  BUFG clk (.O(sysclk_out), .I(sysclk)); //name based referencing
  ...
endmodule
```

The `unisim_comp.v` library file supplied with XST, includes the definitions for FDC and BUFG.

```
(* BOX_TYPE="PRIMITIVE" *) // Verilog-2001
module FDC (Q, C, CLR, D);
  parameter INIT = 1'b0;
  output Q;
```

![Figure 7-1: Synthesized Top Level Netlist](image)
Verilog Parameters

Verilog modules allow you to define constants known as parameters. Parameters can be passed to module instances to define circuits of arbitrary widths. Parameters form the basis of creating and using parameterized blocks in a design to achieve hierarchy and stimulate modular design techniques.

Verilog Parameters Coding Example

The following Verilog coding example shows the use of parameters. Null string parameters are not supported:

```verilog
module lpm_reg (out, in, en, reset, clk);
    parameter SIZE = 1;
    input in, en, reset, clk;
    output out;
    wire [SIZE-1 : 0] in;
    reg [SIZE-1 : 0] out;
    always @(posedge clk or negedge reset)
    begin
        if (!reset)
            out <= 1'b0;
        else if (en)
            out <= in;
        else  //redundant assignment
            out <= out;
    end
endmodule

module top (); //portlist left blank intentionally
...
    wire [7:0] sys_in, sys_out;
    wire sys_en, sys_reset, sysclk;
    lpm_reg #8 buf_373 (sys_out, sys_in, sys_en, sys_reset, sysclk);
...
endmodule
```

Instantiation of the module lpm_reg with a instantiation width of 8 causes the instance buf_373 to be 8 bits wide.

The “Generics (-generics)” command line option allows you to redefine parameters (Verilog) values defined in the top-level design block. This allows you to easily modify the design configuration without any Hardware Description Language (HDL) source modifications, such as for IP core generation and testing flows.
Chapter 7: XST Verilog Language Support

Verilog Parameter and Attribute Conflicts

This section discusses Verilog Parameter and Attribute Conflicts, and includes:

- “About Verilog Parameter and Attribute Conflicts”
- “Verilog Parameter and Attribute Conflicts Precedence”

About Verilog Parameter and Attribute Conflicts

Since parameters and attributes can be applied to both instances and modules in your Verilog code, and attributes can also be specified in a constraints file, conflicts will occasionally arise. To resolve these conflicts, XST uses the following rules of precedence:

1. Specifications on an instance (lower level) takes precedence over specifications on a module (higher level).
2. If a parameter and an attribute are specified on either the same instance or the same module, the parameter takes precedence. XST issues a warning message.
3. An attribute specified in the XST Constraint File (XCF) takes precedence over attributes or parameters specified in the Verilog code.

When an attribute specified on an instance overrides a parameter specified on a module in XST, it is possible that your simulation tool may nevertheless use the parameter. This may cause the simulation results to not match the synthesis results.

Verilog Parameter and Attribute Conflicts Precedence

Use Table 7-2, “Verilog Parameter and Attribute Conflicts Precedence,” as a guide in determining precedence.

Table 7-2: Verilog Parameter and Attribute Conflicts Precedence

<table>
<thead>
<tr>
<th></th>
<th>Parameter on an Instance</th>
<th>Parameter on a Module</th>
</tr>
</thead>
<tbody>
<tr>
<td>Attribute on an Instance</td>
<td>Apply Parameter (XST issues warning)</td>
<td>Apply Attribute (possible simulation mismatch)</td>
</tr>
<tr>
<td>Attribute on a Module</td>
<td>Apply Parameter</td>
<td>Apply Parameter (XST issues warning)</td>
</tr>
<tr>
<td>Attribute in XCF</td>
<td>Apply Attribute (XST issues warning)</td>
<td>Apply Attribute</td>
</tr>
</tbody>
</table>

Security attributes on the module definition always have higher precedence than any other attribute or parameter.

Verilog Limitations in XST

This section describes Verilog Limitations in XST, and includes:

- “Verilog Case Sensitivity”
- “Verilog Blocking and Nonblocking Assignments”
- “Verilog Integer Handling”
Verilog Limitations in XST

Verilog Case Sensitivity

This section discusses Case Sensitivity, and includes:

- “About Verilog Case Sensitivity”
- “XST Support for Verilog Case Sensitivity”
- “Verilog Restrictions Within XST”

About Verilog Case Sensitivity

Since Verilog is case sensitive, module and instance names can be made unique by changing capitalization. However, for compatibility with file names, mixed language support, and other tools, Xilinx recommends that you do not rely on capitalization only to make instance names unique.

XST does not allow module names to differ by capitalization only. It renames instances and signal names to ensure that lack of case sensitivity support in other tools in your flow does not adversely impact your design.

XST Support for Verilog Case Sensitivity

XST supports Verilog case sensitivity as follows:

- Designs can use case equivalent names for I/O ports, nets, regs and memories.
- Equivalent names are renamed using a postfix (rnm<Index>).
- A rename construct is generated in the NGC file.
- Designs can use Verilog identifiers that differ in case only. XST renames them using a postfix as with equivalent names.

Renaming Verilog Coding Example

```verilog
module upperlower4 (input1, INPUT1, output1, output2);
    input input1;
    input INPUT1;
```

For this example, INPUT1 is renamed to INPUT1_rnm0.

Verilog Restrictions Within XST

The following coding examples show Verilog restrictions within XST:

- “Equivalent Names Verilog Coding Example”
- “Case Equivalent Module Names Verilog Coding Example”

Equivalent Names Verilog Coding Example

Code using equivalent names (named blocks, tasks, and functions) such as the following is rejected:

```verilog
... @ (clk)
begin: fir_main5
    reg [4:0] fir_main5_w1;
    reg [4:0] fir_main5_W1;
```

XST issues the following error message:

```
ERROR:Xst:863 - "design.v", line 6: Name conflict
(<fir_main5/fir_main5_w1> and <fir_main5/fir_main5_W1>)
```
Case Equivalent Module Names Verilog Coding Example

Code using case equivalent module names such as the following is rejected:

```verilog
module UPPERLOWER10 (...);
...
module upperlower10 (...);
...
```

XST issues the following error message:

ERROR:Xst:909 - Module name conflict (UPPERLOWER10 and upperlower10)

Verilog Blocking and Nonblocking Assignments

XST rejects Verilog designs if a given signal is assigned through both blocking and nonblocking assignments as shown in the following coding example:

```verilog
always @(in1)
begin
  if (in2)
    out1 = in1;
  else
    out1 <= in2;
end
```

If a variable is assigned in both a blocking and nonblocking assignment, XST issues the following error message:

ERROR:Xst:880 - "design.v", line n: Cannot mix blocking and non-blocking assignments on signal <out1>.

There are also restrictions when mixing blocking and nonblocking assignments on bits and slices.

The following coding example is rejected even if there is no real mixing of blocking and non-blocking assignments:

```verilog
if (in2)
begin
  out1[0] = 1'b0;
  out1[1] <= in1;
end
else
begin
  out1[0] = in2;
  out1[1] <= 1'b1;
end
```

Errors are checked at the signal level, not at the bit level.

If there is more than one blocking or non-blocking error, only the first is reported.

In some cases, the line number for the error might be incorrect (as there might be multiple lines where the signal has been assigned).
Verilog Integer Handling

This section discusses Integer Handling, and includes:

- “About Integer Verilog Handling”
- “Integer Handling in Verilog Case Statements”
- “Integer Handling in Verilog Concatenations”

About Integer Verilog Handling

XST handles integers differently from other synthesis tools in several instances. They must be coded in a particular way.

Integer Handling in Verilog Case Statements

Unsized integers in case item expressions may cause unpredictable results. In the following coding example, the case item expression 4 is an unsized integer that causes unpredictable results. To avoid problems, size the 4 to 3 bits as follows:

```verilog
reg [2:0] condition1;
always @(condition1) begin
  case(condition1)
    4 : data_out = 2; // < will generate bad logic
    3'd4 : data_out = 2; // < will work
  endcase
end
```

Integer Handling in Verilog Concatenations

Unsized integers in concatenations may cause unpredictable results. If you use an expression that results in an unsized integer, assign the expression to a temporary signal, and use the temporary signal in the concatenation as follows:

```verilog
reg [31:0] temp;
assign temp = 4’b1111 % 2;
assign dout = {12/3, temp, din};
```

Verilog Attributes and Meta Comments

This section discusses Verilog Attributes and Meta Comments, and includes:

- “About Verilog Attributes and Meta Comments”
- “Verilog-2001 Attributes”
- “Verilog Meta Comments”

About Verilog Attributes and Meta Comments

XST supports both Verilog-2001 style attributes and meta comments in Verilog. Xilinx recommends Verilog-2001 attributes since they are more generally accepted. Meta comments are comments that are understood by the Verilog parser.
Verilog-2001 Attributes

Verilog-2001 attributes are bounded by the asterisk character (*). Use the following syntax:

```plaintext
(* attribute_name = "attribute_value" *)
```

where

- The attribute precedes the signal, module, or instance declaration it refers to.
- The attribute_value is a string. No integer or scalar values are allowed.
- The attribute_value is between quotes.
- The default is 1. (* attribute_name *) is the same as (* attribute_name = "1" *)

Verilog-2001 Attributes Coding Examples

```plaintext
(* RLOC = "R11C1.S0" *)
(* HUSET = "MY_SET" *)
(* fsm_extract = "yes" *)
(* fsm_encoding = "gray" *)
```

Verilog Meta Comments

This section discusses Verilog Meta Comments, and includes:

- “Using Verilog Meta Comments”
- “Writing Verilog Meta Comments”
- “Verilog Meta Comments Coding Examples”

Using Verilog Meta Comments

Use Verilog meta comments to:

- Set constraints on individual objects such as:
  - module
  - instance
  - net
- Set directives on synthesis:
  - parallel_case and full_case directives
  - translate_on translate_off directives
  - all tool specific directives (for example, syn_sharing)

For more information, see “XST Design Constraints.”

Writing Verilog Meta Comments

Meta comments can be written using the C-style (/* ... */) or the Verilog style (// ...) for comments. C-style comments can be multiple line. Verilog style comments end at the end of the line.
XST supports:

- Both C-style and Verilog style meta comments
- “Translate Off (TRANSLATE_OFF) and Translate On (TRANSLATE_ON)” constraints
  
  ```
  // synthesis translate_on
  // synthesis translate_off
  ```
- “Parallel Case (PARALLEL_CASE)” constraints
  
  ```
  // synthesis parallel_case full_case
  // synthesis parallel_case
  // synthesis full_case
  ```
- Constraints on individual objects

The general syntax is:

```
// synthesis attribute AttributeName [of] ObjectName [is] AttributeValue
```

### Verilog Meta Comments Coding Examples

```
// synthesis attribute RLOC of u123 is R11C1.S0
// synthesis attribute HUSET u1 MY_SET
// synthesis attribute fsm_extract of State2 is "yes"
// synthesis attribute fsm_encoding of State2 is "gray"
```

## Verilog Constructs Supported in XST

This section discusses Verilog Constructs Supported in XST, and includes:

- “Verilog Constants Supported in XST”
- “Verilog Data Types Supported in XST”
- “Verilog Continuous Assignments Supported in XST”
- “Verilog Procedural Assignments Supported in XST”
- “Verilog Design Hierarchies Supported in XST”
- “Verilog Compiler Directives Supported in XST”

XST does not allow underscores as the first character of signal names (for example, _DATA_1)

### Verilog Constants Supported in XST

**Table 7-3: Verilog Constants Supported in XST**

<table>
<thead>
<tr>
<th>Constant</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>Integer Constants</td>
<td>Supported</td>
</tr>
<tr>
<td>Real Constants</td>
<td>Supported</td>
</tr>
<tr>
<td>Strings Constants</td>
<td>Unsupported</td>
</tr>
</tbody>
</table>
Verilog Data Types Supported in XST

This section discusses Verilog Data Types Supported in XST, and includes:
- “Verilog Net Types Supported in XST”
- “Verilog Drive Strengths Supported in XST”
- “Verilog Registers Supported in XST”
- “Verilog Vectors Supported in XST”
- “Verilog Multi-Dimensional Arrays Supported in XST”
- “Verilog Parameters Supported in XST”
- “Verilog Named Events Supported in XST”

Verilog Net Types Supported in XST

Table 7-4: Verilog Net Types Supported in XST

<table>
<thead>
<tr>
<th>Net Type</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>wire</td>
<td>Supported</td>
</tr>
<tr>
<td>tri</td>
<td>Supported</td>
</tr>
<tr>
<td>supply0, supply1</td>
<td>Supported</td>
</tr>
<tr>
<td>wand, wor, triand, trior</td>
<td>Supported</td>
</tr>
<tr>
<td>tri0, tri1, trireg</td>
<td>Unsupported</td>
</tr>
</tbody>
</table>

Verilog Drive Strengths Supported in XST

Table 7-5: Verilog Drive Strengths Supported in XST

<table>
<thead>
<tr>
<th>Drive Strength</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>All drive strengths</td>
<td>Ignored</td>
</tr>
</tbody>
</table>

Verilog Registers Supported in XST

Table 7-6: Verilog Registers Supported in XST

<table>
<thead>
<tr>
<th>Register</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>reg</td>
<td>Supported</td>
</tr>
<tr>
<td>integer</td>
<td>Supported</td>
</tr>
<tr>
<td>real</td>
<td>Unsupported</td>
</tr>
<tr>
<td>realtime</td>
<td>Unsupported</td>
</tr>
</tbody>
</table>

Verilog Vectors Supported in XST

Table 7-7: Verilog Vectors Supported in XST

<table>
<thead>
<tr>
<th>Vector</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>net</td>
<td>Supported</td>
</tr>
<tr>
<td>reg</td>
<td>Supported</td>
</tr>
</tbody>
</table>
Verilog Constructs Supported in XST

Table 7-7: Verilog Vectors Supported in XST

<table>
<thead>
<tr>
<th>Vector</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>vectored</td>
<td>Supported</td>
</tr>
<tr>
<td>scalared</td>
<td>Supported</td>
</tr>
</tbody>
</table>

Verilog Multi-Dimensional Arrays Supported in XST

Table 7-8: Verilog Multi-Dimensional Arrays Supported in XST

<table>
<thead>
<tr>
<th>Multi-Dimensional Array</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>All multi-dimensional arrays</td>
<td>Supported</td>
</tr>
</tbody>
</table>

Verilog Parameters Supported in XST

Table 7-9: Verilog Parameters Supported in XST

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>All parameters</td>
<td>Supported</td>
</tr>
</tbody>
</table>

Verilog Named Events Supported in XST

Table 7-10: Verilog Named Events Supported in XST

<table>
<thead>
<tr>
<th>Named Event</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>All named events</td>
<td>Unsupported</td>
</tr>
</tbody>
</table>

Verilog Continuous Assignments Supported in XST

Table 7-11: Verilog Continuous Assignments Supported in XST

<table>
<thead>
<tr>
<th>Continuous Assignment</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>Drive Strength</td>
<td>Ignored</td>
</tr>
<tr>
<td>Delay</td>
<td>Ignored</td>
</tr>
</tbody>
</table>

Verilog Procedural Assignments Supported in XST

This section discusses Verilog Procedural Assignments Supported in XST, and includes:

- “Verilog Blocking Assignments Supported in XST”
- “Verilog Non-Blocking Assignments Supported in XST”
- “Verilog Continuous Procedural Assignments Supported in XST”
- “Verilog If Statements Supported in XST”
- “Verilog Case Statements Supported in XST”
- “Verilog Forever Statements Supported in XST”
- “Verilog Repeat Statements Supported in XST”
- “Verilog While Statements Supported in XST”
- “Verilog For Statements Supported in XST”
- “Verilog Fork/Join Statements Supported in XST”
• “Verilog Timing Control on Procedural Assignments Supported in XST”
• “Verilog Sequential Blocks Supported in XST”
• “Verilog Parallel Blocks Supported in XST”
• “Verilog Specify Blocks Supported in XST”
• “Verilog Initial Statements Supported in XST”
• “Verilog Always Statements Supported in XST”
• “Verilog Tasks Supported in XST”
• “Verilog Functions Supported in XST”
• “Verilog Disable Statement Supported in XST”

Verilog Blocking Assignments Supported in XST

Table 7-12: Verilog Blocking Assignments Supported in XST

<table>
<thead>
<tr>
<th>Blocking Assignment</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>All blocking assignments</td>
<td>Supported</td>
</tr>
</tbody>
</table>

Verilog Non-Blocking Assignments Supported in XST

Table 7-13: Verilog Non-Blocking Assignments Supported in XST

<table>
<thead>
<tr>
<th>Non-Blocking Assignment</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>All non-blocking assignments</td>
<td>Supported</td>
</tr>
</tbody>
</table>

Verilog Continuous Procedural Assignments Supported in XST

Table 7-14: Verilog Continuous Procedural Assignments Supported in XST

<table>
<thead>
<tr>
<th>Continuous Procedural Assignment</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>assign</td>
<td>Supported with limitations. See “Behavioral Verilog Assign and Deassign Statements.”</td>
</tr>
<tr>
<td>deassign</td>
<td>Supported with limitations. See “Behavioral Verilog Assign and Deassign Statements.”</td>
</tr>
<tr>
<td>force</td>
<td>Unsupported</td>
</tr>
<tr>
<td>release</td>
<td>Unsupported</td>
</tr>
</tbody>
</table>

Verilog If Statements Supported in XST

Table 7-15: Verilog If Statements Supported in XST

<table>
<thead>
<tr>
<th>If Statement</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>if, if else</td>
<td>Supported</td>
</tr>
</tbody>
</table>
Verilog Case Statements Supported in XST

*Table 7-16:* Verilog Case Statements Supported in XST

<table>
<thead>
<tr>
<th>Case Statement</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>case, casex, casez</td>
<td>Supported</td>
</tr>
</tbody>
</table>

Verilog Forever Statements Supported in XST

*Table 7-17:* Verilog Forever Statements Supported in XST

<table>
<thead>
<tr>
<th>Forever Statement</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>All forever statements</td>
<td>Unsupported</td>
</tr>
</tbody>
</table>

Verilog Repeat Statements Supported in XST

*Table 7-18:* Verilog Repeat Statements Supported in XST

<table>
<thead>
<tr>
<th>Repeat Statement</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>All Repeat statements</td>
<td>Supported (repeat value must be constant)</td>
</tr>
</tbody>
</table>

Verilog While Statements Supported in XST

*Table 7-19:* Verilog While Statements Supported in XST

<table>
<thead>
<tr>
<th>While Statement</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>All While statements</td>
<td>Supported</td>
</tr>
</tbody>
</table>

Verilog For Statements Supported in XST

*Table 7-20:* Verilog For Statements Supported in XST

<table>
<thead>
<tr>
<th>For Statement</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>All For statements</td>
<td>Supported (bounds must be static)</td>
</tr>
</tbody>
</table>

Verilog Fork/Join Statements Supported in XST

*Table 7-21:* Verilog Fork/Join Statements Supported in XST

<table>
<thead>
<tr>
<th>Fork/Join Statement</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>All Fork/Join statements</td>
<td>Unsupported</td>
</tr>
</tbody>
</table>

Verilog Timing Control on Procedural Assignments Supported in XST

*Table 7-22:* Verilog Timing Control on Procedural Assignments Supported in XST

<table>
<thead>
<tr>
<th>Timing Control on Procedural Assignment</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>delay (#)</td>
<td>Ignored</td>
</tr>
<tr>
<td>event (@)</td>
<td>Unsupported</td>
</tr>
</tbody>
</table>
### Table 7-22: Verilog Timing Control on Procedural Assignments Supported in XST

<table>
<thead>
<tr>
<th>Timing Control on Procedural Assignment</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>wait</td>
<td>Unsupported</td>
</tr>
<tr>
<td>named events</td>
<td>Unsupported</td>
</tr>
</tbody>
</table>

### Verilog Sequential Blocks Supported in XST

#### Table 7-23: Verilog Sequential Blocks Supported in XST

<table>
<thead>
<tr>
<th>Sequential Blocks</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>All Sequential Blocks</td>
<td>Supported</td>
</tr>
</tbody>
</table>

### Verilog Parallel Blocks Supported in XST

#### Table 7-24: Verilog Parallel Blocks Supported in XST

<table>
<thead>
<tr>
<th>Parallel Blocks</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>All Parallel Blocks</td>
<td>Unsupported</td>
</tr>
</tbody>
</table>

### Verilog Specify Blocks Supported in XST

#### Table 7-25: Verilog Specify Blocks Supported in XST

<table>
<thead>
<tr>
<th>Specify Blocks</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>All Specify Blocks</td>
<td>Ignored</td>
</tr>
</tbody>
</table>

### Verilog Initial Statements Supported in XST

#### Table 7-26: Verilog Initial Statements Supported in XST

<table>
<thead>
<tr>
<th>Initial Statements</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>All Initial Statements</td>
<td>Supported</td>
</tr>
</tbody>
</table>

### Verilog Always Statements Supported in XST

#### Table 7-27: Verilog Always Statements Supported in XST

<table>
<thead>
<tr>
<th>Always Statements</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>All Always Statements</td>
<td>Supported</td>
</tr>
</tbody>
</table>

### Verilog Tasks Supported in XST

#### Table 7-28: Verilog Tasks Supported in XST

<table>
<thead>
<tr>
<th>Task</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>All Tasks</td>
<td>Supported</td>
</tr>
</tbody>
</table>
Verilog Functions Supported in XST

Table 7-29: Verilog Functions Supported in XST

<table>
<thead>
<tr>
<th>Functions</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>All Functions</td>
<td>Supported</td>
</tr>
</tbody>
</table>

Verilog Disable Statement Supported in XST

Table 7-30: Verilog Disable Statement Supported in XST

<table>
<thead>
<tr>
<th>Disable Statements</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>All Disable Statements</td>
<td>Supported</td>
</tr>
</tbody>
</table>

Verilog Design Hierarchies Supported in XST

Table 7-31: Verilog Design Hierarchies Supported in XST

<table>
<thead>
<tr>
<th>Design Hierarchy</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>module definition</td>
<td>Supported</td>
</tr>
<tr>
<td>macromodule definition</td>
<td>Unsupported</td>
</tr>
<tr>
<td>hierarchical names</td>
<td>Unsupported</td>
</tr>
<tr>
<td>defparam</td>
<td>Supported</td>
</tr>
<tr>
<td>array of instances</td>
<td>Supported</td>
</tr>
</tbody>
</table>

Verilog Compiler Directives Supported in XST

Table 7-32: Verilog Compiler Directives Supported in XST

<table>
<thead>
<tr>
<th>Compiler Directive</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td><code>celldescribe </code>endcelldescribe</td>
<td>Ignored</td>
</tr>
<tr>
<td>`default_nettype</td>
<td>Supported</td>
</tr>
<tr>
<td>`define</td>
<td>Supported</td>
</tr>
<tr>
<td><code>ifdef </code>else `endif</td>
<td>Supported</td>
</tr>
<tr>
<td><code>undef, </code>ifndef, `elsif,</td>
<td>Supported</td>
</tr>
<tr>
<td>`include</td>
<td>Supported</td>
</tr>
<tr>
<td>`resetall</td>
<td>Ignored</td>
</tr>
<tr>
<td>`timescale</td>
<td>Ignored</td>
</tr>
<tr>
<td>`unconnected_drive</td>
<td>Ignored</td>
</tr>
<tr>
<td>`nounconnected_drive</td>
<td>Ignored</td>
</tr>
<tr>
<td>`uselib</td>
<td>Unsupported</td>
</tr>
<tr>
<td><code>file, </code>line</td>
<td>Supported</td>
</tr>
</tbody>
</table>
Verilog System Tasks and Functions Supported in XST

Table 7-33: Verilog System Tasks and Functions Supported in XST

<table>
<thead>
<tr>
<th>System Task or Function</th>
<th>Supported/Unsupported</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>$display</td>
<td>Supported</td>
<td>Escape sequences are limited to %d, %b, %h, %o, %c and %s</td>
</tr>
<tr>
<td>$fclose</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>$fdisplay</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>$fgets</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>$finish</td>
<td>Supported</td>
<td>$finish is supported for statically never active conditional branches only</td>
</tr>
<tr>
<td>$fopen</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>$fscanf</td>
<td>Supported</td>
<td>Escape sequences are limited to %b and %d</td>
</tr>
<tr>
<td>$fwrite</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>$monitor</td>
<td>Ignored</td>
<td></td>
</tr>
<tr>
<td>$random</td>
<td>Ignored</td>
<td></td>
</tr>
<tr>
<td>$readmemb</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>$readmemh</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>$signed</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>$stop</td>
<td>Ignored</td>
<td></td>
</tr>
<tr>
<td>$strobe</td>
<td>Ignored</td>
<td></td>
</tr>
<tr>
<td>$time</td>
<td>Ignored</td>
<td></td>
</tr>
<tr>
<td>$unsigned</td>
<td>Supported</td>
<td></td>
</tr>
<tr>
<td>$write</td>
<td>Supported</td>
<td>Escape sequences are limited to %d, %b, %h, %o, %c and %s</td>
</tr>
<tr>
<td>all others</td>
<td>Ignored</td>
<td></td>
</tr>
</tbody>
</table>

The XST Verilog compiler ignores unsupported system tasks.

The $signed and $unsigned system tasks can be called on any expression using the following syntax:

    $signed(expr) or $unsigned(expr)

The return value from these calls is the same size as the input value. Its sign is forced regardless of any previous sign.

The $readmemb and $readmemh system tasks can be used to initialize block memories. For more information, see “Initializing RAM From an External File.”

Use $readmemb for binary and $readmemh for hexadecimal representation. To avoid the possible difference between XST and simulator behavior, Xilinx recommends that you use index parameters in these system tasks. See the following coding example:
The remainder of the system tasks can be used to display information to your computer screen and log file during processing, or to open and use a file during synthesis. You must call these tasks from within initial blocks. XST supports a subset of escape sequences, specifically:

- $\%h$
- $\%d$
- $\%o$
- $\%b$
- $\%c$
- $\%s$

**Verilog $display Syntax Example**

The following example shows the syntax for \$display that reports the value of a binary constant in decimal format:

```verilog
parameter c = 8'b00101010;
initial
begin
    $display("The value of c is \%d", c);
end
```

The following information is written to the log file during the HDL Analysis phase:

```
Analyzing top module <example>.
c = 8'b00101010
"foo.v" line 9: $display : The value of c is 42
```

### Verilog Primitives

This section discusses Verilog Primitives, and includes:

- “About Verilog Primitives”
- “Verilog Primitives Support”

**About Verilog Primitives**

XST supports certain gate-level primitives. The supported syntax is:

```
gate_type instance_name (output, inputs, ...);
```

Following is a gate-level primitive instantiations coding example:

```verilog
and U1 (out, in1, in2);
bufif1 U2 (triout, data, trienable);
```
Verilog Primitives Support

XST supports the following Verilog primitives:

- “Verilog Gate-Level Primitives Supported in XST”
- “Verilog Switch-Level Primitives Supported in XST”
- “Verilog User-Defined Primitives Supported in XST”

Table 7-34: Verilog Gate-Level Primitives Supported in XST

<table>
<thead>
<tr>
<th>Primitive</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>and, nand, nor, or, xnor, xor</td>
<td>Supported</td>
</tr>
<tr>
<td>buf, not</td>
<td>Supported</td>
</tr>
<tr>
<td>bufif0, bufif1, notif0, notif1</td>
<td>Supported</td>
</tr>
<tr>
<td>pulldown, pullup</td>
<td>Unsupported</td>
</tr>
<tr>
<td>drive strength</td>
<td>Ignored</td>
</tr>
<tr>
<td>delay</td>
<td>Ignored</td>
</tr>
<tr>
<td>array of primitives</td>
<td>Supported</td>
</tr>
</tbody>
</table>

Table 7-35: Verilog Switch-Level Primitives Supported in XST

<table>
<thead>
<tr>
<th>Primitive</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>cmos, nmos, pmos, rcmos, *rmos, rpmos</td>
<td>Unsupported</td>
</tr>
<tr>
<td>rtran, rtranif0, rtranif1, tran, tranif0, tranif1</td>
<td>Unsupported</td>
</tr>
</tbody>
</table>

Table 7-36: Verilog User-Defined Primitives Supported in XST

<table>
<thead>
<tr>
<th>Primitive</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>All user-defined primitives</td>
<td>Unsupported</td>
</tr>
</tbody>
</table>

Verilog Reserved Keywords

Keywords marked with an asterisk (*) are reserved by Verilog, but are not supported by XST.

Table 7-37: Verilog Reserved Keywords

<table>
<thead>
<tr>
<th>always</th>
<th>and</th>
<th>assign</th>
<th>automatic</th>
</tr>
</thead>
<tbody>
<tr>
<td>begin</td>
<td>buf</td>
<td>bufif0</td>
<td>bufif1</td>
</tr>
<tr>
<td>case</td>
<td>casex</td>
<td>casez</td>
<td>cell*</td>
</tr>
<tr>
<td>cmos</td>
<td>config*</td>
<td>deassign</td>
<td>default</td>
</tr>
<tr>
<td>defparam</td>
<td>design*</td>
<td>disable</td>
<td>edge</td>
</tr>
<tr>
<td>else</td>
<td>end</td>
<td>endcase</td>
<td>endconfig*</td>
</tr>
<tr>
<td>endfunction</td>
<td>endgenerate</td>
<td>endmodule</td>
<td>endprimitive</td>
</tr>
</tbody>
</table>
Verilog-2001 Support in XST


- Generate statements
- Combined port/data type declarations
- ANSI-style port lists
- Module parameter port lists
- ANSI C style task/function declarations

Table 7-37: Verilog Reserved Keywords (Cont’d)

<table>
<thead>
<tr>
<th>endspecify</th>
<th>endtable</th>
<th>endtask</th>
<th>event</th>
</tr>
</thead>
<tbody>
<tr>
<td>for</td>
<td>force</td>
<td>forever</td>
<td>fork</td>
</tr>
<tr>
<td>function</td>
<td>generate</td>
<td>genvar</td>
<td>highz0</td>
</tr>
<tr>
<td>highz1</td>
<td>if</td>
<td>ifnone</td>
<td>incdir*</td>
</tr>
<tr>
<td>include*</td>
<td>initial</td>
<td>inout</td>
<td>input</td>
</tr>
<tr>
<td>instance*</td>
<td>integer</td>
<td>join</td>
<td>large</td>
</tr>
<tr>
<td>liblist*</td>
<td>library*</td>
<td>localparam*</td>
<td>macromodule</td>
</tr>
<tr>
<td>medium</td>
<td>module</td>
<td>nand</td>
<td>negedge</td>
</tr>
<tr>
<td>nmos</td>
<td>nor</td>
<td>noshow-cancelled*</td>
<td>not</td>
</tr>
<tr>
<td>notif0</td>
<td>notif1</td>
<td>or</td>
<td>output</td>
</tr>
<tr>
<td>parameter</td>
<td>pmos</td>
<td>posedge</td>
<td>primitive</td>
</tr>
<tr>
<td>pull0</td>
<td>pull1</td>
<td>pullup</td>
<td>pulldown</td>
</tr>
<tr>
<td>pulsestyle-</td>
<td>pulsestyle-</td>
<td>rcmos</td>
<td>real</td>
</tr>
<tr>
<td>_ondetect*</td>
<td>_onevent*</td>
<td></td>
<td></td>
</tr>
<tr>
<td>realtime</td>
<td>reg</td>
<td>release</td>
<td>repeat</td>
</tr>
<tr>
<td>rmnos</td>
<td>rpmos</td>
<td>rtran</td>
<td>rtranif0</td>
</tr>
<tr>
<td>rtranif1</td>
<td>scalared</td>
<td>show-cancelled*</td>
<td>signed</td>
</tr>
<tr>
<td>small</td>
<td>specify</td>
<td>specparam</td>
<td>strong0</td>
</tr>
<tr>
<td>strong1</td>
<td>supply0</td>
<td>supply1</td>
<td>table</td>
</tr>
<tr>
<td>task</td>
<td>time</td>
<td>tran</td>
<td>tranif0</td>
</tr>
<tr>
<td>tranif1</td>
<td>tri</td>
<td>tri0</td>
<td>tri1</td>
</tr>
<tr>
<td>triand</td>
<td>trior</td>
<td>trireg</td>
<td>use*</td>
</tr>
<tr>
<td>vectored</td>
<td>wait</td>
<td>wand</td>
<td>weak0</td>
</tr>
<tr>
<td>weak1</td>
<td>while</td>
<td>wire</td>
<td>wor</td>
</tr>
<tr>
<td>xnor</td>
<td>xor</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Verilog-2001 Support in XST


- Generate statements
- Combined port/data type declarations
- ANSI-style port lists
- Module parameter port lists
- ANSI C style task/function declarations
• Comma separated sensitivity list
• Combinatorial logic sensitivity
• Default nets with continuous assigns
• Disable default net declarations
• Indexed vector part selects
• Multi-dimensional arrays
• Arrays of net and real data types
• Array bit and part selects
• Signed reg, net, and port declarations
• Signed based integer numbers
• Signed arithmetic expressions
• Arithmetic shift operators
• Automatic width extension past 32 bits
• Power operator
• N sized parameters
• Explicit in-line parameter passing
• Fixed local parameters
• Enhanced conditional compilation
• File and line compiler directives
• Variable part selects
• Recursive Tasks and Functions
• Constant Functions
Chapter 8

XST Behavioral Verilog Language Support

This chapter (XST Behavioral Verilog Language Support) describes XST support for Behavioral Verilog. This chapter includes:

- “Behavioral Verilog Variable Declarations”
- “Behavioral Verilog Initial Values”
- “Behavioral Verilog Local Reset”
- “Behavioral Verilog Arrays”
- “Behavioral Verilog Multi-Dimensional Arrays”
- “Behavioral Verilog Data Types”
- “Behavioral Verilog Legal Statements”
- “Behavioral Verilog Expressions”
- “Behavioral Verilog Blocks”
- “Behavioral Verilog Modules”
- “Behavioral Verilog Module Declarations”
- “Behavioral Verilog Continuous Assignments”
- “Behavioral Verilog Procedural Assignments”
- “Behavioral Verilog Constants”
- “Behavioral Verilog Macros”
- “Behavioral Verilog Include Files”
- “Behavioral Verilog Comments”
- “Behavioral Verilog Generate Statements”
- “Behavioral Verilog Generate Statements”

Behavioral Verilog Variable Declarations

This section discusses Behavioral Verilog Variable Declarations, and includes:

- “About Behavioral Verilog Variable Declarations”
- “Behavioral Verilog Variable Declarations Coding Examples”
About Behavioral Verilog Variable Declarations

Variables in Verilog may be declared as integers or real. These declarations are intended for use in test code only. Verilog provides data types such as reg and wire for actual hardware description.

The difference between reg and wire is whether the variable is given its value in a procedural block (reg) or in a continuous assignment (wire) Verilog code. Both reg and wire have a default width being one bit wide (scalar). To specify an N-bit width (vectors) for a declared reg or wire, the left and right bit positions are defined in square brackets separated by a colon. In Verilog-2001, both reg and wire data types can be signed or unsigned.

Behavioral Verilog Variable Declarations Coding Examples

This section gives the following Behavioral Verilog Variable Declarations coding examples:

- “Behavioral Verilog Variable Declarations Coding Example”

Behavioral Verilog Variable Declarations Coding Example

```verilog
reg [3:0] arb_priority;
wire [31:0] arb_request;
wire signed [8:0] arb_signed;
```

where

- `arb_request[31]` is the MSB
- `arb_request[0]` is the LSB

Behavioral Verilog Initial Values

This section discusses Behavioral Verilog Initial Values, and includes:

- “About Behavioral Verilog Initial Values”
- “Behavioral Verilog Initial Values Coding Examples”

About Behavioral Verilog Initial Values

In Verilog-2001, you can initialize registers when you declare them.

The value:

- Is a constant
- Cannot depend on earlier initial values
- Cannot be a function or task call
- Can be a parameter value propagated to the register
- Specifies all bits of a vector
Behavioral Verilog Initial Values Coding Examples

This section gives the following Behavioral Verilog Variable Declarations coding examples:

- “Behavioral Verilog Initial Values Coding Example”

Behavioral Verilog Initial Values Coding Example

When you give a register an initial value in a declaration, XST sets this value on the output of the register at global reset, or at power up. A value assigned this way is carried in the NGC file as an INIT attribute on the register, and is independent of any local reset.

```verilog
reg arb_onebit = 1'b0;
reg [3:0] arb_priority = 4'b1011;
```

You can also assign a set/reset (initial) value to a register in your behavioral Verilog code. Assign value to a register when the register reset line goes to the appropriate value as shown in the following coding example:

```verilog
always @(posedge clk)
    begin
        if (rst)
            arb_onebit <= 1'b0;
    end
end
```

When you set the initial value of a variable in the behavioral code, it is implemented in the design as a flip-flop whose output can be controlled by a local reset. As such, it is carried in the NGC file as an FDP or FDC flip-flop.

Behavioral Verilog Local Reset

This section discusses Behavioral Verilog Local Reset and includes:

- “About Behavioral Verilog Local Reset”
- “Behavioral Verilog Local Reset Coding Examples”

About Behavioral Verilog Local Reset

Local reset is independent of global reset. Registers controlled by a local reset may be set to a different value than ones whose value is only reset at global reset (power up). In the “Behavioral Verilog Local Reset Coding Example,” the register, arb_onebit, is set to 0 at global reset, but a pulse on the local reset (rst) can change its value to 1.

Behavioral Verilog Local Reset Coding Examples

This section gives the following Behavioral Verilog Local Reset coding examples:

- “Behavioral Verilog Local Reset Coding Example”

Behavioral Verilog Local Reset Coding Example

```verilog
module mult(clk, rst, A_IN, B_OUT);
    input clk, rst, A_IN;
    output B_OUT;
    reg arb_onebit = 1'b0;
endmodule
```
always @ (posedge clk or posedge rst)
    begin
        if (rst)
            arb_onebit <= 1'b1;
        else
            arb_onebit <= A_IN;
    end
endmodule

B_OUT <= arb_onebit;
endmodule

This sets the set/reset value on the register output at initial power up, but since this is dependent upon a local reset, the value changes whenever the local set/reset is activated.

### Behavioral Verilog Arrays

Verilog allows arrays of reg and wires to be defined as shown in the following coding examples:

- "Behavioral Verilog Arrays Coding Example"
- "Structural Verilog Arrays Coding Example"

#### Behavioral Verilog Arrays Coding Example

The following coding example describes an array of 32 elements each, 4 bits wide which can be assigned in *behavioral* Verilog code:

```verilog
reg [3:0] mem_array [31:0];
```

#### Structural Verilog Arrays Coding Example

The following coding example describes an array of 64 elements each 8 bits wide which can be assigned only in *structural* Verilog code:

```verilog
wire [7:0] mem_array [63:0];
```

### Behavioral Verilog Multi-Dimensional Arrays

This section discusses Behavioral Verilog Multi-Dimensional Arrays and includes:

- "About Behavioral Verilog Multi-Dimensional Arrays"
- "Behavioral Verilog Multi-Dimensional Arrays Coding Examples"

#### About Behavioral Verilog Multi-Dimensional Arrays

XST supports multi-dimensional array types of up to two dimensions. Multi-dimensional arrays can be any net or any variable data type. You can code assignments and arithmetic operations with arrays, but you cannot select more than one element of an array at one time. You cannot pass multi-dimensional arrays to system tasks or functions, or regular tasks or functions.
Behavioral Verilog Multi-Dimensional Arrays Coding Examples

This section gives the following Behavioral Verilog Multi-Dimensional Arrays coding examples:

- “Behavioral Verilog Multi-Dimensional Arrays Coding Example One”
- “Behavioral Verilog Multi-Dimensional Arrays Coding Example Two”
- “Behavioral Verilog Multi-Dimensional Arrays Coding Example Three”

Behavioral Verilog Multi-Dimensional Arrays Coding Example One

The following Verilog coding example describes an array of 256 x 16 wire elements each 8 bits wide, which can be assigned only in structural Verilog code:

```verilog
wire [7:0] array2 [0:255][0:15];
```

Behavioral Verilog Multi-Dimensional Arrays Coding Example Two

The following Verilog coding example describes an array of 256 x 8 register elements, each 64 bits wide, which can be assigned in behavioral Verilog code:

```verilog
reg [63:0] regarray2 [255:0][7:0];
```

Behavioral Verilog Multi-Dimensional Arrays Coding Example Three

The following Verilog coding example is a three dimensional array. It can be described as an array of 15 arrays of 256 x 16 wire elements, each 8 bits wide, which can be assigned in structural Verilog code:

```verilog
wire [7:0] array3 [0:15][0:255][0:15];
```

Behavioral Verilog Data Types

This section discusses Behavioral Verilog Data Types and includes:

- “About Behavioral Verilog Data Types”
- “Behavioral Verilog Data Types Coding Examples”

About Behavioral Verilog Data Types

The Verilog representation of the bit data type contains the following values:

- 0
  logic zero
- 1
  logic one
- x
  unknown logic value
- z
  high impedance
XST includes support for the following Verilog data types:

- **Net**
  - wire
  - tri
  - triand/wand
  - trior/wor

- **Registers**
  - reg
  - integer

- **Supply nets**
  - supply0
  - supply1

- **Constants**
  - parameter

- **Multi-Dimensional Arrays (Memories)**

Net and registers can be either single bit (scalar) or multiple bit (vectors).

### Behavioral Verilog Data Types Coding Examples

This section gives the following Behavioral Verilog Data Types coding examples:

- **“Behavioral Verilog Data Types Coding Example”**

### Behavioral Verilog Data Types Coding Example

The following Behavioral Verilog coding example shows sample Verilog data types found in the declaration section of a Verilog module:

```verilog
wire net1;          // single bit net
reg r1;            // single bit register
tri [7:0] bus1;    // 8 bit tristate bus
reg [15:0] bus1;   // 15 bit register
reg [7:0] mem[0:127]; // 8x128 memory register
parameter state1 = 3'b001; // 3 bit constant
parameter component = "TMS380C16"; // string
```

### Behavioral Verilog Legal Statements

The following statements are legal in behavioral Verilog:

Variable and signal assignment:

- Variable = expression
- if (condition) statement
- if (condition) statement else statement
Behavioral Verilog Expressions

This section discusses Behavioral Verilog Expressions, and includes:

- “About Behavioral Verilog Expressions”
- “Operators Supported in Behavioral Verilog”
- “Expressions Supported in Behavioral Verilog”
- “Results of Evaluating Expressions in Behavioral Verilog”

About Behavioral Verilog Expressions

An expression involves constants and variables with arithmetic, logical, relational, and conditional operators as shown in Table 8-1, “Operators Supported in Behavioral Verilog.” The logical operators are further divided as bit-wise versus logical, depending on whether it is applied to an expression involving several bits or a single bit.

Operators Supported in Behavioral Verilog

<table>
<thead>
<tr>
<th>Arithmetic</th>
<th>Logical</th>
<th>Relational</th>
<th>Conditional</th>
</tr>
</thead>
<tbody>
<tr>
<td>+</td>
<td>&amp;</td>
<td>&lt;</td>
<td>?</td>
</tr>
<tr>
<td>-</td>
<td>&amp;&amp;</td>
<td>==</td>
<td></td>
</tr>
<tr>
<td>*</td>
<td></td>
<td></td>
<td>===</td>
</tr>
<tr>
<td>**</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>/</td>
<td>^</td>
<td>&gt;=</td>
<td></td>
</tr>
<tr>
<td>%</td>
<td>~</td>
<td>&gt;</td>
<td></td>
</tr>
<tr>
<td></td>
<td>^=</td>
<td>!=</td>
<td></td>
</tr>
<tr>
<td></td>
<td>^~</td>
<td>!==</td>
<td></td>
</tr>
<tr>
<td></td>
<td>&lt;&lt;</td>
<td>&gt;</td>
<td></td>
</tr>
<tr>
<td></td>
<td>&gt;&gt;</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
### Expressions Supported in Behavioral Verilog

#### Table 8-2: Expressions Supported in Behavioral Verilog

<table>
<thead>
<tr>
<th>Expression</th>
<th>Symbol</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>Concatenation</td>
<td>[]</td>
<td>Supported</td>
</tr>
<tr>
<td>Replication</td>
<td>[ ]</td>
<td>Supported</td>
</tr>
<tr>
<td>Arithmetic</td>
<td>+, -, *, **</td>
<td>Supported</td>
</tr>
<tr>
<td>Division</td>
<td>/</td>
<td>Supported only if second operand is a power of 2</td>
</tr>
<tr>
<td>Modulus</td>
<td>%</td>
<td>Supported only if second operand is a power of 2</td>
</tr>
<tr>
<td>Addition</td>
<td>+</td>
<td>Supported</td>
</tr>
<tr>
<td>Subtraction</td>
<td>-</td>
<td>Supported</td>
</tr>
<tr>
<td>Multiplication</td>
<td>*</td>
<td>Supported</td>
</tr>
<tr>
<td>Power</td>
<td>**</td>
<td>Supported</td>
</tr>
<tr>
<td>Division</td>
<td>/</td>
<td>XST generates incorrect logic for the division operator between signed and unsigned constants. Example: <code>-1235/3'b111</code></td>
</tr>
<tr>
<td>Relational</td>
<td>&gt;, &lt;, &gt;=, &lt;=</td>
<td>Supported</td>
</tr>
<tr>
<td>Logical Negation</td>
<td>!</td>
<td>Supported</td>
</tr>
<tr>
<td>Logical AND</td>
<td>&amp;&amp;</td>
<td>Supported</td>
</tr>
<tr>
<td>Logical OR</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Logical Equality</td>
<td>==</td>
<td>Supported</td>
</tr>
<tr>
<td>Logical Inequality</td>
<td>!=</td>
<td>Supported</td>
</tr>
<tr>
<td>Case Equality</td>
<td>===</td>
<td>Supported</td>
</tr>
</tbody>
</table>
Tables 8-2: Expressions Supported in Behavioral Verilog (Cont’d)

<table>
<thead>
<tr>
<th>Expression</th>
<th>Symbol</th>
<th>Supported/Unsupported</th>
</tr>
</thead>
<tbody>
<tr>
<td>Case Inequality</td>
<td>!==</td>
<td>Supported</td>
</tr>
<tr>
<td>Bitwise Negation</td>
<td>~</td>
<td>Supported</td>
</tr>
<tr>
<td>Bitwise AND</td>
<td>&amp;</td>
<td>Supported</td>
</tr>
<tr>
<td>Bitwise Inclusive OR</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Bitwise Exclusive OR</td>
<td>^</td>
<td>Supported</td>
</tr>
<tr>
<td>Bitwise Equivalence</td>
<td><del>^, ^</del></td>
<td>Supported</td>
</tr>
<tr>
<td>Reduction AND</td>
<td>&amp;</td>
<td>Supported</td>
</tr>
<tr>
<td>Reduction NAND</td>
<td>~&amp;</td>
<td>Supported</td>
</tr>
<tr>
<td>Reduction OR</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reduction NOR</td>
<td>~</td>
<td></td>
</tr>
<tr>
<td>Reduction XOR</td>
<td>^</td>
<td>Supported</td>
</tr>
<tr>
<td>Reduction XNOR</td>
<td><del>^, ^</del></td>
<td>Supported</td>
</tr>
<tr>
<td>Left Shift</td>
<td>&lt;&lt;</td>
<td>Supported</td>
</tr>
<tr>
<td>Right Shift Signed</td>
<td>&gt;&gt;&gt;</td>
<td>Supported</td>
</tr>
<tr>
<td>Left Shift Signed</td>
<td>&lt;&lt;&lt;</td>
<td>Supported</td>
</tr>
<tr>
<td>Right Shift</td>
<td>&gt;&gt;</td>
<td>Supported</td>
</tr>
<tr>
<td>Conditional</td>
<td>:</td>
<td>Supported</td>
</tr>
<tr>
<td>Event OR</td>
<td>or, ,</td>
<td>Supported</td>
</tr>
</tbody>
</table>

Table 8-3: Results of Evaluating Expressions in Behavioral Verilog

Table 8-3, “Results of Evaluating Expressions in Behavioral Verilog,” lists the results of evaluating expressions using the more frequently used operators supported by XST.

The (===) and (!==) operators are special comparison operators useful in simulations to check if a variable is assigned a value of (x) or (z). They are treated as (==) or (!=) in synthesis.

Table 8-3: Results of Evaluating Expressions in Behavioral Verilog

<table>
<thead>
<tr>
<th>a</th>
<th>b</th>
<th>a==b</th>
<th>a===b</th>
<th>a!=b</th>
<th>a!==b</th>
<th>a&amp;b</th>
<th>a&amp;&amp;b</th>
<th>a</th>
<th>b</th>
<th>allb</th>
<th>a^b</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td>x</td>
<td>x</td>
<td>0</td>
<td>x</td>
<td>1</td>
<td>0</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
</tr>
<tr>
<td>0</td>
<td>z</td>
<td>x</td>
<td>0</td>
<td>x</td>
<td>1</td>
<td>0</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
</tr>
<tr>
<td>10</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>11</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>x</td>
<td>x</td>
<td>0</td>
<td>x</td>
<td>1</td>
<td>x</td>
<td>x</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>x</td>
</tr>
</tbody>
</table>
Chapter 8: XST Behavioral Verilog Language Support

Behavioral Verilog Blocks

Block statements are used to group statements together. XST supports sequential blocks only. Within these blocks, the statements are executed in the order listed. Parallel blocks are not supported by XST. Block statements are designated by `begin` and `end` keywords.

Behavioral Verilog Modules

In Verilog a design component is represented by a module. The connections between components are specified within module instantiation statements. Such a statement specifies an instance of a module. Each module instantiation statement has a name (instance name). In addition to the name, a module instantiation statement contains an association list that specifies which actual nets or ports are associated with which local ports (formals) of the module declaration.

All procedural statements occur in blocks that are defined inside modules. The two kinds of procedural blocks are:

- Initial block
- Always block

Within each block, Verilog uses a `begin` and `end` to enclose the statements. Since initial blocks are ignored during synthesis, only always blocks are discussed. Always blocks usually take the following format:

```verbatim
always
  begin
    statement
    ....
  end
```

Each statement is a procedural assignment line terminated by a semicolon.

---

Table 8-3: Results of Evaluating Expressions (Cont'd) in Behavioral Verilog

<table>
<thead>
<tr>
<th>a</th>
<th>b</th>
<th>a==b</th>
<th>a===b</th>
<th>a!=b</th>
<th>a!==b</th>
<th>a&amp;b</th>
<th>a&amp;&amp;b</th>
<th>a</th>
<th>b</th>
<th>allb</th>
<th>a^b</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>z</td>
<td>x</td>
<td>0</td>
<td>x</td>
<td>1</td>
<td>x</td>
<td>x</td>
<td>1</td>
<td>1</td>
<td>x</td>
<td>x</td>
</tr>
<tr>
<td>x</td>
<td>0</td>
<td>x</td>
<td>0</td>
<td>x</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
</tr>
<tr>
<td>x</td>
<td>1</td>
<td>x</td>
<td>0</td>
<td>x</td>
<td>1</td>
<td>x</td>
<td>x</td>
<td>1</td>
<td>1</td>
<td>x</td>
<td>x</td>
</tr>
<tr>
<td>x</td>
<td>x</td>
<td>x</td>
<td>1</td>
<td>x</td>
<td>0</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
</tr>
<tr>
<td>x</td>
<td>z</td>
<td>x</td>
<td>0</td>
<td>x</td>
<td>1</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
</tr>
<tr>
<td>z</td>
<td>0</td>
<td>x</td>
<td>0</td>
<td>x</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
</tr>
<tr>
<td>z</td>
<td>1</td>
<td>x</td>
<td>0</td>
<td>x</td>
<td>1</td>
<td>x</td>
<td>x</td>
<td>1</td>
<td>1</td>
<td>x</td>
<td>x</td>
</tr>
<tr>
<td>z</td>
<td>x</td>
<td>x</td>
<td>0</td>
<td>x</td>
<td>1</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
</tr>
<tr>
<td>z</td>
<td>z</td>
<td>x</td>
<td>1</td>
<td>x</td>
<td>0</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
</tr>
</tbody>
</table>

---
Behavioral Verilog Module Declarations

This section discusses Behavioral Verilog Module Declarations, and includes:

- “About Behavioral Verilog Module Declarations”
- “Behavioral Verilog Module Declaration Coding Examples”

About Behavioral Verilog Module Declarations

The I/O ports of the circuit are declared in the module declaration. Each port has:

- A name
- A mode (in, out, and inout)

The input and output ports defined in the module declaration called EXAMPLE are the basic input and output I/O signals for the design. The inout port in Verilog is analogous to a bi-directional I/O pin on the device with the data flow for output versus input being controlled by the enable signal to the tristate buffer.

The “Behavioral Verilog Module Declaration Coding Example” describes E as a tristate buffer with a high-true output enable signal.

- If oe = 1, the value of signal A is output on the pin represented by E.
- If oe = 0, the buffer is in high impedance (Z), and any input value driven on the pin E (from the external logic) is brought into the device and fed to the signal represented by D.

Behavioral Verilog Module Declaration Coding Examples

This section gives the following Behavioral Verilog Module Declaration coding examples:

- “Behavioral Verilog Module Declaration Coding Example”

Behavioral Verilog Module Declaration Coding Example

```verilog
module EXAMPLE (A, B, C, D, E);
    input A, B, C;
    output D;
    inout E;
    wire D, E;
    ... 
    assign E = oe ? A : 1'bz;
    assign D = B & E;
    ...
endmodule
```

Behavioral Verilog Continuous Assignments

This section discusses Behavioral Verilog Continuous Assignments, and includes:

- “About Behavioral Verilog Continuous Assignments”
- “Behavioral Verilog Continuous Assignments Coding Examples”

About Behavioral Verilog Continuous Assignments

Continuous assignments are used to model combinatorial logic in a concise way. Both explicit and implicit continuous assignments are supported. Explicit continuous
Assignments are introduced by the `assign` keyword after the net has been separately declared. Implicit continuous assignments combine declaration and assignment. Delays and strengths given to a continuous assignment are ignored by XST.

### Behavioral Verilog Continuous Assignments Coding Examples

This section gives the following Behavioral Verilog Continuous Assignments coding examples:

- “Behavioral Verilog Explicit Continuous Assignment Coding Example”
- “Behavioral Verilog Implicit Continuous Assignment Coding Example”

#### Behavioral Verilog Explicit Continuous Assignment Coding Example

```verilog
wire par_eq_1;
...
assign par_eq_1 = select ? b : a;
```

#### Behavioral Verilog Implicit Continuous Assignment Coding Example

```verilog
wire temp_hold = a | b;
```

Continuous assignments are allowed on wire and tri data types only.

### Behavioral Verilog Procedural Assignments

This section discusses Behavioral Verilog Procedural Assignments, and includes:

- “About Behavioral Verilog Procedural Assignments”
- “Behavioral Verilog Combinatorial Always Blocks”
- “Behavioral Verilog If...Else Statement”
- “Behavioral Verilog Case Statements”
- “Behavioral Verilog For and Repeat Loops”
- “Behavioral Verilog While Loops”
- “Behavioral Verilog Sequential Always Blocks”
- “Behavioral Verilog Assign and Deassign Statements”
- “Behavioral Verilog Assign/Deassign Statement Performed in Same Always Block”
- “Cannot Assign Bit/Part Select of Signal Through Assign/Deassign Statement”
- “Behavioral Verilog Assignment Extension Past 32 Bits”
- “Behavioral Verilog Tasks and Functions”
- “Behavioral Verilog Recursive Tasks and Functions”
- “Behavioral Verilog Constant Functions”
- “Behavioral Verilog Blocking Versus Non-Blocking Procedural Assignments”

### About Behavioral Verilog Procedural Assignments

Procedural assignments are used to assign values to variables declared as regs and are introduced by always blocks, tasks, and functions. Procedural assignments are usually used to model registers and FSMs.

XST includes support for combinatorial functions, combinatorial and sequential tasks, and combinatorial and sequential always blocks.
Behavioral Verilog Combinatorial Always Blocks

Combinatorial logic can be modeled efficiently using two forms of time control, the # (pound) and @ (asterisk) Verilog time control statements. The # (pound) time control is ignored for synthesis and hence this section describes modeling combinatorial logic with the @ (asterisk) statement.

A combinatorial always block has a sensitivity list appearing within parentheses after the word always @. An always block is activated if an event (value change or edge) appears on one of the sensitivity list signals. This sensitivity list can contain any signal that appears in conditions (If or Case, for example), and any signal appearing on the right hand side of an assignment. By substituting an @ (asterisk) without parentheses for a list of signals, the always block is activated for an event in any of the always block’s signals as described above.

In combinatorial processes, if a signal is not explicitly assigned in all branches of If or Case statements, XST generates a latch to hold the last value. To avoid latch creation, be sure that all assigned signals in a combinatorial process are always explicitly assigned in all paths of the process statements.

Different statements can be used in a process:

- Variable and signal assignment
- If... else statement
- Case statement
- For and while loop statement
- Function and task call

The following sections provide examples of each of these statements.

Behavioral Verilog If...Else Statement

If... else statements use true/false conditions to execute statements. If the expression evaluates to true, the first statement is executed. If the expression evaluates to false (or x or z), the else statement is executed. A block of multiple statements may be executed using begin and end keywords. If...else statements may be nested.

Behavioral Verilog If...Else Statement Coding Example

The following coding example shows how a MUX can be described using an If...else statement:

```verilog
module mux4 (sel, a, b, c, d, outmux);
input [1:0] sel;
input [1:0] a, b, c, d;
output [1:0] outmux;
reg [1:0] outmux;

always @(sel or a or b or c or d)
begin
    if (sel[1])
        if (sel[0])
            outmux = d;
        else
            outmux = c;
    else
        if (sel[0])
            outmux = a;
```
module outmux = b;
else
  outmux = a;
end
endmodule

Behavioral Verilog Case Statements

This section discusses Behavioral Verilog Case Statements, and includes:

- “About Behavioral Verilog Continuous Assignments”
- “Behavioral Verilog Continuous Assignments Coding Examples”

About Behavioral Verilog Case Statements

Case statements perform a comparison to an expression to evaluate one of a number of parallel branches. The Case statement evaluates the branches in the order they are written. The first branch that evaluates to true is executed. If none of the branches match, the default branch is executed.

Do not use unsized integers in case statements. Always size integers to a specific number of bits, or results can be unpredictable.

Casez treats all z values in any bit position of the branch alternative as a don’t care.

Casex treats all x and z values in any bit position of the branch alternative as a don’t care.

The question mark (?) can be used as a don’t care in either the casez or casex case statements.

Behavioral Verilog Case Statement Coding Examples

This section gives the following Behavioral Verilog Case Statement coding examples:

- “Behavioral Verilog Case Statement Coding Example”

Behavioral Verilog Case Statement Coding Example

The following coding example shows how a MUX can be described using a Case statement:

```verilog
module mux4 (sel, a, b, c, d, outmux);
input [1:0] sel;
input [1:0] a, b, c, d;
output [1:0] outmux;
reg [1:0] outmux;

always @(sel or a or b or c or d)
begin
  case (sel)
    2'b00: outmux = a;
    2'b01: outmux = b;
    2'b10: outmux = c;
    default: outmux = d;
  endcase
end
endmodule
```
The preceding **Case** statement evaluates the values of the input **sel** in priority order. To avoid priority processing, Xilinx recommends that you use a parallel-case Verilog attribute to ensure parallel evaluation of the **sel** inputs as shown in the following:

```vhdl
(* parallel_case *) case(sel)
```

### Behavioral Verilog For and Repeat Loops

This section discusses Behavioral Verilog For and Repeat Loops, and includes:

- “About Behavioral Verilog For and Repeat Loops”
- “Behavioral Verilog For Loop Coding Examples”

#### About Behavioral Verilog For and Repeat Loops

When using always blocks, repetitive or bit slice structures can also be described using the **for** statement or the **repeat** statement.

The **for** statement is supported for:

- Constant bounds
- Stop test condition using operators <, <=, > or >=
- Next step computation falling in one of the following specifications:
  - `var = var + step`
  - `var = var - step`

(where **var** is the loop variable and **step** is a constant value).

The repeat statement is supported for constant values only.

Disable statements are not supported.

#### Behavioral Verilog For Loop Coding Examples

This section gives the following Behavioral Verilog For Loop coding examples:

- “Behavioral Verilog For Loop Coding Example”

##### Behavioral Verilog For Loop Coding Example

```vhdl
module countzeros (a, Count);
input [7:0] a;
output [2:0] Count;
reg [2:0] Count;
reg [2:0] Count_Aux;
integer i;

always @(a)
begin
    Count_Aux = 3'b0;
    for (i = 0; i < 8; i = i+1)
    begin
        if (!a[i])
            Count_Aux = Count_Aux+1;
        end
    Count = Count_Aux;
end
endmodule
```
Behavioral Verilog While Loops

When using always blocks, use the `while` statement to execute repetitive procedures. A `while` loop executes other statements until its test expression becomes `false`. It is not executed if the test expression is initially `false`.

- The test expression is any valid Verilog expression.
- To prevent endless loops, use the `-loop_iteration_limit` option.
- While loops can have `disable` statements. The `disable` statement is used inside a labeled block, since the syntax is `disable <blockname>`.

Behavioral Verilog While Loop Coding Example

```verilog
parameter P = 4;
always @(ID_complete)
begin : UNIDENTIFIED
    integer i;
    reg found;
    unidentified = 0;
    i = 0;
    found = 0;
    while (!found && (i < P))
        begin
            found = !ID_complete[i];
            unidentified[i] = !ID_complete[i];
            i = i + 1;
        end
end
```

Behavioral Verilog Sequential Always Blocks

Sequential circuit description is based on always blocks with a sensitivity list. The sensitivity list contains a maximum of three edge-triggered events:

- A clock signal event (mandatory)
- A reset signal event (possibly)
- A set signal event

One, and only one, `if...else` statement is accepted in such an always block.

An asynchronous part may appear before the synchronous part in the first and the second branch of the `if...else` statement. Signals assigned in the asynchronous part are assigned to the following constant values:

- 0
- 1
- X
- Z
- any vector composed of these values

These same signals are also assigned in the synchronous part (that is, the last branch of the `if...else` statement). The clock signal condition is the condition of the last branch of the `if...else` statement.
8 Bit Register Using an Always Block Behavioral Verilog Coding Example

```verilog
module seq1 (DI, CLK, DO);
    input [7:0] DI;
    input CLK;
    output [7:0] DO;
    reg [7:0] DO;

    always @(posedge CLK)
        DO <= DI ;
endmodule
```

8 Bit Register with Asynchronous Reset (High-True) Using an Always Block Behavioral Verilog Coding Example

```verilog
module EXAMPLE (DI, CLK, RST, DO);
    input [7:0] DI;
    input CLK, RST;
    output [7:0] DO;
    reg [7:0] DO;

    always @(posedge CLK or posedge RST)
        if (RST == 1'b1)
            DO <= 8'b00000000;
        else
            DO <= DI;
endmodule
```

8 Bit Counter with Asynchronous Reset (Low-True) Using an Always Block Behavioral Verilog Coding Example

```verilog
module seq2 (CLK, RST, DO);
    input CLK, RST;
    output [7:0] DO;
    reg [7:0] DO;

    always @(posedge CLK or posedge RST)
        if (RST == 1'b1)
            DO <= 8'b00000000;
        else
            DO <= DO + 8'b00000001;
endmodule
```

Behavioral Verilog Assign and Deassign Statements

Assign and deassign statements are supported within simple templates.

Behavioral Verilog Assign and Deassign Statements General Template Coding Example

```verilog
module assig (RST, SELECT, STATE, CLOCK, DATA_IN);
    input RST;
    input SELECT;
    input CLOCK;
    input [0:3] DATA_IN;
    output [0:3] STATE;
    reg [0:3] STATE;

    always @(RST)
        if(RST)
            begin
                assign STATE = 4'b0;
```
The main limitations on support of the assign/deassign statement in XST are:

- For a given signal, there is only one assign/deassign statement.
- The assign/deassign statement is performed in the same always block through an if/else statement.
- You cannot assign a bit/part select of a signal through an assign/deassign statement.

**Behavioral Verilog Assign/Deassign Statement Coding Example**

For a given signal, there is only one assign/deassign statement. For example, XST rejects the following design:

```verilog
module dflop (RST, SET, STATE, CLOCK, DATA_IN);
  input RST;
  input SET;
  input CLOCK;
  input DATA_IN;
  output STATE;
  reg STATE;

  always @ (RST) // block b1
    if(RST)
      assign STATE = 1'b0;
    else
      deassign STATE;

  always @ (SET)  // block b1
    if(SET)
      assign STATE = 1'b1;
    else
      deassign STATE;

  always @(posedge CLOCK) // block b2
    begin
      STATE <= DATA_IN;
    end
endmodule
```

```verilog
end
else
  begin
    deassign STATE;
  end

always @(posedge CLOCK)
  begin
    STATE <= DATA_IN;
  end
endmodule
```
Behavioral Verilog Assign/Deassign Statement Performed in Same Always Block

The assign/deassign statement is performed in the same always block through an
**if...else** statement. For example, XST rejects the following design:

```verilog
module dflop (RST, SET, STATE, CLOCK, DATA_IN);
  input RST;
  input SET;
  input CLOCK;
  input DATA_IN;
  output STATE;

  reg STATE;

  always @(RST or SET) // block b1
    case ((RST, SET))
      2'b00: assign STATE = 1'b0;
      2'b01: assign STATE = 1'b0;
      2'b10: assign STATE = 1'b1;
      2'b11: deassign STATE;
    endcase

  always @(posedge CLOCK) // block b2
    begin
      STATE <= DATA_IN;
    end
endmodule
```

Cannot Assign Bit/Part Select of Signal Through Assign/Deassign Statement

You cannot assign a bit/part select of a signal through an assign/deassign statement. For example, XST rejects the following design:

```verilog
module assig (RST, SELECT, STATE, CLOCK, DATA_IN);
  input RST;
  input SELECT;
  input CLOCK;
  input [0:7] DATA_IN;
  output [0:7] STATE;

  reg [0:7] STATE;

  always @(RST) // block b1
    if(RST)
      begin
        assign STATE[0:7] = 8'b0;
      end
    else
      begin
        deassign STATE[0:7];
      end

  always @(posedge CLOCK) // block b2
    begin
      if (SELECT)
        STATE [0:3] <= DATA_IN[0:3];
      else
        STATE [4:7] <= DATA_IN[4:7];
    end
endmodule
```
Behavioral Verilog Assignment Extension Past 32 Bits

If the expression on the left-hand side of an assignment is wider than the expression on the
right-hand side, the left-hand side is padded to the left according to the following rules:

- If the right-hand expression is signed, the left-hand expression is padded with the
  sign bit:
  - 0 for positive
  - 1 for negative
  - z for high impedance
  - x for unknown
- If the right-hand expression is unsigned, the left-hand expression is padded with 0s
  (zeroes).
- For unsized x or z constants only, the following rule applies. If the value of the right-
  hand expression’s left-most bit is z (high impedance) or x (unknown), regardless of
  whether the right-hand expression is signed or unsigned, the left-hand expression is
  padded with that value (z or x, respectively).

The above rules follow the Verilog-2001 standard. They are not backward compatible with
Verilog-1995.

Behavioral Verilog Tasks and Functions

The declaration of a function or task is intended for handling blocks used multiple times in
a design. They must be declared and used in a module. The heading part contains the
parameters: input parameters (only) for functions and input/output/inout parameters for
tasks. The return value of a function can be declared either signed or unsigned. The content
is similar to the combinatorial always block content.

The “Behavioral Verilog Function Declared Within a Module Coding Example” shows a
function declared within a module. The ADD function declared is a single-bit adder. This
function is called four times with the proper parameters in the architecture to create a 4-bit
adder.

The “Behavioral Verilog Function Declared Within a Module Coding Example,” described
with a task, is shown in the “Behavioral Verilog Task Declaration and Task Enable Coding
Example.”

Behavioral Verilog Function Declared Within a Module Coding Example

module comb15 (A, B, CIN, S, COUT);
  input [3:0] A, B;
  input CIN;
  output [3:0] S;
  output COUT;
  wire [1:0] S0, S1, S2, S3;
  function signed [1:0] ADD;
    input A, B, CIN;
    reg S, COUT;
    begin
      S = A ^ B ^ CIN;
      COUT = (A&B) | (A&CIN) | (B&CIN);
    end
    ADD = (COUT, S);
Behavioral Verilog Procedural Assignments

```verilog
module EXAMPLE (A, B, CIN, S, COUT);
  input [3:0] A, B;
  input CIN;
  output [3:0] S;
  output COUT;
  reg [3:0] S;
  reg COUT;
  reg [1:0] S0, S1, S2, S3;

  task ADD;
    input A, B, CIN;
    output [1:0] C;
    reg [1:0] C;
    reg S, COUT;

    begin
      S = A ^ B ^ CIN;
      COUT = (A&B) | (A&CIN) | (B&CIN);
      C = {COUT, S};
    end
  endtask

  always @(A or B or CIN)
  begin
    ADD (A[0], B[0], CIN, S0);
    ADD (A[1], B[1], S0[1], S1);
    ADD (A[2], B[2], S1[1], S2);
    ADD (A[3], B[3], S2[1], S3);
    S = {S3[0], S2[0], S1[0], S0[0]};
    COUT = S3[1];
  end
endmodule

Behavioral Verilog Task Declaration and Task Enable Coding Example

The following coding example shows the “Behavioral Verilog Function Declared Within a Module Coding Example” described with a task:

```verilog
function  automatic [31:0] fac;
  input [15:0] n;
endfunction
```
if (n == 1)
    fac = 1;
else
    fac = n * fac(n-1);  //recursive function call
endfunction

Behavioral Verilog Constant Functions

Verilog-2001 adds support for constant functions. XST now supports function calls to calculate constant values.

Evaluation of a Constant Function Behavioral Verilog Coding Example

module rams_cf (clk, we, a, di, do);
parameter DEPTH=1024;
input clk;
input we;
input [4:0] a;
input [3:0] di;
output [3:0] do;

reg [3:0] ram [size(DEPTH):0];
always @(posedge clk) begin
if (we)
    ram[a] <= di;
end
assign do = ram[a];

function integer size;
input depth;
integer i;
begin
    size=1;
    for (i=0; 2**i<depth; i=i+1)
        size=i+1;
end
endfunction
endmodule

Behavioral Verilog Blocking Versus Non-Blocking Procedural Assignments

The pound (#) and asterisk (@) time control statements delay execution of the statement following them until the specified event is evaluated as true. Blocking and non-blocking procedural assignments have time control built into their respective assignment statement. The pound (#) delay is ignored for synthesis.

Behavioral Verilog Blocking Procedural Assignment Syntax Example

The syntax for a blocking procedural assignment is shown in the following coding example:

reg a;
a = #10 (b | c);
or
if (in1) out = 1'b0;
else out = in2;
As the name implies, these types of assignments block the current process from continuing to execute additional statements at the same time. These should mainly be used in simulation.

Non-blocking assignments, on the other hand, evaluate the expression when the statement executes, but allow other statements in the same process to execute as well at the same time. The variable change occurs only after the specified delay.

Behavioral Verilog Non-Blocking Procedural Assignment Syntax Example

The syntax for a non-blocking procedural assignment is shown in the following coding example:

```verilog
variable <= @(posedge_or_negedge_bit) expression;
```

Behavioral Verilog Non-Blocking Procedural Assignment Example

The following shows an example of how to use a non-blocking procedural assignment:

```verilog
if (in1) out <= 1'b1;
else out <= in2;
```

Behavioral Verilog Constants

By default, constants in Verilog are assumed to be decimal integers. They can be specified explicitly in binary, octal, decimal, or hexadecimal by prefacing them with the appropriate syntax. For example, the following all represent the same value:

- `4'b1010`
- `4'o12`
- `4'd10`
- `4'ha`

Behavioral Verilog Macros

Verilog provides a way to define macros as shown in the following coding example:

```verilog`
define TESTEQ1 4'b1101
```

Later in the design code a reference to the defined macro is made as follows:

```verilog
if (request == `TESTEQ1)
```

This is shown in the following coding example:

```verilog`
define myzero 0
assign mysig = `myzero;
```

The Verilog `ifdef and `endif constructs determine whether or not a macro is defined. These constructs are used to define conditional compilation. If the macro called out by the `ifdef command has been defined, that code is compiled. If not, the code following the `else command is compiled. The `else is not required, but `endif must complete the conditional statement.

The `ifdef and `endif constructs are shown in the following coding example:

```verilog`
ifdef MYVAR
module if_MYVAR_is_declared;
... 
endmodule
```
Behavioral Verilog Include Files

Verilog allows separating source code into more than one file. To use the code contained in another file, the current file uses the following syntax:

```
`include "path/file-to-be-included"
```

The path can be relative or absolute.

Multiple `include statements are allowed in a single Verilog file. This feature makes your code modular and more manageable in a team design environment where different files describe different modules of the design.

To enable the file in your `include statement to be recognized, identify the directory where it resides, either to ISE™ or to XST.

- Since ISE searches the ISE project directory by default, adding the file to your project directory identifies the file to ISE.
- To direct ISE to a different directory, include a path (relative or absolute) in the `include statement in your source code.
- To point XST directly to your include file directory, use “Verilog Include Directories (~vlgincdir)”
- If the include file is required for ISE to construct the design hierarchy, this file must either reside in the project directory, or be referenced by a relative or absolute path. The file need not be added to the project.

Be aware that conflicts can occur. For example, at the top of a Verilog file you might see the following:

```
`timescale 1 ns/1 ps
`include "modules.v"
...
```

If the specified file (modules.v) has been added to an ISE project directory and is specified with `include, conflicts may occur. In that case, XST issues an error message:

```
ERROR:Xst:1068 - fifo.v, line 2. Duplicate declarations of module 'RAMB4_S8_S8'
```
Behavioral Verilog Comments

Verilog supports two forms of comments as shown in Table 8-4, “Behavioral Verilog Comments.” Verilog comments are similar to the comments used in a language such as C++.

Table 8-4: Behavioral Verilog Comments

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Description</th>
<th>Used for</th>
<th>Example</th>
</tr>
</thead>
<tbody>
<tr>
<td>//</td>
<td>Double forward slash</td>
<td>One-line comments</td>
<td>// Define a one-line comment as illustrated by this sentence</td>
</tr>
<tr>
<td>/*</td>
<td>Slash asterisk</td>
<td>Multi-line comments</td>
<td>/* Define a multi-line comment by enclosing it as illustrated by this sentence */</td>
</tr>
</tbody>
</table>

Behavioral Verilog Generate Statements

A `generate` statement allows you to dynamically create Verilog code from conditional statements. This allows you to create repetitive structures or structures that are appropriate only under certain conditions.

Structures likely to be created using a `generate` statement are:

- Primitive or module instances
- Initial or always procedural blocks
- Continuous assignments
- Net and variable declarations
- Parameter redefinitions
- Task or function definitions

XST supports the following `generate` statements:

- “Behavioral Verilog Generate For Statements”
- “Behavioral Verilog Generate If... else Statements”
- “Behavioral Verilog Generate Case Statements”

Behavioral Verilog Generate For Statements

Use a `generate for` loop to create one or more instances that can be placed inside a module. Use the `generate for` loop the same way you would a normal Verilog `for` loop, with the following limitations:

- The index for a `generate for` loop has a `genvar` variable.
- The assignments in the `for` loop control refers to the `genvar` variable.
- The contents of the `for` loop are enclosed by `begin` and `end` statements. The `begin` statement is named with a unique qualifier.

8-Bit Adder Using a Generate For Loop Behavioral Verilog Coding Example

```verilog
generate
genvar i;

for (i=0; i<=7; i=i+1) begin : for_name
```

Behavioral Verilog Generate If... else Statements

Use a `generate if... else` statement inside a `generate` block to conditionally control which objects are generated.

Generate If... else Statement Behavioral Verilog Coding Example

In the following coding example of a `generate if... else` statement, `generate` controls the type of multiplier that is instantiated.

- The contents of each branch of the `if... else` statement are enclosed by `begin` and `end` statements.
- The `begin` statement is named with a unique qualifier.

```verilog
generate
    if (IF_WIDTH < 10)
        begin : if_name
            adder #(IF_WIDTH) u1 (a, b, sum_if);
        end
    else
        begin : else_name
            subtractor #(IF_WIDTH) u2 (a, b, sum_if);
        end
endgenerate
```

Behavioral Verilog Generate Case Statements

Use a `generate case` statement inside a `generate` block to conditionally control which objects are generated. Use a `generate case` statement when there are several conditions to be tested to determine what the generated code would be.

- Each test statement in a `generate case` is enclosed by `begin` and `end` statements.
- The `begin` statement is named with a unique qualifier.

Behavioral Verilog Generate Case Statement Coding Example

In the following coding example of a `generate case` statement, `generate` controls the type of adder that is instantiated:

```verilog
generate
    case (WIDTH)
    1:
        begin : case1_name
            adder #(WIDTH*8) x1 (a, b, ci, sum_case, c0_case);
        end
    2:
        begin : case2_name
            adder #(WIDTH*4) x2 (a, b, ci, sum_case, c0_case);
        end
    default:
        begin : d_case_name
            adder x3 (a, b, ci, sum_case, c0_case);
        end
end
```
endcase
endgenerate
Chapter 9

XST Mixed Language Support

This chapter (XST Mixed Language Support) describes how to run an XST project that mixes Verilog and VHDL designs. This chapter includes:

- “About Mixed Language Support”
- “Mixed Language Project Files”
- “VHDL and Verilog Boundary Rules in Mixed Language Projects”
- “Port Mapping in Mixed Language Projects”
- “Generics Support in Mixed Language Projects”
- “Library Search Order (LSO) Files in Mixed Language Projects”

About Mixed Language Support

XST supports mixed VHDL and Verilog projects.

- Mixing VHDL and Verilog is restricted to design unit (cell) instantiation only.
  - A VHDL design can instantiate a Verilog module
  - A Verilog design can instantiate a VHDL entity.
  - No other mixing between VHDL and Verilog is not supported.
- In a VHDL design, a restricted subset of VHDL types, generics, and ports is allowed on the boundary to a Verilog module.
- In a Verilog design, a restricted subset of Verilog types, parameters, and ports is allowed on the boundary to a VHDL entity or configuration.
- XST binds VHDL design units to a Verilog module during the Elaboration step.
- Component instantiation based on default binding is used for binding Verilog modules to a VHDL design unit.
- Configuration specification, direct instantiation and component configurations are not supported for a Verilog module instantiation in VHDL.
- VHDL and Verilog project files are unified.
- VHDL and Verilog libraries are logically unified.
- Specification of the work directory for compilation (xsthdpdir), previously available only for VHDL, is now available for Verilog.
- The xhdp.ini mechanism for mapping a logical library name to a physical directory name on the host file system, previously available only for VHDL, is also available for Verilog.
• Mixed language projects accept a search order used for searching unified logical libraries in design units (cells). During elaboration, XST follows this search order for picking and binding a VHDL entity or a Verilog module to the mixed language project.

Mixed Language Project Files

XST uses dedicated mixed language project files to support mixed VHDL and Verilog designs. You can use this mixed language format not only for mixed projects, but also for purely VHDL or Verilog projects.

• If you run XST from Project Navigator, Project Navigator creates the project file. It is always a mixed language project file.

• If you run XST from the command line, you must create the mixed language project file yourself.

To create a mixed language project file at the command line, use the `-ifmt` command line option set to `mixed` or with its value is omitted. You can still use the VHDL and Verilog formats for existing designs. To use the VHDL format, set `-ifmt` to `vhdl`, and to use the Verilog format, set `-ifmt` to `verilog`.

The syntax for invoking a library or any external file in a mixed language project is:

```
language library file_name.ext
```

The following example shows how to invoke libraries in a mixed language project:

```
vhdl work my_vhdl1.vhd
verilog work my_vlg1.v
vhdl my_vhdl_lib my_vhdl2.vhd
verilog my_vlg_lib my_vlg2.v
```

Each line specifies a single Hardware Description Language (HDL) design file:

• The first column specifies whether the HDL file is VHDL or Verilog.

• The second column specifies the logic library where the HDL is compiled. The default logic library is `work`.

• The third column specifies the name of the HDL file.

VHDL and Verilog Boundary Rules in Mixed Language Projects

This section discusses VHDL and Verilog Boundary Rules in Mixed Language Projects, and includes:

• “Instantiating a Verilog Module in a VHDL Design”

• “Instantiating a VHDL Design Unit in a Verilog Design”

The boundary between VHDL and Verilog is enforced at the design unit level. A VHDL design can instantiate a Verilog module. A Verilog design can instantiate a VHDL entity.
Instantiating a Verilog Module in a VHDL Design

To instantiate a Verilog module in your VHDL design:

1. Declare a VHDL component with the same name (respecting case sensitivity) as the Verilog module you want to instantiate. If the Verilog module name is not all lower case, use the `case` property to preserve the case of your Verilog module.
   a. Select `Project Navigator > Process Properties > Synthesis Options > Case > Maintain`, or
   b. Set the `-case` command line option to `maintain` at the command line.
2. Instantiate your Verilog component as if you were instantiating a VHDL component.

Using a VHDL configuration declaration, you could attempt to bind this component to a particular design unit from a particular library. Such binding is not supported. Only default Verilog module binding is supported.

The only Verilog construct that can be instantiated in a VHDL design is a Verilog module. No other Verilog constructs are visible to VHDL code.

During elaboration, all components subject to default binding are regarded as design units with the same name as the corresponding component name. During binding, XST treats a component name as a VHDL design unit name and searches for it in the logical library `work`. If XST finds a VHDL design unit, XST binds it. If XST cannot find a VHDL design unit, it treats the component name as a Verilog module name, and searches for it using a case sensitive search. XST searches for the Verilog module in the user-specified list of unified logical libraries in the user-specified search order. For more information, see “Library Search Order (LSO) Files in Mixed Language Projects.” XST selects the first Verilog module matching the name, and binds it.

Since libraries are unified, a Verilog cell by the same name as that of a VHDL design unit cannot co-exist in the same logical library. A newly compiled cell/unit overrides a previously compiled one.

Instantiating a VHDL Design Unit in a Verilog Design

To instantiate a VHDL entity:

1. Declare a module name with the same as name as the VHDL entity (optionally followed by an architecture name) that you want to instantiate.
2. Perform a normal Verilog instantiation.

The only VHDL construct that can be instantiated in a Verilog design is a VHDL entity. No other VHDL constructs are visible to Verilog code. When you do this, XST uses the entity/architecture pair as the Verilog/VHDL boundary.

XST performs the binding during elaboration. During binding, XST searches for a Verilog module name using the name of the instantiated module in the user-specified list of unified logical libraries in the user-specified order. XST ignores any architecture name specified in the module instantiation. For more information, see “Library Search Order (LSO) Files in Mixed Language Projects.”

If found, XST binds the name. If XST cannot find a Verilog module, it treats the name of the instantiated module as a VHDL entity, and searches for it using a case sensitive search for a VHDL entity. XST searches for the VHDL entity in the user-specified list of unified logical libraries in the user-specified order, assuming that a VHDL design unit was stored with extended identifier. For more information, see “Library Search Order (LSO) Files in Mixed Language Projects.”
Language Projects.” If found, XST binds the name. XST selects the first VHDL entity matching the name, and binds it.

XST has the following limitations when instantiating a VHDL design unit from a Verilog module:

- Use explicit port association. Specify formal and effective port names in the port map.
- All parameters are passed at instantiation, even if they are unchanged.
- The parameter override is named and not ordered. The parameter override occurs through instantiation, and not through defparams.

Correct Use of Parameter Override Coding Example

```vhdl
ff #( .init(2'b01)) ul ( .sel(sel), .din(din), .dout(dout));
```

Correct Use of Parameter Override Coding Example

The following example is not accepted by XST.

```vhdl
ff ul ( .sel(sel), .din(din), .dout(dout));
defparam ul.init = 2'b01;
```

### Port Mapping in Mixed Language Projects

This section discusses Port Mapping in Mixed Language Projects, and includes:

- “VHDL in Verilog Port Mapping”
- “Verilog in VHDL Port Mapping”
- “VHDL in Mixed Language Port Mapping”
- “Verilog in Mixed Language Port Mapping”

#### VHDL in Verilog Port Mapping

For VHDL entities instantiated in Verilog designs, XST supports the following port types:

- in
- out
- inout

XST does not support VHDL buffer and linkage ports.

#### Verilog in VHDL Port Mapping

For Verilog modules instantiated in VHDL designs, XST supports the following port types:

- input
- output
- inout

XST does not support connection to bi-directional pass options in Verilog.

XST does not support unnamed Verilog ports for mixed language boundaries.

Use an equivalent component declaration for connecting to a case sensitive port in a Verilog module. By default, XST assumes Verilog ports are in all lower case.
Generics Support in Mixed Language Projects

VHDL in Mixed Language Port Mapping

XST supports the following VHDL data types for mixed language designs:

- bit
- bit_vector
- std_logic
- std_ulogic
- std_logic_vector
- std_ulogic_vector

Verilog in Mixed Language Port Mapping

XST supports the following Verilog data types for mixed language designs:

- wire
- reg

Generics Support in Mixed Language Projects

XST supports the following VHDL generic types, and their Verilog equivalents for mixed language designs:

- integer
- real
- string
- boolean

Library Search Order (LSO) Files in Mixed Language Projects

This section discusses Library Search Order (LSO) Files in Mixed Language Projects, and includes:

- “About the Library Search Order (LSO) File”
- “Specifying the Library Search Order (LSO) File in Project Navigator”
- “Specifying the Library Search Order (LSO) File in the Command Line”
- “Library Search Order (LSO) Rules”

About the Library Search Order (LSO) File

The Library Search Order (LSO) file specifies the search order that XST uses to link the libraries used in VHDL and Verilog mixed language designs. By default, XST searches the files specified in the project file in the order in which they appear in that file. XST uses the default search order when either the DEFAULT_SEARCH_ORDER keyword is used in the LSO file, or the LSO file is not specified.
Specifying the Library Search Order (LSO) File in Project Navigator

In Project Navigator, the default name for the Library Search Order (LSO) file is project_name.lso. If a project_name.lso file does not already exist, Project Navigator automatically creates one.

If Project Navigator detects an existing project_name.lso file, this file is preserved and used as is. In Project Navigator, the name of the project is the name of the top-level block. In creating a default LSO file, Project Navigator places the DEFAULT_SEARCH_ORDER keyword in the first line of the file.

Specifying the Library Search Order (LSO) File in the Command Line

Library Search Order (LSO) (-lso) specifies the Library Search Order (LSO) file when using XST from the command line. If the -lso option is omitted, XST automatically uses the default library search order without using an LSO file.

Library Search Order (LSO) Rules

When processing a mixed language project, XST obeys the following search order rules, depending on the contents of the Library Search Order (LSO) file:

- “Library Search Order (LSO) Empty”
- “DEFAULT_SEARCH_ORDER Keyword Only”
- “DEFAULT_SEARCH_ORDER Keyword and List of Libraries”
- “List of Libraries Only”
- “DEFAULT_SEARCH_ORDER Keyword and Non-Existent Library Name”

Library Search Order (LSO) Empty

When the Library Search Order (LSO) file is empty, XST:

- Issues a warning stating that the LSO file is empty
- Searches the files specified in the project file using the default library search order
- Updates the LSO file by adding the list of libraries in the order that they appear in the project file.

DEFAULT_SEARCH_ORDER Keyword Only

When the Library Search Order (LSO) file contains only the DEFAULT_SEARCH_ORDER keyword, XST:

- Searches the specified library files in the order in which they appear in the project file
- Updates the LSO file by:
  - Removing the DEFAULT_SEARCH_ORDER keyword
  - Adding the list of libraries to the LSO file in the order in which they appear in the project file
Library Search Order (LSO) File Example One

For a project file, `my_proj.prj`, with the following contents:

```
vhdl    vhlib1  f1.vhd
verilog rtfllib  f1.v
vhdl    vhlib2  f3.vhd
```

and an LSO file, `my_proj.lso`, created by Project Navigator, with the following contents:

```
DEFAULT_SEARCH_ORDER
```

XST uses the following search order:

```
vhlib1
rtfllib
vhlib2
```

After processing, the contents of `my_proj.lso` is:

```
vhlib1
rtfllib
vhlib2
```

DEFAULT_SEARCH_ORDER Keyword and List of Libraries

When the Library Search Order (LSO) file contains the DEFAULT_SEARCH_ORDER keyword, and a list of the libraries, XST:

- Searches the specified library files in the order in which they appear in the project file
- Ignores the list of library files in the LSO file
- Leaves the LSO file unchanged

Library Search Order (LSO) File Example Two

For a project file, `my_proj.prj`, with the following contents:

```
vhdl    vhlib1  f1.vhd
verilog rtfllib  f1.v
vhdl    vhlib2  f3.vhd
```

and an LSO file, `my_proj.lso`, created with the following contents:

```
rtfllib
vhlib2
vhlib1
DEFAULT_SEARCH_ORDER
```

XST uses the following search order:

```
vhlib1
rtfllib
vhlib2
```
After processing, the contents of `my_proj.lso` is:

```plaintext
rtfllib
vhlib2
vhlib1
DEFAULT_SEARCH_ORDER
```

List of Libraries Only

When the Library Search Order (LSO) file contains a list of the libraries without the `DEFAULT_SEARCH_ORDER` keyword, XST:

- Searches the library files in the order in which they appear in the LSO file
- Leaves the LSO file unchanged

Library Search Order (LSO) File Example Three

For a project file, `my_proj.prj`, with the following contents:

```plaintext
vhdl vhlib1 f1.vhd
verilog rtfllib f1.v
vhdl vhlib2 f3.vhd
```

and an LSO file, `my_proj.lso`, created with the following contents:

```plaintext
rtfllib
vhlib2
vhlib1
```

XST uses the following search order:

```plaintext
rtfllib
vhlib2
vhlib1
```

After processing, the contents of `my_proj.lso` is:

```plaintext
rtfllib
vhlib2
vhlib1
```

DEFAULT_SEARCH_ORDER Keyword and Non-Existent Library Name

When the Library Search Order (LSO) file contains a library name that does not exist in the project or INI file, and the LSO file does not contain the `DEFAULT_SEARCH_ORDER` keyword, XST ignores the library.

Library Search Order (LSO) File Example Four

For a project file, `my_proj.prj`, with the following contents:

```plaintext
vhdl vhlib1 f1.vhd
verilog rtfllib f1.v
vhdl vhlib2 f3.vhd
```
and an LSO file, `my_proj.lso`, created with the following contents:

```
personal_lib
rtf1lib
vhlib2
vhlib1
```

XST uses the following search order:

```
rtf1lib
vhlib2
vhlib1
```

After processing, the contents of `my_proj.lso` is:

```
rtf1lib
vhlib2
vhlib1
```
XST Log Files

This chapter (XST Log Files) describes the XST log file. This chapter includes:

- “XST FPGA Log File Contents”
- “Reducing the Size of the XST Log File”
- “Macros in XST Log Files”
- “XST Log File Examples”

XST FPGA Log File Contents

This section discusses XST FPGA log file Contents, and includes:

- “XST FPGA Log File Copyright Statement”
- “XST FPGA Log File Table of Contents”
- “XST FPGA Log File Synthesis Options Summary”
- “XST FPGA Log File HDL Compilation”
- “XST FPGA Log File Design Hierarchy Analyzer”
- “XST FPGA Log File HDL Analysis”
- “XST FPGA Log File HDL Synthesis Report”
- “XST FPGA Log File Advanced HDL Synthesis Report”
- “XST FPGA Log File Low Level Synthesis”
- “XST FPGA Log File Partition Report”
- “XST FPGA Log File Final Report”

XST FPGA Log File Copyright Statement

The XST FPGA log file copyright statement contains:

- ISE™ release number
- Xilinx® notice of copyright.

XST FPGA Log File Table of Contents

The XST FPGA log file table of contents lists the major sections in the log file. Use the table of contents to navigate to different log file sections. These headings are not linked. Use the Find function in your text editor.
XST FPGA Log File Synthesis Options Summary

The XST FPGA log file Synthesis Options Summary contains information relating to:

- Source Parameters
- Target Parameters
- Source Options
- Target Options
- General Options
- Other Options

XST FPGA Log File HDL Compilation

For information on HDL Compilation, see “XST FPGA Log File HDL Analysis.”

XST FPGA Log File Design Hierarchy Analyzer

For information on Design Hierarchy Analyzer, see “XST FPGA Log File HDL Analysis.”

XST FPGA Log File HDL Analysis

During HDL Compilation, Design Hierarchy Analyzer, and HDL Analysis, XST:

- Parses and analyzes VHDL and Verilog files
- Recognizes the design hierarchy
- Gives the names of the libraries into which they are compiled

During this step, XST may report potential mismatches between synthesis and simulation results, potential multi-sources, and other issues.

XST FPGA Log File HDL Synthesis Report

During HDL Synthesis, XST tries to recognize as many basic macros as possible to create a technology specific implementation. This is done on a block by block basis. At the end of this step, XST issues the HDL Synthesis Report. For more information about the processing of each macro and the corresponding messages issued during synthesis, see “XST HDL Coding Techniques.”

XST FPGA Log File Advanced HDL Synthesis Report

XST performs advanced macro recognition and inference. In this step, XST:

- Recognizes, for example, dynamic shift registers
- Implements pipelined multipliers
- Codes state machines

The Advanced HDL Synthesis Report contains a summary of recognized macros in the overall design, sorted by macro type.
XST FPGA Log File Contents

XST FPGA Log File Low Level Synthesis

XST reports the potential removal of, for example, equivalent flip-flops and register replication. For more information, see “FPGA Optimization Log File.”

XST FPGA Log File Partition Report

If the design is partitioned, the XST FPGA log file Partition Report contains information detailing the design partitions.

XST FPGA Log File Final Report

The XST FPGA log file Final Report includes:

- Final Results, including
  - RTL Top Level Output File Name (for example, stopwatch.ngr)
  - Top Level Output File Name (for example, stopwatch)
  - Output Format (for example, NGC)
  - Optimization Goal (for example, Speed)
  - Whether the Keep Hierarchy constraint is used (for example, No)
- Cell usage
  Cell usage reports on, for example, the number and type of BELS, Clock Buffers, and IO Buffers.
- Device Utilization Summary
  The Device Utilization Summary estimates the number of slices, and gives, for example, the number of flip-flops, IOBs, and BRAMS. The Device Utilization Summary closely approximates the report produced by MAP.
- Partition Resource Summary
  The Partition Resource Summary estimates the number of slices, and gives, for example, the number of flip-flops, IOBs, and BRAMS for each partition. The Partition Resource Summary closely resembles the report produced by MAP.
- Timing Report
  At the end of synthesis, XST reports the timing information for the design. The Timing Report shows the information for all four possible domains of a netlist:
  - register to register
  - input to register
  - register to outpad
  - inpad to outpad
  For an example, see the Timing Report section in “XST FPGA Log File Example.” For more information, see “FPGA Optimization Log File.”
- Encrypted Modules
  If a design contains encrypted modules, XST hides the information about these modules.
Reducing the Size of the XST Log File

This section discusses Reducing the Size of the XST log file, and includes:

- “Use Message Filtering”
- “Use Quiet Mode”
- “Use Silent Mode”
- “Hide Specific Messages”

Use Message Filtering

When running XST from Project Navigator, use the Message Filtering wizard to select specific messages to filter out of the log file. For more information, see Using the Message Filters in the ISE™ Help.

Use Quiet Mode

Quiet Mode limits the number of messages printed to the computer screen (stdout). To invoke Quiet Mode, set the -intstyle command line option to either of the following:

- ise
  Formats messages for ISE
- xflow
  Formats messages for XFLOW

Normally, XST prints the entire log to stdout. In Quiet Mode, XST does not print the following portions of the log to stdout:

- Copyright Message
- Table of Contents
- Synthesis Options Summary
- The following portions of the Final Report
  ♦ Final Results header for CPLD devices
  ♦ Final Results section for FPGA devices
  ♦ A note in the Timing Report stating that the timing numbers are only a synthesis estimate.
  ♦ Timing Detail
  ♦ CPU (XST run time)
  ♦ Memory usage

The following sections are still available for FPGA devices:

- Device Utilization Summary
- Clock Information
- Timing Summary
Use Silent Mode

Silent Mode prevents any messages from being sent to the computer screen (`stdout`), although XST continues to generate the entire log file. To invoke Silent Mode, set the `-intstyle` command line option to `silent`.

Hide Specific Messages

To hide specific messages at the HDL or Low Level Synthesis steps, set the `XIL_XST_HIDEMESSAGES` environment variable to one of the values shown in Table 10-1, “XIL_XST_HIDEMESSAGES Environment Variable Values.”

<table>
<thead>
<tr>
<th>Value</th>
<th>Meaning</th>
</tr>
</thead>
<tbody>
<tr>
<td><code>none</code> (default)</td>
<td>Maximum verbosity. All messages are printed out.</td>
</tr>
<tr>
<td><code>hdl_level</code></td>
<td>Reduce verbosity during VHDL or Verilog Analysis and HDL Advanced Synthesis.</td>
</tr>
<tr>
<td><code>low_level</code></td>
<td>Reduce verbosity during Low-level Synthesis.</td>
</tr>
<tr>
<td><code>hdl_and_low_levels</code></td>
<td>Reduce verbosity at all stages.</td>
</tr>
</tbody>
</table>

Messages Hidden When Value is Set to `hdl_level` and `hdl_and_low_levels`

The following messages are hidden when the value of the `XIL_XST_HIDEMESSAGES` environment variable is set to `hdl_level` and `hdl_and_low_levels`:

- WARNING:HDLCompilers:38 - `design.v` line 5 Macro 'my_macro' redefined
  
  **Note:** This message is issued by the Verilog compiler only.
- WARNING:Xst:916 - `design.vhd` line 5: Delay is ignored for synthesis.
- WARNING:Xst:766 - `design.vhd` line 5: Generating a Black Box for component `comp`.
- Instantiating component `comp` from Library `lib`.
- Set user-defined property "LOC = X1Y1" for instance `inst` in unit `block`.
- Set user-defined property "RLOC = X1Y1" for instance `inst` in unit `block`.
- Set user-defined property "INIT = 1" for instance `inst` in unit `block`.
- Register `reg1` equivalent to `reg2` has been removed.

Messages Hidden When Value is Set to `low_level` and `hdl_and_low_levels`

The following messages are hidden when the value of the `XIL_XST_HIDEMESSAGES` environment variable is set to `low_level` and `hdl_and_low_levels`:

- WARNING:Xst:382 - Register `reg1` is equivalent to `reg2`.
- Register `reg1` equivalent to `reg2` has been removed.
Macros in XST Log Files

XST log files contain detailed information about the set of macros and associated signals inferred by XST from the VHDL or Verilog source on a block by block basis.

Macro inference is done in two steps:

1. HDL Synthesis
   XST recognizes as many simple macro blocks as possible, such as adders, subtractors, and registers.

2. Advanced HDL Synthesis
   XST does additional macro processing by improving the macros (for example, pipelining of multipliers) recognized at the HDL synthesis step, or by creating the new, more complex ones, such as dynamic shift registers. The Macro Recognition report at the Advanced HDL Synthesis step is formatted the same as the corresponding report at the HDL Synthesis step.

XST gives overall statistics of recognized macros twice:
- After the HDL Synthesis step
- After the Advanced HDL Synthesis step

XST no longer lists statistics of preserved macros in the final report.

XST Log File Examples

This section gives the following XST log file examples:
- “Recognized Macros XST Log File Example”
- “Additional Macro Processing XST Log File Example”
- “XST FPGA Log File Example”
- “XST CPLD Log File Example”

Recognized Macros XST Log File Example

The following log file example shows the set of recognized macros on a block by block basis, as well as the overall macro statistics after this step.

```plaintext
... Synthesizing Unit <decode>.
Related source file is "decode.vhd".
Found 16x10-bit ROM for signal <one_hot>.
Summary:

* HDL Synthesis *
```

- WARNING:Xst:1710 - FF/Latch reg (without init value) is constant in block block.
- WARNING:Xst 1293 - FF/Latch reg is constant in block block.
- WARNING:Xst:1291 - FF/Latch reg is unconnected in block block.
- WARNING:Xst:1426 - The value init of the FF/Latch reg hinders the constant cleaning in the block block. You could achieve better results by setting this init to value.
inferred 1 ROM(s).
Unit <decode> synthesized.

Synthesizing Unit <statmach>.
Related source file is "statmach.vhd".
Found finite state machine <FSM_0> for signal <current_state>.

| States | 6 |
|----------------------|
| Transitions | 11 |
| Inputs | 1 |
| Outputs | 2 |
| Clock | CLK (rising_edge) |
| Reset | RESET (positive) |
| Reset type | asynchronous |
| Reset State | clear |
| Power Up State | clear |
| Encoding | automatic |
| Implementation | LUT |

Summary:
inferred 1 Finite State Machine(s).
Unit <statmach> synthesized.

HDL Synthesis Report
Macro Statistics
# ROMs : 3
16x10-bit ROM : 1
16x7-bit ROM : 2
# Counters : 2
4-bit up counter : 2

Additional Macro Processing XST Log File Example
The following XST FPGA log file example shows the additional macro processing done during the Advanced HDL Synthesis step and the overall macro statistics after this step.

Analyzing FSM <FSM_0> for best encoding.
Optimizing FSM <MACHINE/current_state/FSM_0> on signal <current_state[1:3]> with gray encoding.

<table>
<thead>
<tr>
<th>State</th>
<th>Encoding</th>
</tr>
</thead>
<tbody>
<tr>
<td>clear</td>
<td>000</td>
</tr>
<tr>
<td>zero</td>
<td>001</td>
</tr>
<tr>
<td>start</td>
<td>011</td>
</tr>
<tr>
<td>counting</td>
<td>010</td>
</tr>
<tr>
<td>stop</td>
<td>110</td>
</tr>
<tr>
<td>stopped</td>
<td>111</td>
</tr>
</tbody>
</table>
Advanced HDL Synthesis Report

Macro Statistics
# FSMs : 1
# ROMs : 3
16x10-bit ROM : 1
16x7-bit ROM : 2
# Counters : 2
4-bit up counter : 2
# Registers : 3
Flip-Flops/Latches : 3

XST FPGA Log File Example

The following is an example of an XST log file for FPGA synthesis.

Release 10.1 - xst K.31 (nt64)
Copyright (c) 1995-2008 Xilinx, Inc. All rights reserved.

TABLE OF CONTENTS
1) Synthesis Options Summary
2) HDL Compilation
3) Design Hierarchy Analysis
4) HDL Analysis
5) HDL Synthesis
5.1) HDL Synthesis Report
6) Advanced HDL Synthesis
6.1) Advanced HDL Synthesis Report
7) Low Level Synthesis
8) Partition Report
9) Final Report
9.1) Device utilization summary
9.2) Partition Resource Summary
9.3) TIMING REPORT

* Synthesis Options Summary *

--- Source Parameters
Input File Name : "stopwatch.prj"
Input Format : mixed
Ignore Synthesis Constraint File : NO

--- Target Parameters
Output File Name : "stopwatch"
Output Format : NGC
Target Device : xc4vlx15-12-sf363

--- Source Options
Top Module Name : stopwatch
Automatic FSM Extraction : YES
FSM Encoding Algorithm : Auto
Safe Implementation : No
FSM Style : lut
RAM Extraction : Yes
RAM Style : Auto
ROM Extraction : Yes
Mux Style : Auto
Decoder Extraction : YES
Priority Encoder Extraction : YES
Shift Register Extraction : YES
Logical Shifter Extraction : YES
XOR Collapsing : YES
ROM Style : Auto
Mux Extraction : YES
Resource Sharing : YES
Asynchronous To Synchronous : NO
Use DSP Block : auto
Automatic Register Balancing : No

---- Target Options
Add IO Buffers : YES
Global Maximum Fanout : 500
Add Generic Clock Buffer (BUFG) : 32
Number of Regional Clock Buffers : 16
Register Duplication : YES
Slice Packing : YES
Optimize Instantiated Primitives : NO
Use Clock Enable : Auto
Use Synchronous Set : Auto
Use Synchronous Reset : Auto
Pack IO Registers into IOBs : auto
Equivalent register Removal : YES

---- General Options
Optimization Goal : Speed
Optimization Effort : 1
Power Reduction : NO
Library Search Order : stopwatch.lso
Keep Hierarchy : NO
Netlist Hierarchy : as_optimized
RTL Output : Yes
Global Optimization : AllClockNets
Read Cores : YES
Write Timing Constraints : NO
Cross Clock Analysis : NO
Hierarchy Separator : /
Bus Delimiter : <>
Case Specifier : maintain
Slice Utilization Ratio : 100
BRAM Utilization Ratio : 100
DSP48 Utilization Ratio : 100
Verilog 2001 : YES
Auto BRAM Packing : NO
Slice Utilization Ratio Delta : 5

==========================================================================
*                          HDL Compilation                              *
==========================================================================
Chapter 10: XST Log Files

Compiling verilog file "smallcntr.v" in library work
Compiling verilog file "statmach.v" in library work
Module <smallcntr> compiled
Compiling verilog file "hex2led.v" in library work
Module <statmach> compiled
Compiling verilog file "decode.v" in library work
Module <hex2led> compiled
Compiling verilog file "cnt60.v" in library work
Module <decode> compiled
Compiling verilog file "stopwatch.v" in library work
Module <cnt60> compiled
Module <stopwatch> compiled
No errors in compilation
Analysis of file "stopwatch.prj" succeeded.

Compiling vhdl file "C:/xst/watchver/tenths.vhd" in Library work.
Entity <tenths> compiled.
Entity <tenths> (Architecture <tenths_a>) compiled.
Compiling vhdl file "C:/xst/watchver/dcm1.vhd" in Library work.
Entity <dcm1> compiled.
Entity <dcm1> (Architecture <BEHAVIORAL>) compiled.

=========================================================================
*                     Design Hierarchy Analysis                         *
=========================================================================
Analyzing hierarchy for module <stopwatch> in library <work>.
Analyzing hierarchy for entity <dcm1> in library <work> (architecture <BEHAVIORAL>).
Analyzing hierarchy for module <statmach> in library <work> with parameters.
clear = "0000001"
counting = "001000"
start = "000100"
stop = "010000"
stopped = "100000"
zero = "000010"

Analyzing hierarchy for module <decode> in library <work>.
Analyzing hierarchy for module <cnt60> in library <work>.
Analyzing hierarchy for module <hex2led> in library <work>.
Analyzing hierarchy for module <smallcntr> in library <work>.

=========================================================================
*                            HDL Analysis                               *
=========================================================================
Analyzing top module <stopwatch>.
Module <stopwatch> is correct for synthesis.
Analyzing Entity <dcm1> in library <work> (Architecture <BEHAVIORAL>).
Set user-defined property "CAPACITANCE = DONT_CARE" for instance <CLKN_IBUFG_INST> in unit <dcm1>.
Set user-defined property "IBUF_DELAY_VALUE = 0" for instance <CLKN_IBUFG_INST> in unit <dcm1>.
Set user-defined property "IOSTANDARD = DEFAULT" for instance <CLKN_IBUFG_INST> in unit <dcm1>.
Set user-defined property "CLKDV_DIVIDE = 2.0000000000000000" for instance <DCM_INST> in unit <dcm1>.
Set user-defined property "CLKFX_DIVIDE = 1" for instance <DCM_INST> in unit <dcm1>.
Set user-defined property "CLKFX_MULTIPLY = 4" for instance <DCM_INST> in unit <dcm1>.
Set user-defined property "CLKIN_DIVIDE_BY_2 = FALSE" for instance <DCM_INST> in unit <dcm1>.
Set user-defined property "CLKIN_PERIOD = 20.0000000000000000" for instance <DCM_INST> in unit <dcm1>.
Set user-defined property "CLKOUT_PHASE_SHIFT = NONE" for instance <DCM_INST> in unit <dcm1>.
Set user-defined property "CLK_FEEDBACK = 1X" for instance <DCM_INST> in unit <dcm1>.
Set user-defined property "DESKEW_ADJUST = SYSTEM_SYNCHRONOUS" for instance <DCM_INST> in unit <dcm1>.
Set user-defined property "DFS_FREQUENCY_MODE = LOW" for instance <DCM_INST> in unit <dcm1>.
Set user-defined property "DLL_FREQUENCY_MODE = LOW" for instance <DCM_INST> in unit <dcm1>.
Set user-defined property "DSS_MODE = NONE" for instance <DCM_INST> in unit <dcm1>.
Set user-defined property "DUTY_CYCLE_CORRECTION = TRUE" for instance <DCM_INST> in unit <dcm1>.
Set user-defined property "FACTORY_JF = C080" for instance <DCM_INST> in unit <dcm1>.
Set user-defined property "PHASE_SHIFT = 0" for instance <DCM_INST> in unit <dcm1>.
Set user-defined property "SIM_MODE = SAFE" for instance <DCM_INST> in unit <dcm1>.
Set user-defined property "STARTUP_WAIT = TRUE" for instance <DCM_INST> in unit <dcm1>.
Entity <dcm1> analyzed. Unit <dcm1> generated.

Analyzing module <statmach> in library <work>.
clear = 6'b000001
counting = 6'b001000
start = 6'b000100
stop = 6'b010000
stopped = 6'b100000
zero = 6'b000010
Module <statmach> is correct for synthesis.

Analyzing module <decode> in library <work>.
Module <decode> is correct for synthesis.

Analyzing module <cnt60> in library <work>.
Module <cnt60> is correct for synthesis.

Analyzing module <smallcntr> in library <work>.
Module <smallcntr> is correct for synthesis.

Analyzing module <hex2led> in library <work>.
Module <hex2led> is correct for synthesis.

=========================================================================  
*                         HDL Synthesis                               *
=========================================================================  
Performing bidirectional port resolution...

Synthesizing Unit <statmach>.
Related source file is "statmach.v".
Found finite state machine <FSM_0> for signal <current_state>.

| States | 6 |
Chapter 10: XST Log Files

| Transitions | 15 |
| Inputs      | 2  |
| Outputs     | 2  |
| Clock       | CLK (rising_edge) |
| Reset       | RESET (positive) |
| Reset type  | asynchronous |
| Reset State | 000001 |
| Encoding    | automatic |
| Implementation | LUT |

---

Found 1-bit register for signal <CLKEN>.
Found 1-bit register for signal <RST>.

Summary:
- inferred 1 Finite State Machine(s).
- inferred 2 D-type flip-flop(s).

Unit <statmach> synthesized.

Synthesizing Unit <decode>.
- Related source file is "decode.v".
- Found 16x10-bit ROM for signal <ONE_HOT>.

Summary:
- inferred 1 ROM(s).

Unit <decode> synthesized.

Synthesizing Unit <hex2led>.
- Related source file is "hex2led.v".
- Found 16x7-bit ROM for signal <LED>.

Summary:
- inferred 1 ROM(s).

Unit <hex2led> synthesized.

Synthesizing Unit <smallcntr>.
- Related source file is "smallcntr.v".
- Found 4-bit up counter for signal <QOUT>.

Summary:
- inferred 1 Counter(s).

Unit <smallcntr> synthesized.

Synthesizing Unit <dcml>.
- Related source file is "C:/xst/watchver/dcml.vhd".

Unit <dcml> synthesized.

Synthesizing Unit <cnt60>.
- Related source file is "cnt60.v".

Unit <cnt60> synthesized.

Synthesizing Unit <stopwatch>.
- Related source file is "stopwatch.v".

Unit <stopwatch> synthesized.

========================================================================
HDL Synthesis Report
Macro Statistics

# ROMs : 3
16x10-bit ROM : 1
16x7-bit ROM : 2
# Counters : 2
4-bit up counter : 2
# Registers : 2
1-bit register : 2

=========================================================================

* Advanced HDL Synthesis *

=========================================================================

Analyzing FSM <FSM_0> for best encoding.
Optimizing FSM <MACHINE/current_state/FSM> on signal <current_state[1:3]> with sequential encoding.

<table>
<thead>
<tr>
<th>State</th>
<th>Encoding</th>
</tr>
</thead>
<tbody>
<tr>
<td>000001</td>
<td>000</td>
</tr>
<tr>
<td>000010</td>
<td>001</td>
</tr>
<tr>
<td>000100</td>
<td>010</td>
</tr>
<tr>
<td>001000</td>
<td>011</td>
</tr>
<tr>
<td>010000</td>
<td>100</td>
</tr>
<tr>
<td>100000</td>
<td>101</td>
</tr>
</tbody>
</table>

Loading device for application Rf_Device from file ‘4vlx15.nph’ in environment C:\xilinx.
Executing edif2ngd -noa "tenths.edn" "tenths.ngo"
Release 10.1 - edif2ngd K.31 (nt64)
Copyright (c) 1995-2008 Xilinx, Inc. All rights reserved.
INFO:NgdBuild - Release 10.1 edif2ngd K.31 (nt64)
INFO:NgdBuild - Copyright (c) 1995-2008 Xilinx, Inc. All rights reserved.
Writing module to "tenths.ngo"...
Reading core <tenths_c_counter_binary_v8_0_xst_1.ngc>.
Loading core <tenths_c_counter_binary_v8_0_xst_1> for timing and area information for instance <BU2>.
Loading core <tenths> for timing and area information for instance <xcounter>.

=========================================================================

Advanced HDL Synthesis Report

Macro Statistics

# ROMs : 3
16x10-bit ROM : 1
16x7-bit ROM : 2
# Counters : 2
4-bit up counter : 2
# Registers : 5
Flip-Flops : 5

=========================================================================

* Low Level Synthesis *

=========================================================================
Chapter 10: XST Log Files

Optimizing unit <stopwatch> ...

Mapping all equations...
Building and optimizing final netlist ...
Found area constraint ratio of 100 (+ 5) on block stopwatch, actual ratio is 0.
Number of LUT replicated for flop-pair packing : 0

Final Macro Processing ...

=================================================================================================
Final Register Report

Macro Statistics
# Registers : 13
Flip-Flops : 13

=================================================================================================

*                           Partition Report                             *

Partition Implementation Status

No Partitions were found in this design.

=================================================================================================

*                            Final Report                               *

Final Results
RTL Top Level Output File Name : stopwatch.ngr
Top Level Output File Name : stopwatch
Output Format : NGC
Optimization Goal : Speed
Keep Hierarchy : NO

Design Statistics
# IOs : 27

Cell Usage :
# BELS : 70
# GND : 2
# INV : 1
# LUT1 : 3
# LUT2 : 1
# LUT2_L : 1
# LUT3 : 8
# LUT3_D : 1
# LUT3_L : 1
# LUT4 : 37
# LUT4_D : 1
# LUT4_L : 4
# MUXCY : 3
# MUXF5 : 2
# VCC : 1
# XORCY : 4
# FlipFlops/Latches : 17
#      FDC           : 13
#      FDCE          : 4
# Clock Buffers    : 1
#      BUFG         : 1
# IO Buffers       : 27
#      IBUF         : 2
#      IBUFG        : 1
#      OBUF         : 24
# DCM_ADVs         : 1
#      DCM_ADV      : 1

Device utilization summary:
----------------------------
Selected Device : 4vlx15sf363-12

Number of Slices: 32 out of 6144 0%
Number of Slice Flip Flops: 17 out of 12288 0%
Number of 4 input LUTs: 58 out of 12288 0%
Number of IOs: 27
Number of bonded IOBs: 27 out of 240 11%
Number of GCLKs: 1 out of 32 3%
Number of DCM_ADVs: 1 out of 4 25%

Partition Resource Summary:
----------------------------
No Partitions were found in this design.

TIMING REPORT
NOTE: THESE TIMING NUMBERS ARE ONLY A SYNTHESIS ESTIMATE.
FOR ACCURATE TIMING INFORMATION PLEASE REFER TO THE TRACE REPORT
GENERATED AFTER PLACE-and-ROUTE.

Clock Information:
--------------------
Clock Signal | Clock buffer(FF name) | Load |
------------ | --------------------- | ---- |
CLK         | Inst_dcm1/DCM_INST:CLK0 | 17    |

Asynchronous Control Signals Information:
------------------------------------------
Control Signal | Buffer (FF name) | Load |
--------------- | ---------------- | ---- |
MACHINE/RST(MACHINE/RST:Q) | NONE(sixty/lsbcount/QOUT_1) | 8 |
RESET         | IBUF             | 5   |
sixty/msbclr(sixty/msbclr_f5:O) | NONE(sixty/msbcount/QOUT_0) | 4 |
Timing Summary:
------------------
Speed Grade: -12

Minimum period: 2.282ns (Maximum Frequency: 438.212MHz)
Minimum input arrival time before clock: 1.655ns
Maximum output required time after clock: 4.617ns
Maximum combinational path delay: No path found

Timing Detail:
------------
All values displayed in nanoseconds (ns)

========================================================================
Timing constraint: Default period analysis for Clock ‘CLK’
Clock period: 2.282ns (frequency: 438.212MHz)
Total number of paths / destination ports: 134 / 21
========================================================================

Delay: 2.282ns (Levels of Logic = 4)
Source: xcounter/BU2/U0/q_i_1 (FF)
Destination: sixty/msbcount/QOUT_1 (FF)
Source Clock: CLK rising
Destination Clock: CLK rising

Data Path: xcounter/BU2/U0/q_i_1 to sixty/msbcount/QOUT_1

Gate                   Net
Cell:in->out fanout  Delay  Delay  Logical Name (Net Name)
----------------------------------------  ------------
FDCE:C->Q            12  0.272  0.672  U0/q_i_1 (q(1))
LUT4:I0->O           11  0.147  0.492  U0/thresh0_i_cmp_eq00001 (thresh0)
end scope: ‘BU2’
end scope: ‘xcounter’
LUT4_D:I3->O         1   0.147  0.388  sixty/msbce (sixty/msbce)
LUT3:I2->O           1   0.147  0.000  sixty/msbcount/QOUT_1_rstpot
(sixty/msbcount/QOUT_1_rstpot)
FDC:D                     0.017          sixty/msbcount/QOUT_1
----------------------------------------  ------------
Total                      2.282ns (0.730ns logic, 1.552ns route)
(32.0% logic, 68.0% route)
========================================================================

Timing constraint: Default OFFSET IN BEFORE for Clock ‘CLK’
Total number of paths / destination ports: 4 / 3
========================================================================

Offset: 1.655ns (Levels of Logic = 3)
Source: STRTSTOP (PAD)
Destination: MACHINE/current_state_FSM_FFd3 (FF)
Destination Clock: CLK rising

Data Path: STRTSTOP to MACHINE/current_state_FSM_FFd3

Cell:in->out Gate Net
Cell:in->out fanout Delay Delay Logical Name (Net Name)
----------------------------------------  ------------
IBUF:I->O           4   0.754  0.446  STRTSTOP_IBUF (STRTSTOP_IBUF)
LUT4:I2->O           1   0.147  0.000  MACHINE/current_state_FSM_FFd3-In_F (N48)
MUXF5:I0->O          1   0.291  0.000  MACHINE/current_state_FSM_FFd3-In
(MACHINE/current_state_FSM_FFd3-In)
FDC:D                     0.017          MACHINE/current_state_FSM_FFd3
XST Log File Examples

Total                      1.655ns (1.209ns logic, 0.446ns route) (73.0% logic, 27.0% route)

Timing constraint: Default OFFSET OUT AFTER for Clock ‘CLK’
Total number of paths / destination ports: 96 / 24

Offset:  4.617ns (Levels of Logic = 2)
Source: sixty/lsbc/OUT_1 (FF)
Destination: ONESOUT<6> (PAD)
Source Clock: CLK rising

Data Path: sixty/lsbc/OUT_1 to ONESOUT<6>

<table>
<thead>
<tr>
<th>Cell:in-&gt;out</th>
<th>fanout</th>
<th>Delay</th>
<th>Delay</th>
<th>Logical Name (Net Name)</th>
</tr>
</thead>
<tbody>
<tr>
<td>FDC:C-&gt;Q</td>
<td>13</td>
<td>0.272</td>
<td>0.677</td>
<td>sixty/lsbc/OUT_1 (sixty/lsbc/OUT_1)</td>
</tr>
<tr>
<td>LUT4:I0-&gt;O</td>
<td>1</td>
<td>0.147</td>
<td>0.266</td>
<td>lsbled/Mrom_LED21 (lsbled/Mrom_LED2)</td>
</tr>
<tr>
<td>OBUF:I-&gt;O</td>
<td>3.255</td>
<td></td>
<td></td>
<td>ONESOUT_2_OBUF (ONESOUT&lt;2&gt;)</td>
</tr>
</tbody>
</table>

Total                      4.617ns (3.674ns logic, 0.943ns route) (79.6% logic, 20.4% route)

Total REAL time to Xst completion: 20.00 secs
Total CPU time to Xst completion: 19.53 secs

Total memory usage is 333688 kilobytes

Number of errors : 0 (0 filtered)
Number of warnings : 0 (0 filtered)
Number of infos : 1 (0 filtered)

XST CPLD Log File Example
The following is an example of an XST log file for CPLD synthesis.

Release 10.1 - xst K.31 (nt64)
Copyright (c) 1995-2008 Xilinx, Inc. All rights reserved.

TABLE OF CONTENTS
1) Synthesis Options Summary
2) HDL Compilation
3) Design Hierarchy Analysis
4) HDL Analysis
5) HDL Synthesis
5.1) HDL Synthesis Report
6) Advanced HDL Synthesis
6.1) Advanced HDL Synthesis Report
7) Low Level Synthesis
8) Partition Report
## Final Report

### Synthesis Options Summary

<table>
<thead>
<tr>
<th>Source Parameters</th>
<th>Target Parameters</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input File Name</td>
<td>Output File Name</td>
</tr>
<tr>
<td>Input Format</td>
<td>Output Format</td>
</tr>
<tr>
<td>Ignore Synthesis Constraint File</td>
<td>Target Device</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Source Options</th>
<th>Target Options</th>
</tr>
</thead>
<tbody>
<tr>
<td>Top Module Name</td>
<td>Add IO Buffers</td>
</tr>
<tr>
<td>Automatic FSM Extraction</td>
<td>MACRO Preserve</td>
</tr>
<tr>
<td>FSM Encoding Algorithm</td>
<td>XOR Preserve</td>
</tr>
<tr>
<td>Safe Implementation</td>
<td>Equivalent register Removal</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>General Options</th>
</tr>
</thead>
<tbody>
<tr>
<td>Optimization Goal</td>
</tr>
<tr>
<td>Optimization Effort</td>
</tr>
<tr>
<td>Library Search Order</td>
</tr>
<tr>
<td>Keep Hierarchy</td>
</tr>
<tr>
<td>Netlist Hierarchy</td>
</tr>
<tr>
<td>RTL Output</td>
</tr>
<tr>
<td>Hierarchy Separator</td>
</tr>
<tr>
<td>Bus Delimiter</td>
</tr>
<tr>
<td>Case Specifier</td>
</tr>
<tr>
<td>Verilog 2001</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Other Options</th>
</tr>
</thead>
<tbody>
<tr>
<td>Clock Enable</td>
</tr>
<tr>
<td>wysiwyg</td>
</tr>
</tbody>
</table>

### HDL Compilation

- Compiling verilog file "smallcntr.v" in library work
- Compiling verilog file "tenths.v" in library work
- Module <smallcntr> compiled
- Compiling verilog file "statmach.v" in library work
- Module <tenths> compiled
- Compiling verilog file "hex2led.v" in library work
- Module <statmach> compiled
- Compiling verilog file "decode.v" in library work
Module <hex2led> compiled
Compiling verilog file "cnt60.v" in library work
Module <decode> compiled
Compiling verilog file "stopwatch.v" in library work
Module <cnt60> compiled
Module <stopwatch> compiled
No errors in compilation
Analysis of file <*> succeeded.

========================================================================= *
Design Hierarchy Analysis *
=========================================================================
Analyzing hierarchy for module <stopwatch> in library <work>.
Analyzing hierarchy for module <statmach> in library <work> with parameters.
    clear = "000001"
    counting = "001000"
    start = "000100"
    stop = "010000"
    stopped = "100000"
    zero = "000010"
Analyzing hierarchy for module <tenths> in library <work>.
Analyzing hierarchy for module <decode> in library <work>.
Analyzing hierarchy for module <cnt60> in library <work>.
Analyzing hierarchy for module <smallcntr> in library <work>.

========================================================================= *
HDL Analysis *
=========================================================================
Analyzing top module <stopwatch>.
Module <stopwatch> is correct for synthesis.
Analyzing module <statmach> in library <work>.
    clear = 6'b000001
    counting = 6'b001000
    start = 6'b000100
    stop = 6'b010000
    stopped = 6'b100000
    zero = 6'b000010
Module <statmach> is correct for synthesis.
Analyzing module <tenths> in library <work>.
Module <tenths> is correct for synthesis.
Analyzing module <decode> in library <work>.
Module <decode> is correct for synthesis.
Analyzing module <cnt60> in library <work>.
Module <cnt60> is correct for synthesis.
Analyzing module <smallcntr> in library <work>. 
Module `<smallcntr>` is correct for synthesis.

Analyzing module `<hex2led>` in library `<work>`. Module `<hex2led>` is correct for synthesis.

```
# HDL Synthesis

Performing bidirectional port resolution...

Synthesizing Unit `<statmach>`.
Related source file is "statmach.v".
Found finite state machine `<FSM_0>` for signal `<current_state>`.

| States | 6 |
| Transitions | 15 |
| Inputs | 2 |
| Outputs | 2 |
| Clock | CLK (rising_edge) |
| Reset | RESET (positive) |
| Reset type | asynchronous |
| Reset State | 000001 |
| Encoding | automatic |
| Implementation | automatic |

Found 1-bit register for signal `<CLKEN>`.
Found 1-bit register for signal `<RST>`.
Summary:
inferred 1 Finite State Machine(s).
inferred 2 D-type flip-flop(s).
Unit `<statmach>` synthesized.

Synthesizing Unit `<tenths>`.
Related source file is "tenths.v".
Found 4-bit up counter for signal `<Q>`.
Summary:
inferred 1 Counter(s).
Unit `<tenths>` synthesized.

Synthesizing Unit `<decode>`.
Related source file is "decode.v".
Found 16x10-bit ROM for signal `<ONE_HOT>`.
Summary:
inferred 1 ROM(s).
Unit `<decode>` synthesized.

Synthesizing Unit `<hex2led>`.
Related source file is "hex2led.v".
Found 16x7-bit ROM for signal `<LED>`.
Summary:
inferred 1 ROM(s).
Unit `<hex2led>` synthesized.
Synthesizing Unit <smallcntr>.
   Related source file is "smallcntr.v".
   Found 4-bit up counter for signal <QOUT>.
   Summary:
      inferred  1 Counter(s).
Unit <smallcntr> synthesized.

Synthesizing Unit <cnt60>.
   Related source file is "cnt60.v".
Unit <cnt60> synthesized.

Synthesizing Unit <stopwatch>.
   Related source file is "stopwatch.v".
   Found 1-bit register for signal <strtstopinv>.
   Summary:
      inferred  1 D-type flip-flop(s).
Unit <stopwatch> synthesized.

========================================================================
HDL Synthesis Report

Macro Statistics
# ROMs                                                 : 3
16x10-bit ROM                                         : 1
16x7-bit ROM                                          : 2
# Counters                                             : 3
4-bit up counter                                      : 3
# Registers                                            : 3
1-bit register                                        : 3

========================================================================

*                       Advanced HDL Synthesis                          *
========================================================================

Analyzing FSM <FSM_0> for best encoding.
Optimizing FSM <MACHINE/current_state/FSM> on signal <current_state[1:3]> with sequential encoding.

State | Encoding
-------|--------
000001 | 000
000010 | 001
000100 | 010
001000 | 011
010000 | 100
100000 | 101

========================================================================
Advanced HDL Synthesis Report

Macro Statistics
# ROMs                                                 : 3
16x10-bit ROM                                         : 1
Chapter 10: XST Log Files

16x7-bit ROM : 2
# Counters : 3
4-bit up counter : 3
# Registers : 6
Flip-Flops : 6

=========================================================================
*                         Low Level Synthesis                           *
=========================================================================
Optimizing unit <stopwatch> ...
Optimizing unit <statmach> ...
Optimizing unit <decode> ...
Optimizing unit <hex2led> ...
Optimizing unit <tenths> ...
Optimizing unit <smallcntr> ...
Optimizing unit <cnt60> ...

=========================================================================
*                           Partition Report                           *
=========================================================================
Partition Implementation Status
-----------------------------
No Partitions were found in this design.
-----------------------------

=========================================================================
*                          Final Report                              *
=========================================================================
Final Results
RTL Top Level Output File Name : stopwatch.ngr
Top Level Output File Name : stopwatch
Output Format : NGC
Optimization Goal : Speed
Keep Hierarchy : YES
Target Technology : CoolRunner2 CPLDs
Macro Preserve : YES
XOR Preserve : YES
Clock Enable : YES
wysiwyg : NO

Design Statistics
# IOs : 28

Cell Usage :
# BELS : 413
# AND2 : 120
# AND3 : 10
## XST Log File Examples

```
#      AND4                        : 6
#      INV                         : 174
#      OR2                         : 93
#      OR3                         : 1
#      XOR2                        : 9
# FlipFlops/Latches                : 18
#      FD                          : 1
#      FDC                         : 5
#      FDCE                        : 12
# IO Buffers                       : 28
#      IBUF                        : 4
#      OBUF                        : 24
=========================================================================

Total REAL time to Xst completion: 7.00 secs
Total CPU time to Xst completion: 6.83 secs

--> Total memory usage is 196636 kilobytes

Number of errors      : 0 ( 0 filtered)
Number of warnings    : 0 ( 0 filtered)
Number of infos       : 0 ( 0 filtered)
```
Chapter 11

XST Naming Conventions

This chapter (XST Naming Conventions) describes XST Naming Conventions. This chapter includes:

- “XST Net Naming Conventions”
- “XST Instance Naming Conventions”
- “XST Name Generation Control”

XST Net Naming Conventions

This section discusses XST Net Naming Conventions. These rules are listed in order of naming priority:

1. Maintain external pin names.
2. Keep hierarchy in signal names, using forward slashes (/) or underscores (_) as hierarchy designators.
3. Maintain output signal names of registers, including state bits. Use the hierarchical name from the level where the register was inferred.
4. Ensure that output signals of clock buffers get _clockbuffertype (such as _BUFGP or _IBUFG) follow the clock signal name.
5. Maintain input nets to registers and tristates names.
6. Maintain names of signals connected to primitives and black boxes.
7. Name output net names of IBUFs using the form net_name_IBUF. For example, for an IBUF with an output net name of DIN, the output IBUF net name is DIN_IBUF.
8. Name input net names to OBUFs using the form net_name_OBUF. For example, for an OBUF with an input net name of DOUT, the input OBUF net name is DOUT_OBUF.
9. Base names for internal (combinatorial) nets on user HDL signal names where possible.

XST Instance Naming Conventions

This section discusses XST Instance Naming Conventions. These rules are listed in order of naming priority:

1. Keep hierarchy in instance names, using forward slashes (/) or underscores (_) as hierarchy designators.

When instance names are generated from VHDL or Verilog generate statements, labels from generate statements are used in composition of instance names.
For example, for the following VHDL generate statement:

```vhdl
i1_loop: for i in 1 to 10 generate
    inst_lut: LUT2 generic map (INIT => "00")
```

XST generates the following instance names for LUT2:

```vhdl
i1_loop[1].inst_lut
i1_loop[2].inst_lut
i1_loop[9].inst_lut
...
i1_loop[10].inst_lut
```

2. Name register instances, including state bits, for the output signal.
3. Name clock buffer instances \_clockbuffertype (such as \_BUFGP or \_IBUF) after the output signal.
4. Maintain instantiation instance names of black boxes.
5. Maintain instantiation instance names of library primitives.
6. Name input and output buffers using the form \_IBUF or \_OBUF after the pad name.
7. Name Output instance names of IBUFs using the form \texttt{instance\_name\_IBUF}.
8. Name input instance names to OBUFs using the form \texttt{instance\_name\_OBUF}.

Xilinx highly recommends these instance naming conventions. To use instance naming conventions from previous releases of ISE™, insert the following command line option in the XST command line:

```
-old_instance_names 1
```

**XST Name Generation Control**

Use the following properties to control aspects of the manner in which names are written. Apply these properties using Project Navigator > Synthesis Properties, or the appropriate command line options. For more information, see “XST Design Constraints.”

- “Hierarchy Separator (–hierarchy_separator)”
- “Bus Delimiter (–bus_delimiter)”
- “Case (–case)”
- “Duplication Suffix (–duplication_suffix)”
Chapter 12

XST Command Line Mode

This chapter (XST Command Line Mode) describes how to run XST using the command line, including the XST run and set commands and their options. This chapter includes:

- “Running XST in Command Line Mode”
- “XST File Types in Command Line Mode”
- “Temporary Files in Command Line Mode”
- “Names With Spaces in Command Line Mode”
- “Launching XST in Command Line Mode”
- “Setting Up an XST Script”
- “Synthesizing VHDL Designs Using Command Line Mode”
- “Synthesizing Verilog Designs Using Command Line Mode”
- “Synthesizing Mixed Designs Using Command Line Mode”

Running XST in Command Line Mode

To run XST in command line mode:

- On a workstation, run xst
- On a PC, run xst.exe

XST File Types in Command Line Mode

XST generates the following files types in command line mode:

- Design output file, NGC (.ngc)
  This file is generated in the current output directory (see the -ofn option). If run in incremental synthesis mode, XST generates multiple NGC files.
- RTL netlist for RTL and Technology Viewers (.ngr)
- Synthesis log file (.srp)
- Temporary files
Chapter 12: XST Command Line Mode

Temporary Files in Command Line Mode

Temporary files are generated in the XST temp directory in command line mode. By default, the XST temp directory is:

- Workstations
  /tmp
- Windows
  The directory specified by either the TEMP or TMP environment variable

Use `set -tmpdir <directory>` to change the XST temp directory.

VHDL or Verilog compilation files are generated in the temp directory. The default temp directory is the `xst` subdirectory of the current directory.

Xilinx recommends that you clean the XST temp directory regularly. The temp directory contains the files resulting from the compilation of all VHDL and Verilog files during all XST sessions. Eventually, the number of files stored in the temp directory may severely impact CPU performance. XST does not automatically clean the temp directory directory.

Names With Spaces in Command Line Mode

XST supports file and directory names with spaces in command line mode. Enclose file or directory names containing spaces in double quotes (" "):

```
"C:\my project"
```

The command line syntax for options supporting multiple directories (`-sd, -vlgincdir`) has changed. Enclose multiple directories in braces ({}):

```
-vlgincdir {"C:\my project" C:\temp}
```

In previous releases, multiple directories were included in double quotes ("..."). XST still supports this convention, provided directory names do not contain spaces. Xilinx® recommends that you change existing scripts to the new syntax.

Launching XST in Command Line Mode

This section discusses Launching XST in command line mode, and includes:

- “Launching XST in Command Line Mode Using the XST Shell”
- “Launching XST in Command Line Mode Using a Script File”

Launching XST in Command Line Mode Using the XST Shell

Type `xst` to enter directly into an XST shell. Enter your commands and execute them. To run synthesis, specify a complete command with all required options. XST does not accept a mode where you can first enter `set option_1`, then `set option_2`, and then enter `run`.

Since all options are set at the same time, Xilinx recommends that you use a script file.

Launching XST in Command Line Mode Using a Script File

Store your commands in a separate script file and run them all at once. To execute your script file, run the following workstation or PC command:

```
xst -ifn in_file_name -ofn out_file_name -intstyle {silent|ise|xflow}
```
The **-ofn** option is not mandatory. If you omit it, XST automatically generates a log file with the file extension .srp, and all messages display on the screen. Use the following to limit the number of messages printed to the screen:

- The **-intstyle silent** option
- The XIL_XST_HIDEMESSAGES environment variable
- The message filter feature in Project Navigator

For more information, see “Reducing the Size of the XST Log File.”

For example, assume that the following text is contained in a file `foo.scr`:

```
run
  -ifn tt1.prj
  -top tt1
  -ifmt MIXED
  -opt_mode SPEED
  -opt_level 1
  -ofn tt1.ngc
  -p <parttype>
```

This script file can be executed under XST using the following command:

```
xst -ifn foo.scr
```

You can also generate a log file with the following command:

```
xst -ifn foo.scr -ofn foo.log
```

A script file can be run either using `xst -ifn script_name`, or executed under the XST prompt, by using the `script script_name` command.

```
script foo.scr
```

If you make a mistake in an XST command, command option or its value, XST issues an error message and stops execution. For example, if in the previous script example VHDL is incorrectly spelled (VHDLL), XST gives the following error message:

```
--> ERROR:Xst:1361 - Syntax error in command run for option "-ifmt" : parameter "VHDLL" is not allowed.
```

If you created your project using ISE™, and have run XST at least once from ISE, you can switch to XST command line mode and use the script and project files that were created by ISE. To run XST from the command line, run the following command from project directory:

```
xst -ifn <top_level_block>.xst -ofn <top_level_block>.syr
```
Chapter 12: XST Command Line Mode

Setting Up an XST Script

This section discusses Setting Up an XST Script, and includes:

- “Setting Up an XST Script Using the Run Command”
- “Setting Up an XST Script Using the Set Command”
- “Setting Up an XST Script Using the Elaborate Command”

An XST script is a set of commands, each command having various options.

Setting Up an XST Script Using the Run Command

The run command is the main synthesis command. It allows you to run synthesis in its entirety, beginning with the parsing of the Hardware Description Language (HDL) files, and ending with the generation of the final netlist. The run keyword can be used only once per script file.

- The run command begins with a keyword run, which is followed by a set of options and its values:
  
  \[
  \text{run option\_1 value option\_2 value ...}
  \]

  To improve the readability of your script file, place each option-value pair on a separate line:

  \[
  \text{run option\_1 value option\_2 value ...}
  \]

  Use the pound (\#) character to comment out options, or place additional comments in the script file:

  \[
  \text{run option\_1 value}
  \#
  \text{option\_2 value option\_3 value}
  \]

- Each option name begins with dash (–). For example: -ifn, -ifmt, -ofn.

- Each option has one value. There are no options without a value.

- The value for a given option can be one of the following:

  ♦ Predefined by XST (for instance, yes or no)

  ♦ Any string (for instance, a file name or a name of the top level entity). Options such as -vlgincdir accept several directories as values. Separate the directories by spaces, and enclose them in braces ({}):

    \[
    \text{-vlgincdir \{c:\vlg1 c:\vlg2\}}
    \]

    For more information, see “Names With Spaces in Command Line Mode.”

  ♦ An integer

Table 5-1, “XST-Specific Non-Timing Options,” and Table 5-2, “XST-Specific Non-Timing Options: XST Command Line Only,” summarize XST-specific non-timing related options, including run command options and their values.

XST provides online Help from the Unix command line. The following information is available by typing help at the command line. The XST help function provides a list of
supported families, available commands, options and their values for each supported device family.

- To see a detailed explanation of an XST command, use the following syntax.

  help -arch family_name -command command_name

  where:
  ♦ family_name is a list of supported Xilinx® families in the current version of XST
  ♦ command_name is one of the following XST commands: run, set, elaborate, time

- To see a list of supported families, type help at the command line prompt with no argument. XST issues the following message.

  --> help
  ERROR:Xst:1356 - Help : Missing "-arch <family>". Please specify what family you want to target

  available families:
  akr2
  aspartan2e
  aspartan3
  fpgacore
  qrvirtex
  qrvirtex2
  qvirtex
  qvirtex2
  qvirtexe
  spartan2
  spartan2e
  spartan3
  spartan3a
  spartan3e
  virtex
  virtex2
  virtex2p
  virtex4
  virtex5
  virtexe
  xa9500xl
  xbr
  xc9500
  xc9500xl
  xc9500xv
  xplal3

- To see a list of commands for a specific device, type help at the command line prompt with no argument.

  help -arch family_name.

  For example:
help -arch virtex

Use the following command to see a list of options and values for the run command for Virtex-II devices.

--> help -arch virtex2 -command run

This command gives the following output:

- mult_style : Multiplier Style
  block / lut / auto / pipe_lut
- bufg : Maximum Global Buffers
  *
- bfgce : BUFGCE Extraction
  YES / NO
- decoder_extract : Decoder Extraction
  YES / NO
  ...
- ifn : *
- ifmt : Mixed / VHDL / Verilog
- ofn : *
- ofmt : NGC / NCD
- p : *
- ent : *
- top : *
- opt_mode : AREA / SPEED
- opt_level : 1 / 2
- keep_hierarchy : YES / NO
- vlgincdir : *
- verilog2001 : YES / NO
- vlgcase : Full / Parallel / Full-Parallel
  ...

Setting Up an XST Script Using the Set Command

XST recognizes the Set command. The Set command accepts the options shown in Table 12-1, “Set Command Options.” For more information about these options, see “XST Design Constraints.”

<table>
<thead>
<tr>
<th>Set Command Options</th>
<th>Description</th>
<th>Values</th>
</tr>
</thead>
<tbody>
<tr>
<td>-tmpdir</td>
<td>Location of all temporary files generated by XST during a session</td>
<td>Any valid path to a directory</td>
</tr>
<tr>
<td>-xsthdpdir</td>
<td>Work Directory — location of all files resulting from VHDL or Verilog compilation</td>
<td>Any valid path to a directory</td>
</tr>
<tr>
<td>-xsthdpini</td>
<td>HDL Library Mapping File (.INI File)</td>
<td>file_name</td>
</tr>
</tbody>
</table>
Synthesizing VHDL Designs Using Command Line Mode

Setting Up an XST Script Using the Elaborate Command

Use the Elaborate command to pre-compile VHDL and Verilog files in a specific library, or to verify Verilog files without synthesizing the design. Since compilation is included in the run, the Elaborate command is optional.

The Elaborate command accepts the options shown in Table 12-2, “Elaborate Command Options.” For more information about these options, see “XST Design Constraints.”

Table 12-2: Elaborate Command Options

<table>
<thead>
<tr>
<th>Elaborate Command Options</th>
<th>Description</th>
<th>Values</th>
</tr>
</thead>
<tbody>
<tr>
<td>-ifn</td>
<td>Project File</td>
<td><em>file_name</em></td>
</tr>
<tr>
<td>-ifmt</td>
<td>Format</td>
<td>vhdl, verilog, mixed</td>
</tr>
<tr>
<td>-lso</td>
<td>Library Search Order</td>
<td><em>file_name.lso</em></td>
</tr>
<tr>
<td>-work_lib</td>
<td>Work Library for Compilation — library where the</td>
<td><em>name, work</em></td>
</tr>
<tr>
<td></td>
<td>top level block was compiled</td>
<td></td>
</tr>
<tr>
<td>-verilog2001</td>
<td>Verilog-2001</td>
<td><em>yes, no</em></td>
</tr>
<tr>
<td>-vlgpath</td>
<td>Verilog Search Paths</td>
<td>Any valid path to directories separated by spaces, and enclosed in double quotes (<em>...</em>)</td>
</tr>
<tr>
<td>-vlgincdir</td>
<td>Verilog Include Directories</td>
<td>Any valid path to directories separated by spaces, and enclosed in braces (<em>...</em>)</td>
</tr>
</tbody>
</table>

Synthesizing VHDL Designs Using Command Line Mode

This section discusses Synthesizing VHDL Designs Using command line mode, and includes:

- “Synthesizing VHDL Designs Using Command Line Mode (Example)”
- “Running XST in Script Mode (VHDL)”

Synthesizing VHDL Designs Using Command Line Mode (Example)

This example shows how to synthesize a hierarchical VHDL design for a Virtex™ FPGA device using command line mode.

The example uses a VHDL design, called watchvhd. The files for watchvhd can be found in the ISEexamples\watchvhd directory of the ISE™ installation directory.

This design contains seven entities:

- stopwatch
- statmach
- tenths (a CORE Generator™ core)
- decode
• smallcntr
• cnt60
• hex2led

Following is an example of how to synthesize a VHDL design using command line mode.

1. Create a new directory, named vhdl_m.
2. Copy the following files from the ISEexamples\watchvhd directory of the ISE installation directory to the newly created vhdl_m directory.
   ♦ stopwatch.vhd
   ♦ statmach.vhd
   ♦ decode.vhd
   ♦ cnt60.vhd
   ♦ smallcntr.vhd
   ♦ tenths.vhd
   ♦ hex2led.vhd

To synthesize the design, which is now represented by seven VHDL files, create a project.

XST supports mixed VHDL and Verilog projects. Xilinx recommends that you use the new project format, whether or not it is a real mixed language project. In this example we use the new project format. To create a project file containing only VHDL files, place a list of VHDL files preceded by keyword VHDL in a separate file. The order of the files is not important. XST can recognize the hierarchy, and compile VHDL files in the correct order.

For the example, perform the following steps:

1. Open a new file, called watchvhd.prj
2. Enter the names of the VHDL files in any order into this file and save the file:
   vhdl work statmach.vhd
   vhdl work decode.vhd
   vhdl work stopwatch.vhd
   vhdl work cnt60.vhd
   vhdl work smallcntr.vhd
   vhdl work tenths.vhd
   vhdl work hex2led.vhd
3. To synthesize the design, execute the following command from the XST shell or the script file:
   run -ifn watchvhd.prj -ifmt mixed -top stopwatch -ofn watchvhd.ngc -ofmt NGC
   -p xcv50-bg256-6 -opt_mode Speed -opt_level 1

You must specify a top-level design block with the -top command line option.

To synthesize just hex2led and check its performance independently of the other blocks, you can specify the top-level entity to synthesize on the command line, using the -top option. For more information, see Table 5-1, “XST-Specific Non-Timing Options.”

   run -ifn watchvhd.prj -ifmt mixed -ofn watchvhd.ngc -ofmt NGC
   -p xcv50-bg256-6 -opt_mode Speed -opt_level 1 -top hex2led
During VHDL compilation, XST uses the library *work* as the default. If some VHDL files are to be compiled to different libraries, add the library name before the file name. For example, to compile *hex2led* into the library *my_lib*, write the project file as follows:

```
vhdl work statmach.vhd
vhdl work decode.vhd
vhdl work stopwatch.vhd
vhdl work cnt60.vhd
vhdl work smallcntr.vhd
vhdl work tenths.vhd
vhdl my_lib hex2led.vhd
```

If XST does not recognize the order, it issues the following warning:

```
WARNING:XST:3204. The sort of the vhdl files failed, they will be compiled in the order of the project file.
```

In this case, you must:

- Put all VHDL files in the correct order.
- Add the `-hdl_compilation_order` option with value `user` to the XST `run` command:

```
run -ifn watchvhd.prj -ifmt mixed -top stopwatch -ofn watchvhd.ngc
     -ofmt NGC -p xcv50-bg256-6 -opt_mode Speed -opt_level 1 -top hex2led
     -hdl_compilation_order user
```

**Running XST in Script Mode (VHDL)**

It can be tedious to enter XST commands directly in the XST shell, especially when you have to specify several options and execute the same command several times. You can run XST in a script mode as follows:

1. Open a new file named *stopwatch.xst* in the current directory. Put the previously executed XST shell command into this file and save it.

```
run -ifn watchvhd.prj -ifmt mixed -top stopwatch -ofn watchvhd.ngc
     -ofmt NGC -p xcv50-bg256-6 -opt_mode Speed -opt_level 1
```

2. From the tcsh or other shell, enter the following command to begin synthesis.

```
xst -ifn stopwatch.xst
```

During this run, XST creates the following files.

- *watchvhd.ngc*: an NGC file ready for the implementation tools
- *xst.srp*: the xst log file

3. To save XST messages in a different log file (for example, *watchvhd.log*), run the following command:

```
xst -ifn stopwatch.xst -ofn watchvhd.log
```

To improve the readability of the *stopwatch.xst* file, especially if you use many options to run synthesis, place each option with its value on a separate line. Observe these rules:

- The first line contains only the `run` command without any options.
- There are no blank lines in the middle of the command.
- Each line (except the first one) begins with a dash (`-`).
An error occurs if a leading space is inadvertently entered in the value field. From ISE 8.1i Service Pack 1 forward, Project Navigator automatically strips leading spaces from a process value. Accordingly, the .xst file written by Project Navigator is not affected by leading spaces. If you hand-edit the .xst file and run XST from the command line, manually delete any leading spaces.

For the previous command example, stopwatch.xst should look like the following:

```bash
run
    -ifn watchvhd.prj
    -ifmt mixed
    -top stopwatch
    -ofn watchvhd.ngc
    -ofmt NGC
    -p xcv50-bg256-6
    -opt_mode Speed
    -opt_level 1
```

**Synthesizing Verilog Designs Using Command Line Mode**

This section discusses Synthesizing Verilog Designs Using command line mode, and includes:

- “Synthesizing Verilog Designs Using Command Line Mode (Example)”
- “Running XST in Script Mode (Verilog)”

**Synthesizing Verilog Designs Using Command Line Mode (Example)**

This example shows the synthesis of a hierarchical Verilog design for a Virtex FPGA using command line mode.

The following coding example uses a Verilog design, called watchver. These files are found in the ISEexamples\watchver directory of the ISE installation directory.

- stopwatch.v
- statmach.v
- decode.v
- cnt60.v
- smallcntr.v
- tenths.v
- hex2led.v

This design contains seven modules:

- stopwatch
- statmach
- tenths (a CORE Generator™ core)
- decode
- cnt60
• smallcntr
• hex2led

For the example, perform the following steps:

1. Create a new directory named \vlg_m.  
2. Copy the watchver design files from the ISEexamples\watchver directory of the ISE installation directory to the newly created \vlg_m directory.

Specify the top-level design block with the \-top\ command line option.

To synthesize the design, which is now represented by seven Verilog files, create a project.

XST now supports mixed VHDL and Verilog projects. Therefore, Xilinx recommends that you use the new project format whether it is a real mixed language project or not. In this example, we use the new project format. To create a project file containing only Verilog files, place a list of Verilog files preceded by the keyword \verilog\ in a separate file. The order of the files is not important. XST can recognize the hierarchy and compile Verilog files in the correct order.

For our example:

1. Open a new file, called \watchver.v.  
2. Enter the names of the Verilog files into this file in any order and save it:

   verilog work decode.v  
   verilog work statmach.v  
   verilog work stopwatch.v  
   verilog work cnt60.v  
   verilog work smallcntr.v  
   verilog work hex2led.v

3. To synthesize the design, execute the following command from the XST shell or a script file:

   run -ifn watchver.v -ifmt mixed -top stopwatch -ofn watchver.ngc -ofmt NGC -p xcv50-bg256-6 -opt_mode Speed -opt_level 1

To synthesize just HEX2LED and check its performance independently of the other blocks, specify the top-level module to synthesize in the command line, using the \-top\ option. For more information, see Table 5-1, page 318.

   run -ifn watchver.v -ifmt Verilog -ofn watchver.ngc -ofmt NGC -p xcv50-bg256-6 -opt_mode Speed -opt_level 1 -top HEX2LED

Running XST in Script Mode (Verilog)

It can be tedious to enter XST commands directly into the XST shell, especially when you have to specify several options and execute the same command several times.

To run XST in script mode:

1. Open a new file called \design.xst\ in the current directory. Put the previously executed XST shell command into this file and save it.

   run -ifn watchver.prj -ifmt mixed -ofn watchver.ngc -ofmt NGC -p xcv50-bg256-6 -opt_mode Speed -opt_level 1

2. From the tcsh or other shell, enter the following command to begin synthesis.

   xst -ifn design.xst
During this run, XST creates the following files.

- watchvhd.ngc: an NGC file ready for the implementation tools
- design.srp: the xst script log file

3. To save XST messages in a different log file (for example, watchver.log), run the following command:

   xst -ifn design.xst -ofn watchver.log

To improve the readability of the design.xst file, especially if you use many options to run synthesis, place each option with its value on a separate line. Observe the following rules:

- The first line contains only the run command without any options.
- There are no blank lines in the middle of the command.
- Each line (except the first one) begins with a dash (–).

For the previous command example, the design.xst file should look like the following:

   run
   -ifn watchver.prj
   -ifmt mixed
   -top stopwatch
   -ofn watchver.ngc
   -ofmt NGC
   -p xcv50-bg256-6
   -opt_mode Speed
   -opt_level 1

### Synthesizing Mixed Designs Using Command Line Mode

This example shows the synthesis of a hierarchical mixed VHDL and Verilog design for a Virtex FPGA using command line mode.

1. Create a new directory named vhdl_verilog.
2. Copy the following files from the ISEexamples\watchvhd directory of the ISE installation directory to the newly-created vhdl_verilog directory.
   - stopwatch.vhd
   - statmach.vhd
   - decode.vhd
   - cnt60.vhd
   - smallcntr.vhd
   - tenths.vhd

3. Copy the hex2led.v file from the ISEexamples\watchver directory of the ISE installation directory to the newly created vhdl_verilog directory.

To synthesize the design, which is now represented by six VHDL files and one Verilog file, create a project. To create a project file, place a list of VHDL files preceded by keyword vhdl, and a list of Verilog files preceded by keyword verilog in a separate file. The order of the files is not important. XST recognizes the hierarchy and compiles Hardware Description Language (HDL) files in the correct order.
Synthesizing Mixed Designs Using Command Line Mode (Example)

1. Open a new file called watchver.prj.
2. Enter the names of the files into this file in any order and save it:
   vhdl work decode.vhd
   vhdl work statmach.vhd
   vhdl work stopwatch.vhd
   vhdl work cnt60.vhd
   vhdl work smallcntr.vhd
   vhdl work tenths.vhd
   verilog work hex2led.v

3. To synthesize the design, execute the following command from the XST shell or a script file:
   run -ifn watchver.prj -ifmt mixed -top stopwatch -ofn watchver.ngc
   -ofmt NGC -p xcv50-bg256-6 -opt_mode Speed -opt_level 1

You must specify the top-level design block with the -top command line option.

and check its performance independently of the other blocks, you can specify it as the top level module to synthesize on the command line by using the -top option. For more information, see Table 5-1, page 318.

run -ifn watchver.prj -ifmt mixed -top hex2led -ofn watchver.ngc
   -ofmt NGC -p xcv50-bg256-6 -opt_mode Speed -opt_level 1

Running XST in Script Mode (Mixed Language)

It can be tedious to enter XST commands directly into the XST shell, especially when you have to specify several options and execute the same command several times. You can run XST in a script mode as follows.

1. Open a new file called stopwatch.xst in the current directory. Put the previously executed XST shell command into this file and save it.
   run -ifn watchver.prj -ifmt mixed -top stopwatch -ofn watchver.ngc
   -ofmt NGC -p xcv50-bg256-6 -opt_mode Speed -opt_level 1

2. From the tcsh or other shell, enter the following command to begin synthesis.
   xst -ifn stopwatch.xst

During this run, XST creates the following files:
   ♦ watchver.ngc: an NGC file ready for the implementation tools
   ♦ xst.srp: the xst script log file

3. If you want to save XST messages in a different log file for example, watchver.log, execute the following command.
   xst -ifn stopwatch.xst -ofn watchver.log

To improve the readability of the stopwatch.xst file, especially if you use many options to run synthesis, place each option with its value on a separate line. Observe the following rules:

- The first line contains only the run command without any options.
- There are no blank lines in the middle of the command.
- Each line (except the first one) begins with a dash (–).
For the previous command example, the `stopwatch.xst` file should look like the following:

```
run
-ifn watchver.prj
-ifmt mixed
-ofn watchver.ngc
-ofmt NGC
-p xcv50-bg256-6
-opt_mode Speed
-opt_level 1
```