Video Timing Controller IP Offerings and Software Requirements
Hardware Evaluation Time Out Period * : ~ 1-8 hrs
- Low Power devices or -L parts are not supported
- Defense-grade or Q parts are not supported
SOFTWARE Requirements Table
|LogiCORE™||Version||AXI4 Support||Software Support||Supported Device Families|
|Video Timing Controller||v6.1||AXI4-Lite||Vivado® 2017.3||Kintex® UltraScale+™
Video Timing Controller
Virtex-7 / XT
Virtex-6 CXT / HXT / LXT / SXT
Spartan®-6 LXT / LX
|Video Timing Controller||v2.1||ISE 12.3||Virtex-5 TXT / FXT / SXT / LXT / LX
* A Hardware Evaluation license for any of the IP cores above will enable you to parameterize, generate and instantiate these cores in your design. You will also be able to perform functional and timing simulation and generate a bitstream that you can use to download and configure your design in hardware.
The IP cores in this table will be fully functional in the programmed device for certain amount of time. After this time, the IP will "time out" (cease to function) and you will need to download and configure the FPGA again.