^

Virtex-6 LXT FPGAs

  • kintex_7_product_table.jpg

    Virtex-6 Product Table

    View PDF

Optimized for high-performance logic and DSP with low-power serial connectivity, Virtex®-6 LXT FPGAs deliver 6.6Gbps GTX transceivers and built-in PCIe® and tri-mode Ethernet MAC blocks that help meet higher bandwidth and performance demands with less power.

Virtex-6 LXT FPGAs Benefits

  • High-speed logic fabric enhanced with twice as many flip-flops as previous generation Virtex FPGAs for pipelined designs
  • Higher ratio of DSP48E1 slices to support high-performance DSP
  • Higher ratio of block RAM enables data buffering and supports the requirements for DSP
  • 25% lower power consumption: <150mW (typ) at 6.6Gbps
  • Up to 36 GTX transceivers in a single FPGA
  • Highly flexible clocking enables independent Rx and Tx operation to effectively double the number of transceivers available for certain applications
  • Obtain assured compliance with popular standards such as 10/40/100G Ethernet, PCI Express,OC-48, XAUI, SRIO, and HD-SDI
  • Second-generation integrated PCI Express blocks and third-generation Tri-mode Ethernet MAC blocks make it easy to implement popular interfaces
  • Accelerate development with connectivity kit for Virtex-6 FPGAs

  • ChipSync™ source-synchronous technology makes it easy to meet the toughest timing requirements for industry-standard and custom protocols
  • Reduce power with dynamically controlled three-statable digitally controlled impedance
  • Built-in support for DDR3 memory
    • Write leveling
    • Dynamic clock inversion control
    • Low jitter performance path clocking
  • Memory Interface Generator tool makes it easy to build reliable interfaces to the latest high-performance memories, including DDR3 and DDR2 SDRAM, QDR II+ SRAM, and RLDRAM II

Virtex-6 FPGA Features

Features LXT SXT HXT
40nm ExpressFabric™ architecture with 6-input LUTs
600MHz clock management tiles (2 MMCM)
6 - 18 12 - 18 12 - 18
600MHz block RAM (1,000Kbits)
5.6 - 25.9 25.3 - 38.3 18.1 - 32.8
1.40Gbps SelectIO with ChipSync technology
6.6Gbps GTX transceivers
12 - 36 12 - 36 12 - 48
11.18Gbps GTH transceivers
- - 24
PCI Express ( PCIe ) Endpoint/Root Port blocks
1 - 2 2 2 - 4
Ethernet Media Access Controller blocks
4 4 2 - 4
600MHz DSP48E1 slices
288 - 864 1,344 - 2,016 576 - 864
System monitor and analog-to-digital converter
Third-generation sparse chevron packaging technology
Enhanced configuration and bitstream protection

Conversion-free Cost Reduction Path

Looking for the lowest total product cost of ownership for cost-reducing high-performance FPGAs? See our  EasyPath™-6 FPGA cost reduction path!

What applications is this good for?

Virtex-6 FPGAs provide all the capabilities you need to develop products for a green central office.

  • Reach higher performance and bandwidth within existing power and cooling footprints
  • Integrate packet-processing and traffic-management functions with faster and wider data paths that satisfy tough throughput and latency requirements
  • Simplify interfacing to DDR3, RLDRAM, and QDR SRAM with SelectIO™ technology
  • Implement 40G and 100G bridging with IP for key protocols and flexible serial transceivers supporting line rates above 10Gbps

OTU-4 Framing and EFEC for Core Networks

Implement an optical interface to 100GE MAC with framing, enhanced forward error correction (EFEC), and interface to ASIC (or backplane) via Interlaken using two Virtex-6 LX550T FPGAs.

Virtex-6 FPGAs help you to reduce cost and power consumption, deliver scalable platforms, and support multiple air interface standards.

  • Integrate crest factor reduction (CFR) and digital pre-distortion (DPD) algorithms to increase power amplifier efficiency by up to 4x for reduced OPEX
  • Reduce power consumption by over 50% compared to ASSP-based implementation by integrating radio function into a single FPGA with the optimal balance of logic, memory, and DSP resources
  • Deliver flexible, multi-mode base stations that simplify the carriers’ challenge of supporting multiple air interfaces
  • Accelerate implementation with reusable IP for DUC/DDC, CFT, DPD, and more

Long Term Evolution (LTE) 2x2 Radio Design

Achieve lower overall cost, lower power, and higher reliability with a single Virtex-6 LX130T FPGA. Pin-compatible architecture makes it easy to scale up to 4x4 using a Virtex-6 LX195T FPGA in the same package!

Combine Virtex-6 and Spartan-6 FPGAs to build lower cost IP-based equipment that bridges between broadcast and telecommunications networks.

  • Reduce cost per-channel by integrating interfaces, codecs, and video processing algorithms in high-capacity FPGAs
  • Differentiate your system with improved video quality enabled by integrated DSP resources
  • Aggregate multiple uncompressed SDI video streams up to full 1080p60 HD onto 10Gbps Ethernet networks, or bridge multiple compressed ASI streams onto 1Gbps Ethernet for triple play services using integrated low-power transceivers
  • Accelerate implementation with reference designs for triple-rate SDI, audio mux/demux, and more

Next-Generation Production Switcher Supporting SD/HD/3G-SDI Interfaces

Achieve higher image quality and support more video streams while reducing power using Spartan-6 and Virtex-6 FPGAs.

Key Documents

Name File Size Modified Date
Virtex-6 Family Overview 383 KB 01/19/2012
Virtex-6 FPGA GTX Transceivers User Guide 11.86 MB 07/27/2011
Virtex-6 FPGA Clocking Resources User Guide 2.0 MB 05/07/2012
Virtex-6 Product Brief