^

Virtex-6 SXT FPGAs

  • kintex_7_product_table.jpg

    Virtex-6 Product Table

    View PDF

Optimized for systems requiring ultra-high performance DSP with low-power 6.6Gbps serial connectivity, Virtex®-6 SXT FPGAs deliver the highest ratio of DSP and memory resources.

Virtex-6 SXT FPGAs Benefits

  • Build efficient hardware implementations of filters and other complex functions by leveraging the FPGA inherent parallelism
  • Virtex-6 SX475T FPGAs deliver more than 1,000 GMACS (1 x 1012 Multiply-Accumulates per Second) with 2,016 DSP48E1 slices
  • Virtex-6 SXT FPGAs offer the highest ratio of Block RAM for memory intensive applications: more than 38 Mbits in Virtex-6 SX475T FPGAs
  • Enhanced DSP48E1 slice architecture with a 25-bit pre-adder, 25 x 18 multiplier, 48-bit adder, and 48-bit accumulator (cascadable to 96 bits) enables high performance filters with fewer slices
  • Low power consumption: each DSP48E1 slice draws only 1.09mW/ 100MHz at a 38% toggle rate, a 20% reduction from previous-generation slices
  • Flexible multi-rate GTX transceivers support line rates from 150Mbps to 6.6Gbps with low power consumption: <150mW (typ) at 6.6Gbps
  • Integrated PCI Express® interface blocks provide Gen 1 and Gen 2 connectivity (x1, x2, x4, x8)
  • Integrated tri-mode Ethernet media access controller (MAC) blocks provide IEEE 802.3 compliant 10/100/1000 Mbps connectivity, plus a 2.5Gbps mode for higher bandwidth using custom protocols
  • Implement Serial RapidIO with Xilinx soft IP
  • Xilinx provides flows and IP tailored to the needs of algorithm, system, and hardware developers with ISE® Design Suite: DSP Edition
  • Achieve greater designer productivity with a flow that extends widely popular MATLAB and Simulink® modeling environments for FPGA design and includes System Generator for DSP™ and the AccelDSP™ synthesis tool
  • Achieve breakthrough performance, power, and cost benefits with an optimized, bit and cycle accurate library for assembling sophisticated signal processing systems

Virtex-6 FPGA Features

Features LXT SXT HXT
40nm ExpressFabric™ architecture with 6-input LUTs
600MHz clock management tiles (2 MMCM)
6 - 18 12 - 18 12 - 18
600MHz block RAM (1,000Kbits)
5.6 - 25.9 25.3 - 38.3 18.1 - 32.8
1.40Gbps SelectIO with ChipSync technology
6.6Gbps GTX transceivers
12 - 36 12 - 36 12 - 48
11.18Gbps GTH transceivers
- - 24
PCI Express ( PCIe ) Endpoint/Root Port blocks
1 - 2 2 2 - 4
Ethernet Media Access Controller blocks
4 4 2 - 4
600MHz DSP48E1 slices
288 - 864 1,344 - 2,016 576 - 864
System monitor and analog-to-digital converter
Third-generation sparse chevron packaging technology
Enhanced configuration and bitstream protection

Conversion-free Cost Reduction Path

Looking for the lowest total product cost of ownership for cost-reducing high-performance FPGAs? See our EasyPath™-6 FPGA cost reduction path!

What applications is this good for?

Virtex-6 FPGAs provide all the capabilities you need to develop products for a green central office.

  • Reach higher performance and bandwidth within existing power and cooling footprints
  • Integrate packet-processing and traffic-management functions with faster and wider data paths that satisfy tough throughput and latency requirements
  • Simplify interfacing to DDR3, RLDRAM, and QDR SRAM with SelectIO™ technology
  • Implement 40G and 100G bridging with IP for key protocols and flexible serial transceivers supporting line rates above 10Gbps

OTU-4 Framing and EFEC for Core Networks

Implement an optical interface to 100GE MAC with framing, enhanced forward error correction (EFEC), and interface to ASIC (or backplane) via Interlaken using two Virtex-6 LX550T FPGAs.

Combine Virtex-6 and Spartan-6 FPGAs to build lower cost IP-based equipment that bridges between broadcast and telecommunications networks.

  • Reduce cost per-channel by integrating interfaces, codecs, and video processing algorithms in high-capacity FPGAs
  • Differentiate your system with improved video quality enabled by integrated DSP resources
  • Aggregate multiple uncompressed SDI video streams up to full 1080p60 HD onto 10Gbps Ethernet networks, or bridge multiple compressed ASI streams onto 1Gbps Ethernet for triple play services using integrated low-power transceivers
  • Accelerate implementation with reference designs for triple-rate SDI, audio mux/demux, and more

 

Next-Generation Production Switcher Supporting SD/HD/3G-SDI Interfaces

Achieve higher image quality and support more video streams while reducing power using Spartan-6 and Virtex-6 FPGAs.

Virtex-6 FPGAs help you to reduce cost and power consumption, deliver scalable platforms, and support multiple air interface standards.

  • Integrate crest factor reduction (CFR) and digital pre-distortion (DPD) algorithms to increase power amplifier efficiency by up to 4x for reduced OPEX
  • Reduce power consumption by over 50% compared to ASSP-based implementation by integrating radio function into a single FPGA with the optimal balance of logic, memory, and DSP resources
  • Deliver flexible, multi-mode base stations that simplify the carriers’ challenge of supporting multiple air interfaces
  • Accelerate implementation with reusable IP for DUC/DDC, CFT, DPD, and more

Long Term Evolution (LTE) 2x2 Radio Design

Achieve lower overall cost, lower power, and higher reliability with a single Virtex-6 LX130T FPGA. Pin-compatible architecture makes it easy to scale up to 4x4 using a Virtex-6 LX195T FPGA in the same package!

Key Documents

Name File Size Modified Date
Virtex-6 Family Overview 383 KB 01/19/2012
Virtex-6 FPGA GTX Transceivers User Guide 11.86 MB 07/27/2011
Virtex-6 FPGA DSP48E1 Slice User Guide 2.0 MB 05/07/2012
Virtex-6 Product Brief