^

AR# 34166 Spartan-6 FPGA Integrated Block Wrapper v1.2 for PCI Express - VHDL Testbench Files

The Spartan-6 FPGA Integrated Block Wrapper v1.2 for PCI Express can be generated with a VHDL example design. This is the PIO design found in the example_directoryof the generated core. However, there is no VHDL testbench generated.

This article provides the VHDL testbench files.

To obtain the VHDL testbench files, download the following ZIP file:

http://www.xilinx.com/txpatches/pub/applications/pci/34166-1.zip

Unzip this file on top of your generated core's component name directory. For example, if you named the generated component s6_pcie_core, then unzip the ZIP file onto the s6_pcie_core directory. The VHDL testbench files are placed in the simulation directory along with new simulation scripts to enable VHDL simulation with ModelSim and NC-SIM.


Revision History

1/27/2010 - Corrected ZIP file link

1/19/2010 - Initial Release

Master Answer Records

Answer Number Answer Title Version Found Version Resolved
33277 Spartan-6 FPGA Integrated Block Wrapper v1.2 for PCI Express - Release Notes and Known Issues for ISE Design Suite 11.3 N/A N/A

Associated Answer Records

Answer Number Answer Title Version Found Version Resolved
33277 Spartan-6 FPGA Integrated Block Wrapper v1.2 for PCI Express - Release Notes and Known Issues for ISE Design Suite 11.3 N/A N/A
AR# 34166
Date Created 01/19/2010
Last Updated 05/22/2012
Status Active
Type Known Issues
Devices
  • Spartan-6 LXT
IP
  • Spartan-6 FPGA Integrated Endpoint Block for PCI Express ( PCIe )
Feed Back