The MIG v3.61 V6QDRII design, generated with all the default options, causes BitGen DRC warning message in 12.4.
The ODELAY_TYPE=FIXED attribute for each IODELAYE1 being used in the MIG design causes the following warning during BitGen:
"WARNING:PhysDesignRules:2282 - Invalid configuration (incorrect pin connections and/or modes) on block:<u_user_top/u_qdr_phy_top/u_phy_iob/u_phy_oserdes_wr/u_iodelay_addr>:<IODELAYE1_IODELAYE1>. With ODELAY_TYPE programming FIXED active input pins INC, RST and CE are not used and will be ignored."
The ODELAY_TYPE must be in FIXED mode as the MIG design provides a default ODELAY value on the address and control signals to ensure that they are center aligned with the write clocks K/K#.
In FIXED mode, the INC, CE, and RST signals are ignored since the ODELAY element uses only the value provided. The MIG design was not connecting INC and CE inputs, but was connecting the RST pin which is why the warning occurs.
This warning can be safely ignored. The RST pin will be unconnected starting in the ISE 13.2 software release.
| Answer Number | Answer Title | Version Found | Version Resolved |
|---|---|---|---|
| 39128 | MIG Virtex-6 and Spartan-6 v3.7 - Release Notes and Known Issues for ISE Design Suite 13.1 | N/A | N/A |