We have detected your current browser version is not the latest one. Xilinx.com uses the latest web technologies to bring you the best online experience possible. Please upgrade to a Xilinx.com supported browser:Chrome, Firefox, Internet Explorer 11, Safari. Thank you!

AR# 47607

Virtex-7 FPGA Gen3 Integrated Block for PCI Express v1.1 (ISE 14.1 / Vivado 2012.1) - TLP Processing Hints (TPH) support in IES Silicon


Version Found: v1.1
Version Resolved and other Known Issues: See (Xilinx Answer 47441)

The Virtex-7 FPGA Integrated Block For PCI Express v1.1 core does not supportTLP Processing Hints (TPH) in IES Silicon.


The TPH PCI Express Extended Capability is not supported when enabling virtual functions for users targeting IES silicon.This is a known issue and will be fixed in a future release of the core.

NOTE: "Version Found" refers to the version the problem was first discovered. The problem might also exist in earlier versions, but no specific testing has been performed to verify earlier versions.

Revision History
05/08/2012 - Initial release

Linked Answer Records

Master Answer Records

AR# 47607
Date Created 05/04/2012
Last Updated 05/20/2012
Status Active
Type Known Issues
  • Virtex-7 FPGA Gen3 Integrated Block for PCI Express (PCIe)