Summary

This application note describes how the 7 series FPGAs GTX transceivers can be used for DC coupling applications.

Introduction

General transceiver usage in industry is AC-coupled links between the transmitter and receiver. The major drawbacks of AC-coupled links are:

- Discontinuities created by connections to the AC coupling capacitors.
- Routing congestion on boards due to AC coupling capacitors.
- Increase in board area due to AC capacitor placement.
- Loss of AC swing across the capacitor.
- Limitation on run length.
- Possible degradation of low-frequency signal content.

These drawbacks can be mitigated by using a DC link between the transmitter and receiver. One of the major drawbacks of using a DC link is the static/DC current.

7 Series FPGAs GTX Transceiver Capabilities

The 7 series FPGAs GTX transceivers can be used for DC-coupled links. The analysis of this application is divided into the following categories:

- Utilizing the GTX transceiver as a receiver.
- Utilizing the GTX transceiver as a transmitter.
- Communication between two GTX transceivers.

In an AC-coupled system for a typical current mode logic (CML) transceiver with on-die termination, the common mode at the RX input is dictated by the RX termination voltage. The common mode of the TX is dictated by the TX termination voltage and the output swing.
Figure 1 shows a high-level diagram of an AC-coupled link.

Figure 1: High-Level Diagram of an AC-Coupled Link

In a DC-coupled system, the common mode voltage of the link is typically determined by the TX termination voltage, the output swing, and the RX termination voltage.

Figure 2 shows a high-level diagram of a DC-coupled link.

Figure 2: High Level Diagram of a DC-Coupled Link
Utilizing the GTX Transceiver as a Receiver

To use the Kintex®-7 FPGA transceiver as a DC-coupled receiver it is very important to analyze the line common mode of the system. The line common mode is a result of:

- TX termination voltage
- TX output swing
- RX termination voltage
- Biasing resistors (if applicable)

The RX can be terminated to either GROUND or AVTT to achieve the required line common mode voltage. The $I_{\text{DCIN}}$ and $I_{\text{DCOUT}}$ currents should be within the data sheet specifications (see Kintex-7 FPGAs Data Sheet: DC and AC Switching Characteristics [Ref 1] and Zynq-7000 All Programmable SoC (XC7Z030, XC7Z045, and XC7Z100): DC and AC Switching Characteristics [Ref 2]).

The appropriate RX equalization mode (low-power mode (LPM) or decision feedback equalization (DFE)) should be selected based on these parameters:

- Operational frequency
- System loss
- Line common mode voltage

**Recommended Settings**

Depending on the line common mode voltage, the requirements for TX swing and RX equalization modes are shown in Table 1.

**Table 1: TX Swing and RX Equalization Requirements for GTX Receivers**

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>DFE</td>
<td>700–1200</td>
<td>2'b00</td>
<td>2'b01</td>
<td>450</td>
</tr>
<tr>
<td>LPM</td>
<td>0–75</td>
<td>2'b01</td>
<td>2'b10</td>
<td>450</td>
</tr>
<tr>
<td>LPM</td>
<td>700–1200</td>
<td>2'b00</td>
<td>2'b01</td>
<td>150</td>
</tr>
</tbody>
</table>

**Notes:**

1. Refer to the Kintex-7 FPGAs Data Sheet: DC and AC Switching Characteristics [Ref 1].
2. Refer to Zynq-7000 All Programmable SoC (XC7Z030, XC7Z045, and XC7Z100): DC and AC Switching Characteristics [Ref 2].
3. Refer to the 7 Series FPGAs GTX/GTH Transceivers User Guide [Ref 3].
4. A 150 mV swing is used for very short reach only. Swings of 450 mV and higher are used for medium to long reach. Refer to the data sheets for the exact loss specifications for both DFE and LPM modes.

**Table 2** specifies the maximum input swing at the RX pins.

**Table 2: Maximum Swing for Given Line Common Mode Voltage**

<table>
<thead>
<tr>
<th>Line Common Mode Range (mV)</th>
<th>Maximum Input Swing (mVpp Differential)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0–75</td>
<td>1200</td>
</tr>
<tr>
<td>700–1100</td>
<td>2000</td>
</tr>
<tr>
<td>1100–1200</td>
<td>1200</td>
</tr>
</tbody>
</table>
Utilizing the GTX Transceiver as a Transmitter

The following guideline is recommended for using a GTX transmitter in a DC-coupled system:

- The $I_{DCOUT}/I_{DCIN}$ maximum rating needs to be followed according to the data sheets [Ref 1][Ref 2].

A quick reference table for $I_{DCOUT}$ and $I_{DCIN}$ can be found in Table 5.

### Linking Two 7 Series FPGAs GTX Transceivers

A reliable DC link can be established between two GTX transceivers. The conditions in Table 3 should be met for a reliable DC-coupled link.

#### Table 3: TX Swing and RX Equalization Requirements to Link Two GTX Transceivers

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>DFE</td>
<td>700–1200</td>
<td>2'b00 (AVTT)</td>
<td>2'b01</td>
<td>450</td>
<td>Refer to the data sheets(^1)</td>
</tr>
<tr>
<td>LPM</td>
<td>700–1200</td>
<td>2'b00 (AVTT)</td>
<td>2'b01</td>
<td>150</td>
<td></td>
</tr>
</tbody>
</table>

Notes:
1. Refer to the Kintex-7 FPGAs Data Sheet: DC and AC Switching Characteristics [Ref 1] and Zynq-7000 All Programmable SoC (XC7Z030, XC7Z045, and XC7Z100): DC and AC Switching Characteristics [Ref 2].
2. Refer to the 7 Series FPGAs GTX/GTH Transceivers User Guide [Ref 3].

Equation 1 can be used to determine the first order approximation of the line common mode voltage (AVTT Termination on RX). This equation applies to typical temperature and voltage conditions. The equation gives users a very basic approximation of the line common mode of the system.

$$\text{Voltage} = -0.021 \times (\text{TXDIFFCTRL_CODE}) + 1.1037$$  \hspace{1cm} \text{Equation 1}

Where:
- Voltage = Line common mode voltage in volts
- TXDIFFCTRL_CODE = Valid values [0...15]
Usage Examples

Example 1

Figure 4 shows an example termination.

In Figure 4:
- TX is a generic transmitter that can provide high termination voltage.
- RX is a very basic and high-level abstraction of the 7 series FPGA RX.

The assumption for this example is that the TX driver is able to provide a termination voltage such that the resultant line common mode voltage is 725 mV when the RX is ground terminated. With the data available, the common mode voltage of the line is 725 mV, which appears to be a viable scenario. Figure 4 can be modeled to a very simple circuit with a voltage source and resistor to ground, as shown in Figure 5.

Figure 4:  Example 1

Common mode voltage (V) = 725 mV
Resistance (R) = 50Ω

The current through the resistor can be calculated using Ohm's law (Equation 2):

\[ I = \frac{V}{R} \]

\[ I = \frac{725 \text{ mV}}{50 \Omega} \]

\[ I = 14.5 \text{ mA} \]
The 14.5 mA current is higher than the data sheet specification for $I_{\text{DCIN}} \leq 6.5$ mA for ground termination. The configuration shown in Figure 4 and Figure 5 is therefore invalid.

**Example 2**

This example is very similar to Example 1, but includes changes that make the configuration viable.

In Figure 6:

- TX is a generic transmitter.
- RX is a very basic and high-level abstraction of the 7 series FPGA RX.

The assumption for this example is that the TX driver is able to provide termination voltage such that the resultant line common mode voltage is 725 mV when the RX is terminated to AVTT.

Figure 6 shows a simplified view of Example 2.

Figure 7: **Simplified View of Example 2**
The current through the resistor can be calculated using Ohm's law (Equation 5).

\[ I = \frac{V_2 - V_1}{R} \quad \text{Equation 5} \]

\[ I = \frac{1200 \text{ mV} - 725 \text{ mV}}{50 \Omega} \quad \text{Equation 6} \]

\[ I = 9.5 \text{ mA} \quad \text{Equation 7} \]

In Equation 7, 9.5 mA is less than the \( I_{DCIN} \) current limit for AVTT termination. As shown in Example 1 and Example 2, it is imperative to meet all the conditions defined in these sections and in the data sheets in the DC coupling scenario. Failure to meet these conditions can result in physical damage to the device.

**Example 3**

**GPON/GPON Like**

A major application that uses DC-coupled links is Gigabit-capable Passive Optical Networks (GPON). This section discusses a numerical example for a GPON-like application (Figure 8).

*Note:* For more information, refer to *Introduction to LVDS, PECL and CML (Maxim Integrated)* [Ref 4], *Interfacing between LVPECL, LVDS and CML* [Ref 5], and *Interfacing between LVPECL, VML, CML and LVDS Levels* [Ref 6].
There are four considerations for interfacing the GTX receiver to an LVPECL driver:

- Open circuit $Z_{IN}$ at $A = 50\Omega$
- Open circuit Thevenin voltage (OCT V) = $1.3V = V_A$

**Note:** The value was provided by the LVPECL vendor. This condition is true when the TX driver is not present and only a VCCPECL supply is present.

- Common mode requirements:
  - $V_{CM-PECL} = 2V = V_A$ (This condition is valid only when the driver is present.)
  - $V_{CM-PECL} = 1.2V = V_B$ (Xilinx requirement.)

- Gain requirements:

  $$\text{Gain}_{MIN} = \frac{\text{RX Sensitivity (mVppd)}}{\text{Min LVPECL Input Swing (mVppd)}} = \frac{150}{560} = 0.267 \quad \text{Equation 8}$$

  $$\text{Gain}_{MAX} = \frac{\text{Max Input Swing GTX (mVppd)}}{\text{Max LVPECL Input Swing (mVppd)}} = \frac{2000}{2460} = 0.813 \quad \text{Equation 9}$$

  $$\text{Gain}_{MIN} \leq \text{Gain} \leq \text{Gain}_{MAX} \quad \text{Equation 10}$$

It is generally preferable to have the highest gain because this ensures operation and provides margin for this simple analysis. LVPECL swing numbers are from the *Analog Devices ADCLK944* data sheet [Ref 8].

**Given/Known**

- $VTTRX = 1.2V$, $V_{PECLCM} = 2V$, $R_{term} = 50\Omega$
- Open circuit Thevenin voltage (OCT V) = $1.3V$
- Open circuit Thevenin resistance ($Z_{in}$) = $50\Omega$
- Target $V_{ICM} = 0.7V – 1.2V$, $VCC_{PECL} = 3.3V$

**Calculations**

**A. Theoretical**

1. Equation for $Z_{IN}$:
   - Using Thevenin's theorem:
     $$Z_{IN} = \left[(\frac{R_4}{R_{term}}) + \frac{R_3}{R_1}\right] = 50\Omega \quad \text{Equation 11}$$

   **Figure 9** shows a Thevenin equivalent network of **Figure 8** to calculate $Z_{IN}$.
2. Determine values for $R_3$ and $R_4$. It is assumed that:

$$R_3 = 50\Omega$$  \hspace{1cm} \text{Equation 12}

$$X = [R_3 + (R_{\text{term}} || R_4)] > 55$$  \hspace{1cm} \text{Equation 13}

The objectives are for the value of $X$ to be greater than 50$\Omega$, and the parallel combination of $R_1$ and $X$ should be 50$\Omega$. To be as close to 50$\Omega$ as possible, set $X > 55\Omega$ so there is some room if $R_1$ turns out to be a very high number.

When the LVPECL driver is connected:

- $V_A = 2V$ (Use the value for $V_A$ when the driver is connected in order to know the resistance of $R_4$ in a “real operational” state.)
- From the Xilinx RX requirement, $V_B = 1.2V$.

Using the preceding information, the value for $R_4$ can be determined using Kirchhoff’s current law (Equation 14):

$$\frac{V_A - V_B}{R_3} + \frac{V_{\text{TRX}} - V_B}{R_{\text{term}}} = \frac{V_B}{R_4}$$  \hspace{1cm} \text{Equation 14}

$$\frac{0.8}{50} + \frac{1.2 - 1.2}{50} = \frac{1.2}{R_4}$$  \hspace{1cm} \text{Equation 15}

$$R_4 = 75\Omega$$  \hspace{1cm} \text{Equation 16}

After substituting the values of $R_3$, $R_{\text{term}}$, and $R_4$ in Equation 13, the result is that $X = 80\Omega$.

3. Determine gain:

$$\text{Gain} = \frac{R_{\text{term}} || R_4}{(R_{\text{term}} || R_4) + R_3}$$  \hspace{1cm} \text{Equation 17}

$$\text{Gain} = 0.375$$  \hspace{1cm} \text{Equation 18}

4. Determine the DC input common mode to the receiver (line common mode):

$$V_{\text{ICM}} = \left(\frac{V_{\text{CM}} - V_{\text{PECL}}}{R_3} + \frac{V_{\text{TRX}} - V_B}{R_{\text{term}}}\right) \times (R_4 || R_3 || R_{\text{term}})$$  \hspace{1cm} \text{Equation 19}

$$V_{\text{ICM}} = 1.2V$$  \hspace{1cm} \text{Equation 20}

**B. Using Standard 0402 (1005 Metric) Resistor Values for $R_3$ and $R_4$**

**Note:** For more information, refer to the DigiKey resistor values [Ref 7].

First iteration:

- $R_3 = 50\Omega$
- $R_4 = 75\Omega$

Check if OCT V is 1.3V

1. Recalculate $X$ with the new $R_3$ and $R_4$ values:

$$X = 80\Omega$$  \hspace{1cm} \text{Equation 21}

2. Recalculate Gain:

$$\text{Gain} = 0.375$$  \hspace{1cm} \text{Equation 22}

3. Recalculate $V_{\text{ICM}}$:

$$V_{\text{ICM}} = 1.2V$$  \hspace{1cm} \text{Equation 23}
4. Determine \( V_B \) when \( OCT\ V = 1.3V \):

The calculation of \( V_B \) is based on the condition that, if \( OCT\ V \) is held at 1.3V, the presumed voltage at \( V_B \) supports the configuration with the resistor values selected and calculated.

\[
V_B = \left( \frac{OCTV}{R_3} + \frac{VTTRX}{R_{term}} \right) \times \left( R_4 \parallel R_3 \parallel R_{term} \right)
\]  \hspace{1cm} \text{Equation 24}

\[
V_B = 0.937V
\]  \hspace{1cm} \text{Equation 25}

5. Calculate \( R_1 \) assuming \( OCT\ V = 1.3V \):

\[
R_1 = \frac{V_{CCPECL} - OCTV}{OCTV - V_B} \times R_3
\]  \hspace{1cm} \text{Equation 26}

\[
R_1 = 275.8\Omega
\]  \hspace{1cm} \text{Equation 27}

Using standard 0402 (1005 Metric [Ref 7]) resistor for \( R_1 \):

\[
R_1 = 270\Omega
\]  \hspace{1cm} \text{Equation 28}

6. Calculate \( Z_{in} \) using Equation 11:

\[
Z_{in} = 61.7\Omega
\]  \hspace{1cm} \text{Equation 29}

Second iteration:

With the calculations in the first iteration, \( Z_{in} \) far exceeded the expected value. Adjusting the resistor network so that conditions are met:

Let \( R_3 = 40\Omega \) and \( R_4 = 40\Omega \). Using 0402 (1005 Metric [Ref 7]), the values are:

- \( R_3 = 39\Omega \)
- \( R_4 = 39\Omega \)

Check if \( OCT\ V \) is 1.3V

1. Recalculate \( X \):

\[
X = 60.91\Omega
\]  \hspace{1cm} \text{Equation 30}

2. Recalculate Gain:

\[
\text{Gain} = 0.359
\]  \hspace{1cm} \text{Equation 31}

3. Recalculate \( V_{ICM} \):

\[
V_{ICM} = 1.05V
\]  \hspace{1cm} \text{Equation 32}

4. Determine \( V_B \):

\[
V_B = 0.804V
\]  \hspace{1cm} \text{Equation 33}

5. Recalculate \( R_1 \):

\[
R_1 = 157.3\Omega
\]  \hspace{1cm} \text{Equation 34}

Using standard 0402 (1005 Metric [Ref 7]) resistor for \( R_1 \):

\[
R_1 = 160\Omega
\]  \hspace{1cm} \text{Equation 35}

6. Calculate \( Z_{in} \) using Equation 11:

\[
Z_{in} = 44.1\Omega
\]  \hspace{1cm} \text{Equation 36}

\( OCT\ V \) with 160\( \Omega \) = 1.293V
Table 4 shows the differences between the expected GPON values and actual values.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Expected Value</th>
<th>Actual Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>OCT V</td>
<td>1.3V</td>
<td>1.293V</td>
</tr>
<tr>
<td>OCT Z&lt;sub&gt;in&lt;/sub&gt;</td>
<td>50Ω</td>
<td>44.1Ω</td>
</tr>
<tr>
<td>V&lt;sub&gt;ICM&lt;/sub&gt;</td>
<td>0.7–1.2V</td>
<td>1.05V</td>
</tr>
<tr>
<td>Gain</td>
<td>0.267–0.813</td>
<td>0.359</td>
</tr>
</tbody>
</table>

The desired values for OCT V and V<sub>ICM</sub> are very close to the actual values. There is no performance degradation between 0.7V and 1.2V V<sub>ICM</sub>. Ideally, OCT Z<sub>in</sub> should be as close to 50Ω as possible, but with GPON line rates being very low, the reflections due to impedance mismatch should not be a major issue.

Even if the V<sub>ICM</sub> was close to 1.2V, the RX could have tolerated a TX launch amplitude of 2000 mVpp difference. The reason for this is that the gain due the resistor network is 0.36, which causes a 64% reduction of the signal from the TX to the RX.

**Conclusion**

The 7 series FPGAs GTX transceivers can be used in DC-coupled applications if the guidelines presented in this application note are followed.

**References**

1. Kintex-7 FPGAs Data Sheet: DC and AC Switching Characteristics (DS182)
2. Zynq-7000 All Programmable SoC (XC7Z030, XC7Z045, and XC7Z100): DC and AC Switching Characteristics (DS191)
3. 7 Series FPGAs GTX/GTH Transceivers User Guide (UG476)
4. Introduction to LVDS, PECL, and CML Rev. 1; Maxim Integrated pdfserv.maximintegrated.com/en/an/AN291.pdf
6. Interfacing Between LVPECL, VML, CML, and LVDS Levels; Texas Instruments www.ti.com/lit/an/slla120/slla120.pdf
7. DigiKey resistor values: www.digikey.com/scripts/dksearch/dksus.dll?FV=fff40001%2Cfff800e9%2C400004%2C142c1639&vendor=0&mnonly=0&newproducts=0&ptm=0&fid=0&quantity=0&PV3=2
8. 2.5 V/3.3 V Four LVPECL Outputs, SiGe Clock Fanout Buffer; Analog Devices www.analog.com/static/imported-files/data_sheets/ADCLK944.pdf
Appendix

### IDCIN and IDCOUT Table

Table 5 is a quick reference for the \( I_{DCIN} \) and \( I_{DCOUT} \) current limits. For the most up to date information, refer to the data sheets [Ref 1] [Ref 2].

#### Table 5: IDCIN and IDCOUT limits

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Description</th>
<th>Condition</th>
<th>Maximum Current Allowed (mA)</th>
</tr>
</thead>
<tbody>
<tr>
<td>( I_{DCIN} )</td>
<td>DC input current for receiver input pins DC coupled ( V_{MGTAVTT} = 1.2V )</td>
<td>( R_{term} = AVTT )</td>
<td>12</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( R_{term} = GND )</td>
<td>6.5</td>
</tr>
<tr>
<td>( I_{DCOUT} )</td>
<td>DC output current for transmitter pins DC-coupled ( V_{MGTAVTT} = 1.2V )</td>
<td>( R_{term} = AVTT )</td>
<td>12</td>
</tr>
</tbody>
</table>

### Testing Conditions

The tests were performed on multiple -2 devices. Table 6 shows the voltages and temperature conditions.

#### Table 6: Testing Conditions

<table>
<thead>
<tr>
<th>Conditions</th>
<th>Values</th>
</tr>
</thead>
<tbody>
<tr>
<td>( V_{min} )</td>
<td>1020 mV</td>
</tr>
<tr>
<td>( V_{nom} )</td>
<td>1050 mV</td>
</tr>
<tr>
<td>( V_{max} )</td>
<td>1080 mV</td>
</tr>
<tr>
<td>( T_{min} )</td>
<td>(-36^\circ C)</td>
</tr>
<tr>
<td>( T_{nom} )</td>
<td>(40^\circ C)</td>
</tr>
<tr>
<td>( T_{max} )</td>
<td>(100^\circ C)</td>
</tr>
</tbody>
</table>

The testing was also done over multiple line common mode voltages of the system.

1. Line Rate:
   a. LPM = 11.3 Gb/s
   b. DFE = 12.5 Gb/s
2. Channel (Swing > 150 mVpp differential)
   a. LPM ~ 11 db
   b. DFE ~ 16 db
3. Channel (Swing = 150 mVpp differential)
   a. LPM = KC724 board trace, no added trace
The following table shows the revision history for this document.

<table>
<thead>
<tr>
<th>Date</th>
<th>Version</th>
<th>Description of Revisions</th>
</tr>
</thead>
<tbody>
<tr>
<td>09/13/2013</td>
<td>1.0</td>
<td>Initial Xilinx release.</td>
</tr>
<tr>
<td>01/10/2014</td>
<td>1.0.1</td>
<td>Updated table references after Figure 3.</td>
</tr>
</tbody>
</table>

The information disclosed to you hereunder (the “Materials”) is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx’s Terms of Sale which can be viewed at www.xilinx.com/legal.htm#tos; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx’s Terms of Sale which can be viewed at www.xilinx.com/legal.htm#tos.

XILINX PRODUCTS ARE NOT DESIGNED OR INTENDED TO BE FAIL-SAFE, OR FOR USE IN ANY APPLICATION REQUIRING FAIL-SAFE PERFORMANCE, SUCH AS APPLICATIONS RELATED TO: (I) THE DEPLOYMENT OF AIRBAGS, (II) CONTROL OF A VEHICLE, UNLESS THERE IS A FAIL-SAFE OR REDUNDANCY FEATURE (WHICH DOES NOT INCLUDE USE OF SOFTWARE IN THE XILINX DEVICE TO IMPLEMENT THE REDUNDANCY) AND A WARNING SIGNAL UPON FAILURE TO THE OPERATOR, OR (III) USES THAT COULD LEAD TO DEATH OR PERSONAL INJURY. CUSTOMER ASSUMES THE SOLE RISK AND LIABILITY OF ANY USE OF XILINX PRODUCTS IN SUCH APPLICATIONS.