

Package Bill of Material Gold (Au) To Copper (Cu) Wire Change for Spartan-3, Spartan-3E and Spartan-3A FPGA Products

XCN11002 (v1.0) August 15, 2011

**Product Change Notice** 

#### Overview

The purpose of this notification is to announce the transitioning of all wire bond package types for Spartan®-3, Spartan-3E and Spartan-3A FPGA products from gold (Au) to copper (Cu) wire. For the Cu-wire assembly, only halogen free, EU-ROHS compliant packages and green mold compound will be used. These packages do not contain published REACH SvHC materials.

# **Description**

Xilinx's conversion to copper wire is to align with the current industry trend to better support long-term demand for the affected products. Copper wire has demonstrated better electrical and mechanical performance than gold wire. Xilinx assembly suppliers have qualified copper wire technology and have been using it in high volume production since 2008. Any planned capacity expansion will be for copper wire packages only.

This change will not affect fit, form, function or MSL rating of the packages. For Cu-wire assembly, the packages are halogen free, EU-RoHS compliant with green mold compound, and do not contain published REACH SvHC materials. Xilinx will continue to support packages assembled with tin lead (SnPb) solder balls and leadframe plating.

## **Products Affected**

This change affects all speed, package, and temperature variations of "XC" commercial (C) and industrial (I) grade product families mentioned in the title and overview. Automotive "XA" and Aerospace/Defense "XQ" are not affected.

# **Key Dates and Ordering Information**

Xilinx will begin to cross-ship products using both gold wire and copper wire per the Table 1 schedule.

Table 1: Spartan-3 FPGA Products Cross-Ship Schedule

| Devices           | Packages                                                                                                  | Target Cross Shipping Date |
|-------------------|-----------------------------------------------------------------------------------------------------------|----------------------------|
| Spartan-3/-3E/-3A | VQ(G)100<br>TQ(G)144<br>PQ(G)208                                                                          | November, 2011             |
| Spartan-3/-3E/-3A | CP(G)132<br>FT(G)256<br>FG(G)320<br>FG(G)400<br>FG(G)456<br>FG(G)484<br>FG(G)676<br>FG(G)900<br>FG(G)1156 | January, 2012*             |

<sup>\*</sup> Phase In Begins

© Copyright 2011 Xilinx, Inc. Xilinx, the Xilinx logo, Artix, ISE, Kintex, Spartan, Virtex, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. All other trademarks are the property of their respective owners.



## **Qualification Data**

Xilinx has successfully passed and completed the Cu wire qualification. Please refer to Xilinx RPT156 for more detail.

## Response

No response is required. For additional information or questions, please contact Xilinx Technical Support.

Important Notice: Xilinx Customer Notifications (XCNs, XDNs, and Quality Alerts) can be delivered via e-mail alerts sent by the Support website (<a href="http://www.xilinx.com/support">http://www.xilinx.com/support</a>). Register today and personalize your "Documentation and Design Advisory Alerts" area to include Customer Notifications. Xilinx Support provides many benefits, including the ability to receive alerts for new and updated information about specific products, as well as alerts for other publications such as data sheets, errata, application notes, etc. For information on how to sign up, refer to Xilinx Answer Record 18683.

## **Additional Documentation**

Qualification Report (RPT156):

https://secure.xilinx.com/webreg/clickthrough.do?cid=173884.

## **Revision History**

The following table shows the revision history for this document.

| Date     | Version | Revision         |
|----------|---------|------------------|
| 08/15/11 | 1.0     | Initial release. |

#### **Notice of Disclaimer**

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY. INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY. NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials, or to advise you of any corrections or update. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of the Limited Warranties which can be viewed at http://www.xilinx.com/warranty.htm; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in Critical Applications: http://www.xilinx.com/warranty.htm#critapps.