Xilinx is disclosing this user guide, manual, release note, and/or specification (the “Documentation”) to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit the Documentation in any form or by any means including, but not limited to, electronic, mechanical, photocopying, recording, or otherwise, without the prior written consent of Xilinx. Xilinx expressly disclaims any liability arising out of your use of the Documentation. Xilinx reserves the right, at its sole discretion, to change the Documentation without notice at any time. Xilinx assumes no obligation to correct any errors contained in the Documentation, or to advise you of any corrections or updates. Xilinx expressly disclaims any liability in connection with technical support or assistance that may be provided to you in connection with the Information.

THE DOCUMENTATION IS DISCLOSED TO YOU “AS-IS” WITH NO WARRANTY OF ANY KIND. XILINX MAKES NO OTHER WARRANTIES, WHETHER EXPRESS, IMPLIED, OR STATUTORY, REGARDING THE DOCUMENTATION, INCLUDING ANY WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NONINFRINGEMENT OF THIRD-PARTY RIGHTS. IN NO EVENT WILL XILINX BE LIABLE FOR ANY CONSEQUENTIAL, INDIRECT, EXEMPLARY, SPECIAL, OR INCIDENTAL DAMAGES, INCLUDING ANY LOSS OF DATA OR LOST PROFITS, ARISING FROM YOUR USE OF THE DOCUMENTATION.

CRITICAL APPLICATIONS DISCLAIMER
XILINX PRODUCTS (INCLUDING HARDWARE, SOFTWARE AND/OR IP CORES) ARE NOT DESIGNED OR INTENDED TO BE FAIL-SAFE, OR FOR USE IN ANY APPLICATION REQUIRING FAIL-SAFE PERFORMANCE, SUCH AS IN LIFE-SUPPORT OR SAFETY DEVICES OR SYSTEMS, CLASS III MEDICAL DEVICES, NUCLEAR FACILITIES, APPLICATIONS RELATED TO THE DEPLOYMENT OF AIRBAGS, OR ANY OTHER APPLICATIONS THAT COULD LEAD TO DEATH, PERSONAL INJURY OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE (INDIVIDUALLY AND COLLECTIVELY, “CRITICAL APPLICATIONS”). FURTHERMORE, XILINX PRODUCTS ARE NOT DESIGNED OR INTENDED FOR USE IN ANY APPLICATIONS THAT AFFECT CONTROL OF A VEHICLE OR AIRCRAFT, UNLESS THERE IS A FAIL-SAFE OR REDUNDANCY FEATURE (WHICH DOES NOT INCLUDE USE OF SOFTWARE IN THE XILINX DEVICE TO IMPLEMENT THE REDUNDANCY) AND A WARNING SIGNAL UPON FAILURE TO THE OPERATOR. CUSTOMER AGREES, PRIOR TO USING OR DISTRIBUTING ANY SYSTEMS THAT INCORPORATE XILINX PRODUCTS, TO THOROUGHLY TEST THE SAME FOR SAFETY PURPOSES. TO THE MAXIMUM EXTENT PERMITTED BY APPLICABLE LAW, CUSTOMER ASSUMES THE SOLE RISK AND LIABILITY OF ANY USE OF XILINX PRODUCTS IN CRITICAL APPLICATIONS.

AUTOMOTIVE APPLICATIONS DISCLAIMER
XILINX PRODUCTS ARE NOT DESIGNED OR INTENDED TO BE FAIL-SAFE, OR FOR USE IN ANY APPLICATION REQUIRING FAIL-SAFE PERFORMANCE, SUCH AS APPLICATIONS RELATED TO: (I) THE DEPLOYMENT OF AIRBAGS, (II) CONTROL OF A VEHICLE, UNLESS THERE IS A FAIL-SAFE OR REDUNDANCY FEATURE (WHICH DOES NOT INCLUDE USE OF SOFTWARE IN THE XILINX DEVICE TO IMPLEMENT THE REDUNDANCY) AND A WARNING SIGNAL UPON FAILURE TO THE OPERATOR, OR (III) USES THAT COULD LEAD TO DEATH OR PERSONAL INJURY. CUSTOMER ASSUMES THE SOLE RISK AND LIABILITY OF ANY USE OF XILINX PRODUCTS IN SUCH APPLICATIONS.

© Copyright 2012 Xilinx, Inc. XILINX, the Xilinx logo, Virtex, Spartan, ISE, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. All other trademarks are the property of their respective owners.
## Revision History

The following table shows the revision history for this document.

<table>
<thead>
<tr>
<th>Date</th>
<th>Version</th>
<th>Revision</th>
</tr>
</thead>
<tbody>
<tr>
<td>06/05/07</td>
<td>1.0</td>
<td>Initial Xilinx release.</td>
</tr>
<tr>
<td>05/04/09</td>
<td>2.0</td>
<td>Added information to describe the XPE spreadsheets for the 11.1 release</td>
</tr>
<tr>
<td>06/24/09</td>
<td>3.0</td>
<td>Updated with information to describe the XPE spreadsheets for the 11.2</td>
</tr>
<tr>
<td></td>
<td></td>
<td>release of ISE, and added references to Spartan-6 and Virtex-6 FPGAs.</td>
</tr>
<tr>
<td>05/03/10</td>
<td>4.0</td>
<td>Updated with information to describe the XPE spreadsheets for the 12.1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>release of ISE.</td>
</tr>
<tr>
<td>09/21/10</td>
<td>5.0</td>
<td>Updated with information to describe the XPE spreadsheets for the 12.3</td>
</tr>
<tr>
<td>12/14/10</td>
<td>6.0</td>
<td>Updated with information to describe the XPE spreadsheets for the 12.4</td>
</tr>
<tr>
<td>03/01/11</td>
<td>13.1</td>
<td>Updated with information to describe the XPE spreadsheets for the 13.1</td>
</tr>
<tr>
<td>07/06/11</td>
<td>13.2</td>
<td>Revisions to manual for ISE 13.2 release:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Updated screen displays for all 7 Series figures.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• In Using Named Cells section, updated all tables to include information</td>
</tr>
<tr>
<td></td>
<td></td>
<td>on 7 series transceivers.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Added applicability to Defense-Grade FPGAs.</td>
</tr>
<tr>
<td>10/10/11</td>
<td>13.3</td>
<td>Revisions to manual for ISE 13.3 release:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Added a table of Heat Sink Profile definitions (heat sink height for</td>
</tr>
<tr>
<td></td>
<td></td>
<td>each device package) in ΘSA section.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Updated all dialog box figures to show appearance in Windows 7.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Updated figures for all spreadsheet sheets that have changed in this</td>
</tr>
<tr>
<td></td>
<td></td>
<td>release.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Added a description of the Power Planes field in the MGT sheet.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Added sections describing Memory Interface Configuration wizard and</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Transceiver Configuration Wizard.</td>
</tr>
<tr>
<td>01/18/12</td>
<td>13.4</td>
<td>Revisions to manual for ISE 13.4 release:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Added section describing the new Quick Estimate Wizard. See Quick</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Estimate Wizard (7 Series Only).</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Added sections describing the new Memory Configuration wizard, which is</td>
</tr>
<tr>
<td></td>
<td></td>
<td>used to configure block memory and distributed memory. See Configuring</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Distributed Memory with the Memory Generator Wizard (7 Series Only) and</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Configuring Block Memory with the Memory Generator Wizard (7 Series</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Only).</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Updated figures for all spreadsheet sheets that have changed in this</td>
</tr>
<tr>
<td></td>
<td></td>
<td>release.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Added applicability to Artix-7 Automotive devices.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Modified wizard procedures to indicate that wizards now have a Close</td>
</tr>
<tr>
<td></td>
<td></td>
<td>button.</td>
</tr>
</tbody>
</table>

*Note: The revisions for ISE 13.4 release include updates to the user manual for this version.*
# Table of Contents

Revision History .......................................................... 3

## Using XPower Estimator

Introduction ........................................................................ 7

Getting Started with XPE .................................................. 8
  Opening XPE .................................................................... 8
  Minimum Required User Input ......................................... 9
  XPE Calculations and Results ........................................... 9

**Definitions/Terminology** .................................................. 10
  Supported Device Families ............................................. 10
  Device Model Accuracy .................................................. 10
    Advance ......................................................................... 10
    Preliminary ...................................................................... 10
    Production ....................................................................... 11
  Total Power ...................................................................... 11
    Device Static Power .................................................... 11
    Design Static Power .................................................... 11
    Design Dynamic Power ................................................ 11
  Activity Rates ............................................................... 11
    Toggle Rates ............................................................... 11
    Signal Rates .................................................................. 12
  Fanout .............................................................................. 12
  Effective Θ JA (C/W) ....................................................... 12
  Θ SA (C/W) ..................................................................... 13
  Θ JB (C/W) ..................................................................... 14
  Junction Temperature (°C) .............................................. 14

**User Interface** ............................................................. 14
  The XPE Toolbar ............................................................ 15
    Import File ..................................................................... 15
    Export File ...................................................................... 15
    Quick Estimate ............................................................ 15
    Reset to Defaults ......................................................... 15
    Set Default Rates ........................................................ 15
  XPE Cell Color-Coding Scheme ....................................... 16

Exchanging Power Information with XPower Analyzer ............. 17

**Data Import and Export** .................................................. 18
  Importing Data into XPE ................................................ 18
  Exporting XPE Results ................................................... 20

Summary Sheet .................................................................... 21
  Settings Panel .................................................................. 23
  Power Distribution Panels ............................................. 24
    On-Chip Power Panel .................................................... 25
  Power Supply Panel ....................................................... 25
  Summary Panel .............................................................. 27
  Quick Estimate Wizard (7 Series Only) ............................... 27

**Resource Sheets** .......................................................... 30
## Clock Sheet
- Configuring Distributed Memory with the Memory Generator Wizard (7 Series Only)
- Memory Interface Configuration Wizard (7 Series Only)
- Block RAM (BRAM) Sheet
- Preliminary BRAM Estimates
- For Better Accuracy
- Configuring Block Memory with the Memory Generator Wizard (7 Series Only)

## Logic Sheet
- Logic Sheet

## I/O Sheet
- I/O Sheet

## Block RAM (BRAM) Sheet
- Block RAM (BRAM) Sheet

## I/O Sheet
- I/O Sheet

## Configuring Distributed Memory with the Memory Generator Wizard (7 Series Only)

## Memory Interface Configuration Wizard (7 Series Only)

## Clock Management Resource Sheets (DCM, PMCD, PLL, MMCM)

## DSP Sheet (MULT, DSP48)

## Multi-Gigabit Transceiver Sheets (MGT, GT, GTP, GTX, GTH, GTZ)
- Transceiver Configuration Wizard (7 Series Only)

## EMAC and TEMAC Sheets

## PCIE Sheet

## PPC405 and PPC440 (PowerPC) Sheets

## Phaser Sheet

## User Sheet

### Automating XPE

#### Using Named Cells
- Get available resource counts
- Get device operating limits
- Get and edit summary information

#### Using Formulas

#### Using Visual Basic Macros

#### Scripting XPE
- Visual Basic Scripting Example
- Perl Scripting Example

### Conclusion

### Appendix A: Additional Resources
Using XPower Estimator

Introduction

The XPower Estimator (XPE) spreadsheet is a power estimation tool typically used in the pre-design and pre-implementation phases of a project. XPE assists with architecture evaluation, device selection, appropriate power supply components, and thermal management components specific for your application.

XPE considers your design’s resource usage, toggle rates, I/O loading, and many other factors which it combines with the device models to calculate the estimated power distribution. The device models are extracted from measurements, simulation, and/or extrapolation.

The accuracy of XPE is dependent on two primary sets of inputs:

- Device utilization, component configuration, clock, enable, and toggle rates, and other information you enter into the tool
- Device data models integrated into the tool

For accurate estimates of your application, enter realistic information which is as complete as possible. Modeling a certain aspect of the design over conservatively or without sufficient knowledge of the design can result in unrealistic estimates. Some techniques to drive the XPE to provide worst-case estimates or typical estimates are discussed in this document.

XPE is a pre-implementation tool for use in the early stages of a design cycle or when the RTL description is incomplete. After implementation, the XPower Analyzer (XPA) tool (available in the ISE® Design Suite software) can be used for more accurate estimates and power analysis. For more information about XPA, see the XPower Analyzer Help.

XPE is a spreadsheet, so all Microsoft Excel functionality is fully retained in the writable or unprotected sections of the spreadsheet. XPE has additional functionality oriented to ease of use. The drop-down menus and the comment-enabled cells are helpful features to inform and guide you.

The XPE spreadsheet also includes the Quick Estimate Wizard (7 Series Only), Memory Interface Configuration Wizard (7 Series Only), Memory Generation wizard (see Configuring Block Memory with the Memory Generator Wizard (7 Series Only) and Configuring Distributed Memory with the Memory Generator Wizard (7 Series Only)), and the Transceiver Configuration Wizard (7 Series Only). These wizards help novice and expert users to quickly enter the important configuration parameters, which will then generate relevant lines in the I/O, Logic, Block RAM (BRAM), Transceiver, PCIE and Phaser sheets, helping with accurate power analysis.
Getting Started with XPE

Opening XPE

1. XPE requires a licensed version of Microsoft Excel 2003 or Microsoft Excel 2007 to be installed.
   
   Microsoft Excel 2010 is not officially supported in this release of XPE. OpenOffice and Google Docs spreadsheet editors are not supported in this release of XPE.

2. Download the latest available spreadsheet for your targeted device. The XPE spreadsheets are available at the Power Advantage webpage here:

   [http://www.xilinx.com/power](http://www.xilinx.com/power)

3. Make sure your Microsoft Excel settings allow macro executions. XPE uses several macros built into the XPE spreadsheet.
   
   - **Microsoft Excel 2003** - By default, the macro security level is set to High, which disables macros. To change the macro security level, follow these steps (actual menu names will vary with language of Microsoft Excel):
     a. On the Tools menu, point to Macro and click Security.
     b. In the Security dialog box, click the Security Level tab.
     c. Select Medium, then click OK.
     d. Open or, if already open, reopen the XPE spreadsheet.
     e. When prompted whether to enable or disable macros, click Enable Macros.

   - **Microsoft Excel 2007 or Windows Vista** - The following steps are required:
     a. From the Microsoft Office button select Excel Options.
     b. In the Options dialog, click on Trust Center.
     c. In the Trust Center dialog, click on Trust Center Settings and select the Macro Security tab.
     d. Select Enable all macros, then click OK.
     e. Open or, if already open, reopen the XPE spreadsheet.

   **Note:** You can save an Excel 2007 or later spreadsheet as an .xlsm file (Macro Enabled Workbook), and this will enable macro content. Calculations in XPE will not be affected if you decide to change to this extension. You can also enable the macro content each time you open the workbook. Enabling macro content by changing the Trust Center settings is a potentially dangerous way of enabling macro content.

   **Note:** If you save an Excel 2007 or later spreadsheet as an .xlsx file (Excel Workbook) you will lose the macro capability and render XPE nonfunctional. You will be warned of this if you try to save as an .xlsx file.
Minimum Required User Input

Power estimation for programmable devices like FPGAs is a complex process, since it is highly dependent on the amount of logic in the design and the configuration of that logic. To produce accurate estimates, the power estimation process requires accurate input values, such as resource utilization, clock rates, and toggle rates. To use this tool to its minimum capability with reasonable accuracy, you need the following:

- A target device-package combination
- A good estimate of resources you expect to use in the design (for example, flip-flops, look-up tables, I/Os, block RAMS, DCMs, etc.)
- The clock frequency or frequencies for the design
- An estimate of the data toggle rates for the design

As a general rule, input as much information about your design as available, then leave the remaining settings to default values. This strategy will allow you to determine the device power supply and heat dissipation requirements.

**Tip:** Use Excel formulas to link different cells together. For instance type '=CLOCK!E9' in the Logic sheet lines which list the resources driven by this clock domain.

XPE Calculations and Results

XPE uses your design and environmental input, then combines this information with the device data model to compute and present an estimated distribution of the power in the targeted device.

XPE presents multiple views of the power distribution.

- **Power by Voltage Supplies** - For each required voltage source, this information is useful to select and size power supply components such as regulators, etc. Supply power includes both off-chip and on-chip dissipated power.
- **Power by User Logic Resources** - For each type of user logic in the design, XPE reports the expected power. This allows you to experiment with architecture, resources, and implementation trade-off choices in order to remain within the allotted power budget.
- **Thermal Power** - XPE lets you enter device environment settings and reports thermal properties of the device for your application, such as the expected junction temperature. With this information you can evaluate the need for passive or active cooling for your design.

The **Summary** sheet in XPE shows the total power for the device. Other sheets show usage-based power. Leakage within the unused portion of the considered resource (if any) is not shown.

The following sections provide more details on how to enter settings and review results.
Definitions/Terminology

Supported Device Families

Separate spreadsheets are available depending on the targeted architecture. These spreadsheets are updated when new device data become available or when new features are added to XPE.

- 7 Series FPGAs
  - Artix™-7 and Artix-7 Automotive
  - Kintex™-7
  - Virtex®-7
- Virtex-6 and Virtex-5 – This spreadsheet includes all sub-families, including Virtex-6 Low Power, Virtex-6Q Defense-grade, Virtex-5Q Defense-grade, and Virtex-5QV Space-grade
- Virtex-4
- Spartan®-6 and Spartan-3A – This spreadsheet includes all sub-families, including Spartan-6 Lower Power, Spartan-6 Automotive, Spartan-6Q Defense-grade, Spartan-3AN, and Spartan-3A DSP
- Spartan-3E
- Spartan-3

Note: Download the latest available spreadsheet from the Power Advantage webpage on the Xilinx website at this location:

http://www.xilinx.com/products/technology/power

Device Model Accuracy

The accuracy of the characterization data existing in the tool is reflected by accuracy designations in the Characterization field on the Summary sheet of XPE. For most FPGAs, the history of the accuracy designation is also displayed in the Release sheet. The accuracy designations are Advance, Preliminary, and Production.

Advance

The data integrated into XPE with this designation is based primarily on measurements and characterization data made on early production devices. A set of widely used device resources are included in the characterization. Characterization data is limited to these few blocks. This data is typically available within a year of product launch. Although the data with this designation is considered relatively stable and conservative, some under-reporting or over-reporting may occur. Advance data accuracy is considered lower than the Preliminary and Production data.

Preliminary

The data integrated into XPE with this designation is based on complete early production silicon. Almost all the blocks in the device fabric are characterized. Data for most of the dedicated blocks like TEMAC and PCIe block are also characterized and integrated into XPE. The probability of accurate power reporting is improved compared to Advance data.
**Production**

The data integrated into XPE with this designation is released after enough production silicon of a particular device family member has been characterized to provide full power correlation over numerous production lots. Characterization data for all blocks in the device fabric is included.

**Total Power**

The total FPGA power is calculated as follows:

\[
\text{Total FPGA power} = \text{Device Static} + \text{Design Static} + \text{Design Dynamic}
\]

The power estimates are modeled to account for temperature and voltage sensitivity. Ambient temperature and regulated voltage on the system can be keyed into the appropriate cells provided for that purpose.

**Device Static Power**

Also referred to as Leakage. Device static represents the transistor leakage power when the device is powered and not configured.

**Design Static Power**

Design static represents the additional power consumption when the device is configured and there is no switching activity. It includes static power in I/O DCI terminations, clock managers, etc.

For design static power calculations, XPE starts by assuming a blank bitstream. To "instantiate" design elements for the design static power calculations, you must enter the appropriate resource counts on the sheets with count fields and non-zero clock frequencies for the sheets without count fields. I/O termination must also be set to match the board and the design.

**Design Dynamic Power**

Design dynamic represents the additional power consumption from the user logic utilization and switching activity.

**Activity Rates**

XPE shows values for these types of activity rates:

- Toggle Rates
- Signal Rates

**Toggle Rates**

Providing accurate toggle rates in the various XPE sheets is essential to get quality power estimates. This information, however, may not be readily available at the stage in the design cycle where you enter data in XPE. Activity may be refined as the design gets more defined. Below are guidelines you can follow to help you enter design toggle activity.

- For synchronous paths, toggle rate reflects how often an output changes relative to a given clock input and can be modeled as a percentage between 0–100%. The max data toggle rate of 100% means that the output toggles every active clock edge. For instance, consider a free running binary counter with a 100MHz clock. For the Least
Definitions/Terminology

Significant Bit you would enter 100% in the **Toggle Rate** column since this bit toggles every rising edge of the clock. For the second bit you would enter 50% since this bit toggles every other rising edge of the clock.

- For non-periodic or event-driven state machine designs, toggle rates cannot be easily predicted. An effective method of estimating average toggle rates for a given design is to segregate the different sections of the design based on their functionality and estimate the toggle rates for each of the sub-blocks. An average toggle rate can then be arrived at by calculating the average for the entire design. Most logic-intensive designs work at around 12.5% average toggle rate, which is the default toggle rate setting in XPE. For a worst-case estimate, a toggle rate of 20% can be used. Average toggle rates greater than 20% are not very common. Arithmetic-intensive modules of a design seem to take toggle rates of up to 50%, which is representative of the absolute worst case.

**Important:** In all the sheets which do not have a dedicated **Clock Enable** column make sure you scale the toggle rate to account for any signal which gates this logic. For example, if the data toggle rate is modeled at 50% but the synchronizing clock is enabled 50 percent of the time, the resulting toggle rate should be 25% (50% x 50%).

**Important:** To appreciate what 100% toggle rate means, think of a constantly enabled toggle flip-flop (TFF) whose data input is tied High. The T-output of this flip-flop toggles every clock edge. Very few designs could possibly have an average toggle rate that high (100%).

**Note:** The IO sheet has a column to specify signal **Data Rate**. Make sure you adjust the **Toggle Rate** and **Data Rate** columns accurately. For example, on an input signal which toggles on both edges of the clock you would enter **Toggle Rate = 100%** and **Data Rate = DDR** (Dual Data Rate).

### Signal Rates

Signal rate defines the number of millions of transitions per second for the element considered. This is a read-only column that appears on some of the XPE sheets (for example, the Logic, I/O, DSP, and Block RAM sheets). The general equation to calculate signal rate is:

\[
\text{Signal Rate (Mtr/s)} = \text{Clock Frequency (Mhz)} \times \text{Effective Toggle Rate (%)}
\]

### Fanout

Fanout defined in XPE is similar to the fanout reported by the synthesis tool and can differ from the fanout reported by the implementation tool. This difference is expected because fanout will vary with placement and packing of the logic.

- In XPE fanout represents the number of individual loads or logic elements the considered element is connected to (LUTs, flip-flops, block RAM, I/O flip-flops, distributed RAM, and shift registers).
- In the implementation tool (ISE PAR Report), fanout is the number of SLICEs the considered net is routed to. A SLICE typically contains multiple logic elements and users generally do not control packing of the different elements into SLICEs. XPE algorithms will estimate this packing before calculating the power.

### Effective $\Theta JA$ (C/W)

This coefficient defines how power is dissipated from the FPGA to the environment (device junction to ambient air). Typically this option is calculated by XPE, taking into account, among other things, the different environment parameters in the **Settings** panel of the **Summary** sheet. Entering a value in this field will override XPE calculations. Use
**Definitions/Terminology**

this option if you have calculated this parameter by simulations. You may also want to use this feature to factor out environmental parameters when analyzing power differences with another spreadsheet in which environment settings have been set differently.

Θ SA (C/W)

Heatsink to ambient air thermal resistance. By default XPE obtains this value from a representative selection of heatsink data matched to the device package, combined with the Heat Sink value you set (Low Profile, Medium Profile, or High Profile) and the Airflow value you set. The value used by XPE is shown in the Θ SA field on the Summary sheet.

The heatsink values for Low Profile, Medium Profile, and High Profile for the different device packages are defined in Table 1.

**Table 1: Heat Sink Profile Definitions in XPower Estimator**

<table>
<thead>
<tr>
<th>Device Package</th>
<th>Heat Sink Height (mm)</th>
</tr>
</thead>
</table>
| FF324 (19 mm)  | • Low Profile - 6.3 mm  
                  • Medium Profile - 9.5 mm  
                  • Low Profile - 12.7 mm  |
| FF484 (23 mm)  | • Low Profile - 6.3 mm  
                  • Medium Profile - 9.5 mm  
                  • Low Profile - 12.7 mm  |
| FF665-676 (27 mm) | • Low Profile - 6.3 mm  
                        • Medium Profile - 9.5 mm  
                        • Low Profile - 12.7 mm  |
| FF784 (29 mm)  | • Low Profile - 6.3 mm  
                  • Medium Profile - 9.5 mm  
                  • Low Profile - 12.7 mm  |
| FF1136-1158 (35 mm) | • Low Profile - 6.3 mm  
                                   • Medium Profile - 9.5 mm  
                                   • Low Profile - 12.7 mm  |
| FF1738-1760 (42.5 mm) | • Low Profile - 12.7 mm  
                                         • Medium Profile - 14.6 mm  
                                         • Low Profile - 17.6 mm  |
| FF1923-1933 (45 mm)  | • Low Profile - 14.6 mm  
                             • Medium Profile - 20.6 mm  
                             • Low Profile - 27.6 mm  |

If you have the Θ SA information for your system you can enter your specific value. First set the Heat Sink drop-down menu on the Summary sheet to Custom, then enter your Θ SA value.
Device junction to board thermal resistance. By default XPE estimates the junction to board thermal resistance based on standard JEDEC four-layer measurements. If you have done thermal simulations of your system you can enter your own specific value. First set the Board Selection drop-down menu on the Summary sheet to Custom, then enter your $\Theta_{JB}$ value.

Junction Temperature ($^\circ$C)

This field forces the value of the device junction temperature. XPE then adjusts the ambient temperature to meet the specified junction temperature. This option could be used when you need to work backward from a known or assumed worst case junction temperature and define the environment that would ensure this temperature is not exceeded.

User Interface

XPE has these spreadsheet sheets:

- The Summary sheet lets you enter and edit all device and environment settings. This sheet also displays a summary of the power distribution and provides buttons to import data into XPE, export results, and globally adjust settings.
- Other sheets allow you to enter usage and activity details for the different resource types available in the targeted device (for example, IO, Block RAM (BRAM), and Multi-Gigabit Transceivers (MGTs)). These sheets report design power based on the resource usage. Resource leakage power is shown on the Summary sheet.

**Tip:** XPE is intended to be intuitive to the novice spreadsheet-user. For information about a cell in the spreadsheet, move the mouse over the comment indicators (red triangle at the top right corner of the title cells) to read the relevant notes for the intended use (see Figure 1).
The XPE Toolbar

To make data entry into the tool easier, XPE supports importing data from different sources and allows settings to be changed globally. The toolbar is shown in Figure 2.

Note: The toolbar displayed below is the toolbar for the 7 series XPE spreadsheet. Toolbar buttons for earlier architecture spreadsheets may have different names than the names displayed below.

Figure 2: XPE Toolbar (7 Series)

Import File

Depending on what stage your design is in the FPGA development cycle, use this dialog box to import design information and activity into the spreadsheet. In the dialog box, select the Files of type field to determine whether you will import an .xls, .mrp or .xpe file.

For a description of the import feature, see Importing Data into XPE, page 18.

Export File

The Export File button lets you export the following information from the current spreadsheet:

- The current settings for your design within XPE. These settings can be imported into an XPower Analyzer session within ISE.
- A text power report, which allows you to analyze the power information in the XPE spreadsheet in a textual format.

For a description of the export feature, see Exporting XPE Results, page 20.

Quick Estimate

The Quick Estimate button opens the Quick Estimate wizard. This wizard is a simple interface to allow novice and expert users to quickly enter the important parameters required for an accurate power analysis of a design implemented in a Xilinx device.

For a description of the Quick Estimate wizard, see Quick Estimate Wizard (7 Series Only), page 27.

Reset to Defaults

The Reset to Defaults button resets all user settings to their default values, except for values in the Device selection table on the Summary sheet, and deletes all user entered values on the block details sheets (Clock, Logic, etc.).

Set Default Rates

This button opens up a dialog box which lets you change the default frequency, toggle rates or enable rates for the entire design or for specific sheets (see Figure 3).
The fields in the dialog box are:

- **Toggle Rates**
  Each field changes activity of the related sheet only. Acceptable range: 0 to 100%.
  To learn more about toggle rates, refer to **Toggle Rates, page 11**.

- **Enable Rates**
  Each field changes activity of the related sheet only. Acceptable range: 0 to 100%.

- **All Clock Nets**
  The clock frequency entered here applies to CLOCK, LOGIC, IO, BRAM and DSP sheets. Acceptable range: 0 to 500MHz.

- **Output Load**
  The equivalent capacitance seen by the output driver for the routing and components connected to this board trace. This setting does not affect power calculations for inputs.

### XPE Cell Color-Coding Scheme

To simplify data entry and review, the XPE cells are color coded. A color **Legend** appears at the bottom of the **Summary** sheet (see **Figure 4**).

*Figure 4: Color Legend (Summary Sheet)*

A description of the spreadsheet’s color-coding scheme is provided in **Table 2**.
Exchanging Power Information with XPower Analyzer

To determine device power supply requirements and estimate thermal dissipation throughout the design process, data exchange mechanisms are available between the different power estimation tools, XPower Estimator (XPE) and XPower Analyzer (XPA). Details on the methodology and user flow are presented in the Power Methodology Guide (UG786). This data exchange mechanism is available for the Spartan-6, Virtex-6, Artix-7 (including Artix-7 Automotive), Kintex-7 and Virtex-7 families.

- **Export settings to XPower Analyzer**
  In a typical development process you will first perform power estimation in XPE to size the voltage supply sources, evaluate thermal power dissipation paths, and allocate the total power budget to the different blocks in the FPGA system. Later in the development cycle you will want to perform post implementation power analysis in XPower Analyzer to validate against your power and thermal goals. Instead of manually re-entering this environmental data into XPA you can export to a file and have XPA read it for your next analysis. This process exports all environment, thermal, and voltage settings which in turn helps getting realistic power estimations in XPA that can easily be compared between the two tools.
  For step-by-step export instructions, see Exporting XPE Results, page 20.

- **Import results from XPower Analyzer**
  This flow is useful in the following cases
  - The reported power exceeds your requirements and you want to evaluate different scenarios, adjusting resources used, count, and configuration. You can also estimate power gains from techniques such as logic gating or resource time sharing, without modifying your code.
  - Your project uses (or reuses) IP blocks already implemented in a previous design or acquired. You can import these existing blocks into XPE to quickly get resource and power usage for these blocks. You can then focus your efforts in XPE to enter data for the new pieces of logic not yet defined.
  - Team-based design – A project manager can regularly monitor power for the entire design by integrating resource usage and power consumption for modules developed by the different teams.
  For step-by-step import instructions, see Importing Data into XPE, page 18.

### Table 2: XPE Cell Color-Coding Scheme

<table>
<thead>
<tr>
<th>Cell Color</th>
<th>Cell Use</th>
<th>Available User Action</th>
</tr>
</thead>
<tbody>
<tr>
<td>White</td>
<td>Allows user to enter data</td>
<td>Editable</td>
</tr>
<tr>
<td>Grey</td>
<td>Displays a calculated value</td>
<td>Read-only</td>
</tr>
<tr>
<td>Green</td>
<td>Displays a summary value</td>
<td>Read-only</td>
</tr>
<tr>
<td>Blue</td>
<td>User override of cells normally calculated by XPE</td>
<td>Editable</td>
</tr>
<tr>
<td>Orange</td>
<td>Flags a warning. Indicates that a resource is not available.</td>
<td>Editable</td>
</tr>
<tr>
<td>Red</td>
<td>Flags an error. Examples of errors are:</td>
<td>Read-only. Edit other cells to correct the error.</td>
</tr>
<tr>
<td></td>
<td>• A resource limit in the device has been exceeded.</td>
<td></td>
</tr>
<tr>
<td></td>
<td>• The limits of a device specification (for example, junction temperature) have been exceeded.</td>
<td></td>
</tr>
</tbody>
</table>
Data Import and Export

Depending on the stage in the FPGA development cycle your design is in, XPE provides multiple mechanisms to simplify data entry and manage output data.

Importing Data into XPE

In the Summary sheet, click the Import... button to open the dialog box shown in Figure 5. This dialog box varies slightly depending on device architecture, as newer family spreadsheets offer more import capabilities.

This dialog box lets you select among the following import options:

- **Import Existing XPower Estimator Spreadsheet (*.xls*)**
  
  Use this option to import an existing XPE workbook (.xls or .xlsm file). This option is useful when starting a new design which reuses previous IP blocks or when updating the design information into the latest spreadsheet version. This action deletes all data in the current spreadsheet, then imports all data from the selected spreadsheet.

  **Note:** When the import is complete, make sure to verify and adjust the imported data where appropriate. For example, adjust utilization and resources count columns when porting a design to a new architecture.
• **Import Implementation Results From XPower Analyzer (*.xpe)**

Use this option to further analyze your design by importing complete designs or IP blocks. Benefits and use model for this flow are presented in *Exchanging Power Information with XPower Analyzer*, page 17.

To import this data into the spreadsheet:

1. In the Summary sheet of the XPE spreadsheet, click **Import...**.
2. In the import dialog box, browse and select the `.xpe` file to import.
   
   **Note:** Refer to the XPower Analyzer Help or the description of `-xpe` option to the `xpwr` command line in the *Command Line Tools User Guide (UG628)* for details on how to generate this interoperability file.
3. (Optional. 7 series devices only) In the **Design Data** section of the dialog box, select whether you want the imported data to override any previously entered data in the spreadsheet or rather append to the existing results.
4. (Optional. 7 series devices only) In the **Advanced Options** section of the dialog box, specify data to include during the import (environment settings, I/O details, Voltage level and Device selection).

• **Import Implementation Results From Map Report (*.mrp)**

Select the import from Map Report (.mrp file) when portions of the design have been implemented in ISE. You can import the exact resource count from a Map Report to get a more accurate power estimation after the design is placed. This flow is also used when portions of the design are implemented while others are still being designed, so you can add details for the expected remaining logic and evaluate the total design power distribution.

**Note:** This process overwrites any utilization data, but preserves environment settings.

**Note:** After import you will notice resources used are grouped into a minimum set of lines. The map report only contains the counts of the various blocks and you will need to set the bit width, data rate, clock, mode, enable, and other configurations on each XPE sheet to match your design.

**Note:** The I/O and BRAM sheets are populated based on unique configuration. I/Os are grouped by bus and all BRAMs with the same configuration appear on a single line. You may therefore need to add additional rows and adjust the counts to group by clock domain, module, or functionality.
Exporting XPE Results

In the Summary sheet click the Export button to open the dialog box shown in Figure 6.

![Export Dialog Box](image)

**Figure 6:** Export Dialog Box

In the dialog box the Save as type field lets you select among the following data formats:

- **Export as XPA Settings File (*.xpa)**
  
  Use this format to export XPE settings so they can then be applied to an XPower Analyzer session. This tool is typically used later in the design cycle when you are ready to perform a post place and route power analysis. The tool will create an .xpa file which contains all the environment settings, such as thermal, board and voltage properties. This simplifies the analysis setup in XPower Analyzer and ensures power data can be compared between the two tools.

  **Note:** To read the data exported from XPE into XPower Analyzer, enter the Settings file name (*.xpa) in the dialog box that appears when you open a design in XPower Analyzer (File > Open Design).

  **Note:** In the XPower (XPWR) command line tool, which performs a power analysis on your design within ISE, use the `-x <file_name>` switch to read in the XPE exported data.

- **Export as Text Power Report (*.pwr)**
  
  Use this format to export XPE Summary sheet results in a text format. XPE will save all the information on the Summary sheet in a sequence of tables so the information is easy to read. This feature can be used to archive or compare multiple scenarios. It can also help if your design flow uses scripts to parse and use XPE results.
Summary Sheet

The **Summary** sheet is the default sheet on launch and allows you to enter all device and environment settings. On this sheet the tool also reports estimated power rail-wise and block-wise so you can quickly review thermal and supply power distribution for your design (see Figure 7).

A **Project** field (top) and a **Comment** field (bottom) allow you to add a description or short details about the design or calculations related to the design. If your data does not fit in these boxes, then go to the **User** sheet. There you can add links, data tables, graphics, or any other object you can enter in a regular Excel document.

**Note:** The Spartan-3, Spartan-3E and Virtex-4 spreadsheets have a slightly different layout for this sheet. The description of the different user settings and data presented in this view is, however, applicable to these spreadsheets.
Figure 7: Summary Sheet (Kintex-7) - Adjust Settings and Display Power Results
Settings Panel

Use the **Settings** panel to specify details of the device, board, cooling and ISE settings. This panel varies slightly depending on the targeted device. A Virtex-6 example is presented in Figure 8.

Some settings are dependent on other settings. When this occurs the dependent cell becomes un-editable and turns to a grey background.

![Settings Panel (Virtex-6)](image)

The sections in the **Settings** panel are:

- **Device**

  Select the smallest device which meets your requirements.

  *Note:* Larger devices exhibit higher device static power consumption.

- **Environment**

  For XPE to report the estimated junction temperature it needs to understand how the device logic is configured and activated. It also needs a description of the device environment. The information of how heat can be transferred into the surrounding air (ΘSA) or PCB (ΘJB) affects the device junction temperature. If these parameters are known enter them; otherwise, select from the different drop-down menus the environment settings closest to your specific project. This will help to indirectly determine **Effective ΘJA**.

  For more details about the thermal parameters of the XPowr Estimator, please refer to Chapter 3: Thermal Management & Thermal Characterization Methods & Conditions in the *Device Package User Guide* (UG112).
ISE

ISE settings are available to focus the synthesis and implementation tools on minimizing towards different objectives. Adjust this area to best match the ISE settings you plan on using. This option affects the core dynamic power by an amount seen in a suite of customer designs.

Optimization settings are:

- Balanced – Default ISE options
- Power – Minimize core dynamic power
- Performance – Best timing performance
- Area – Minimize slice usage
- CPU – Minimize runtime

These options are described in the ISE documentation for Design Goals and Strategies.

Note: In the 7 series spreadsheet, this section is labeled Implementation, and only Balanced and Power Optimization settings are available.

Power mode

This setting allows you to review the estimated power for the different active and power down modes of the device. Power Mode is available for some device families.

Power Distribution Panels

There are two separate aspects to evaluate when integrating Xilinx FPGAs in a system. Typically designers first evaluate the FPGA current drawn on each voltage supply to ensure all voltage sources can provide enough power for the device to function properly. Second, designers need to know how much of that supplied power is consumed by the device itself as opposed to power supplied to off-chip components such as board termination networks. The power consumed on-chip, also referred to as thermal power, generates heat which must be transferred to the environment in order to maintain the device junction temperature within the normal operating range. Figure 9 shows the on-chip power contributing to junction temperature (On-Chip Power panel) and the total supply power (Power Supply panel).
On-Chip Power Panel

The On-Chip Power panel presents the total power consumed within the device. It includes device static and user design dependant static and dynamic power. The total is broken out by resource type. This view can help determine the amount of power being consumed and dissipated by the device. It also helps identify potential areas in the user logic where trade-offs or power optimization techniques could be used to meet the targeted power budget.

In this view you can click on the resource name to directly jump to the detailed sheet for this resource.

For design static power calculations, XPE starts by assuming a blank bitstream. To "instantiate" design elements for the design static power calculations, you must enter the appropriate resource counts on the sheets with count fields and non-zero clock frequencies for the sheets without count fields. I/O termination must also be set to match the board and the design.

Power Supply Panel

The Power Supply panel displays the device estimated power across the different supply sources. This information can be used for instance to size or review voltage supply components, such as regulators. The table includes all power required by the internal logic along with power eventually sourced and consumed outside the FPGA, such as in external board terminations. This view includes both static and dynamic power.

You can adjust individual voltages within the supported range and XPE will calculate and display the total current required. When Maximum Process is selected in the
Environment table and any power-on supply current values exceed the estimated operating current requirements, the Power Supply panel will display the minimum power-on supply requirements.

Multiple power supplies are required to power an FPGA. For logic resources typically available in Xilinx FPGAs, Table 3 presents the voltage source that typically powers them. This table is provided only as a guideline because these details may vary across Xilinx device families.

**Table 3: FPGA Resources and the Power Supply that Typically Powers Them**

<table>
<thead>
<tr>
<th>Power Supply</th>
<th>Resources Powered</th>
</tr>
</thead>
</table>
| \( V_{CCINT} \) & \( V_{CCBRAM} \) \(^{(3)}\) | • All CLB resources  
• All routing resources  
• Entire clock tree, including all clock buffers  
• Block RAM/FIFO\(^{(1)}\)  
• DSP slices\(^{(1)}\)  
• All input buffers  
• Logic elements in the IOB (ILOGIC/OLOGIC)\(^{(1)}\)  
• ISERDES/OSERDES\(^{(1)}\)  
• PowerPC™ processor\(^{(1)}\)  
• Tri-Mode Ethernet MAC\(^{(1)}\)  
• Clock Managers (DCM, PLL, etc.) (minor)  
• PCIe and PCS portion of MGTs |
| \( V_{CCaux} \) & \( V_{CCaux\_IO} \) \(^{(3)}\) | • Clock Managers (MMCM, PLL, DCM, etc.)\(^{(1)}\)  
• IODELAY/IDELAYCTRL\(^{(1)}\)  
• All output buffers  
• Differential Input buffers  
• \( V_{REF}\)-based, single-ended I/O standards, e.g., HSTL18\_I  
• Phaser |
| \( V_{CCO} \) | • All output buffers  
• Some input buffers  
• Digitally Controlled Impedance (DCI) circuits, also referred to as On-Chip Termination (OCT)\(^{(2)}\) |
| \( MGT^* \) | • PMA circuits of transceivers |

**Notes:**

1. These resources are available only in certain device families. Refer to the appropriate data sheets and user guides for more information.
2. \( V_{CCO} \) in bank 0 (\( V_{CCO\_0} \) or \( V_{CCO\_CONFIC} \)) powers all I/Os in bank 0 as well as the configuration circuitry. See the applicable Configuration User Guide.
3. Xilinx 7 series High Performance (HP) I/O banks only.
Summary Panel

The Summary panel presents in a concise format the main data of interest (see Figure 10).

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Junction Temperature</td>
<td>60.1 °C</td>
</tr>
<tr>
<td>Total On-Chip Power</td>
<td>5.099 W</td>
</tr>
<tr>
<td>Thermal Margin</td>
<td>24.9°C / 12.6W</td>
</tr>
<tr>
<td>Effective $\Theta_{JA}$</td>
<td>2.0 °C/W</td>
</tr>
</tbody>
</table>

- **Junction Temperature**
  Estimated junction temperature as the design operates. Each device operates within a temperature grade specified in the datasheet. The background for this cell turns orange when the value is outside the operating range (timing may be affected) and turns red when outside the absolute maximum temperature (device damage possible). The background color turns light blue when the value is set by user.

- **Total On-Chip Power**
  Includes power consumed and dissipated by the device across all supply sources. Also referred to as thermal power. This cell follows the color scheme of the Junction Temperature cell described above.

- **Thermal Margin**
  Temperature and power margin up to or in excess of the maximum accepted range for this device Grade. Thermal margin is negative when estimated junction temperature exceeds the maximum specified value. In this case, use this information to decide how best to address the excess power consumed on-chip.

- **Effective $\Theta_{JA}$**
  The calculated Effective Thermal Resistance (Effective $\Theta_{JA}$) summarizes how heat is transferred from the die to the environment. The value is calculated from the settings entered in the Environment panel. If you have run thermal simulations of your environment then you may also override this value (in the Environment panel).

**Quick Estimate Wizard (7 Series Only)**

The Quick Estimate wizard is a simple interface to allow novice and expert users to quickly enter the important parameters required for an accurate power analysis of a design implemented in a Xilinx device. The Quick Estimate Wizard populates the XPE sheets with information about your entire design, allowing XPE to perform a rough power estimate for the design. After you run this rough estimate using the Quick Estimate wizard, you can view the data the wizard entered, modify the spreadsheet entries the wizard created, and add entries of your own to describe your design more completely.

If you run the Quick Estimate wizard a second time, you will replace all the spreadsheet entries from the previous run with entries from the current run.

The following manuals will help you supply information to the Quick Estimate Wizard:

- 7 Series FPGAs Configurable Logic Block User Guide (UG474)
- 7 Series FPGAs Memory Resources User Guide (UG473)
- 7 Series FPGAs GTX Transceivers User Guide (UG476)
To populate the 7 Series XPE sheets using the Quick Estimate wizard:

1. In the **Summary** sheet **Settings Panel** specify the target part, including the **Speed Grade** and **Temp Grade**.

2. Click the Quick Estimate button on the **Summary** sheet.

3. In the XPE Quick Estimate dialog box, fill out the information in the dialog box for your design.

The entries available in the dialog box depend on the Xilinx device in which you will implement your design.

**Figure 11:** XPE Quick Estimate Dialog Box (Virtex-7)

The fields in the XPE Quick estimate dialog box are:

- **Conditions**

  This selection allows you to choose:

  - A **Typical** process and nominal voltages at the specified **Ambient** temperature.

  OR

  - A **Maximum** process and maximum voltages, with the **Junction** temperature set for a worst case power analysis at the specified temperature grade limit.
• Environment
   Allows you to select the airflow environment under which your device will operate (Still Air, 250 LFM, or 250 LFM (w/Heatsink)).

• Design Activity
   For the Logic (configurable logic blocks (CLBs) and interconnect) and BRAM (block RAM), enter these values:
   - Clock
     Specify a single clock frequency, in MHz. The Clock frequency defaults to different values for the different device families (Artix-7 (including Artix-7 Automotive), Kintex-7, and Virtex-7), but you may set the Clock frequency to any value.
   - Toggle
     Enter a single Toggle rate (in %). This toggle rate will apply to all the resources in the Logic or to the BRAM.
   - Enable
     Enter a single Enable rate (in %). The Enable rate will apply to the slice clock enable in the Logic or to the BRAM enable.

• Design Utilization
   Enter the number of each resource (LUT, FF, BRAM, and DSP) you estimate your design will use.
   The % column shows the percentage of utilization for the resource in the specified device.
   You can enter a number in the box provided or use the spin buttons (the up and down arrowheads) to increase or decrease the utilization % by 5% each click.
   If you try to enter a value greater than the total number of the resource in the device (for example, you try to enter 10,000 LUTs for a device that only contains 9600 LUTs), the value displayed will change to the total number of the resource in the device (in this example, 9600 LUTs) and the utilization % will be 100%.

• Physical Interfaces
   For the memory interface (Memory) you specify, enter a bit width (Width) and a data rate (Rate) in Mb/s.
   For the transceiver interfaces (GTP, GTX, etc.) you specify, enter a bit width (Width) and a data rate (Rate) in Gb/s.
   For LVDS, specify the number of input pins (In), output pins (Out), and the data rate (Rate) in Mb/s.

4. When you have filled out the values for your design, click OK.
   After a DRC (Design Rules Check) runs, the sheets in XPower Estimator spreadsheet will be populated based on the values you entered, and XPE will estimate power for the design you specified.
Resource Sheets

The following sections provide details for entering data into or interpreting results in the different available resource sheets. XPE only shows sheets available on the particular FPGA family and device selected. These resource sheets are organized with a center table where you enter utilization, configuration, and activity of the device resources you use. Above this main table are tables representing the total utilization and a summary of the resource’s contribution to the total power per voltage supply.

These sheets represent usage based power; therefore, they include all power related to the utilization and configuration of the specified resource. The sheets do not include the leakage power contribution, since this is accounted for on the Summary sheet.

**Note:** On sheets in which you specify a clock frequency for resources, XPE will assume that all resources on a single row in the sheet (for example, 4000 Shift Registers and 3000 FFs in a single row on the Logic sheet) are in the same clock domain. For an accurate power estimation, make sure to enter resources in different clock domains on separate rows in the spreadsheet.

Clock Sheet

Important factors in dynamic power calculation are the activity and the load capacitance that needs to be switched by each net in the design. Some of the factors in determining the loading capacitance are fanout, wire length, etc. With clocks typically having higher activity and fanouts, the power associated with clock nets can be significant and thus is reported in a separate worksheet sheet (see Figure 12).

**Figure 12: Clock Tree Power Example (Virtex-7)**

- **Buffer Type Column**
  Xilinx devices have different types of buffers capable of driving the clock routing structures and these types are modeled within XPE. Refer to the applicable Device User Guide to select the appropriate buffer type.

- **Clock Fanout Column**
  The number of synchronous elements driven by this clock.
• **Clock Buffer Enable** Column
  Gates the clock net at its source. The value is the percentage of the time in which the
  clock buffer is active. Reduce this percentage if you plan on disabling the clock net at
  the source when this portion of the design is not used. This reduces power.

• **Slice Clock Enable** Column
  Gates the clock net at its loads. Reduce this percentage if you plan on disabling some of
  the clock loads with slice level Clock Enable signals. This reduces power.

  **Note:** Some algorithms in software such as "Intelligent Clock Gating" will remap or change the
  packing in order to minimize this number.

### Logic Sheet

The Logic sheet (see Figure 13) is used to estimate the power consumed in the CLB
resources. The estimated power accounts for both the logic components and the routing.
Two types of information should be entered:

• **Utilization** – Enter the number of LUTs, Shift Registers and LUT-based RAMs and
  ROMs. If your design or a previous generation has been implemented within ISE use
  the **Import** button in the Summary sheet to automatically import this information.
  Otherwise, use your experience to estimate utilization required to implement the
  desired functionality.

• **Activity** – Enter the **Clock** domain this logic belongs to. Then enter the **Toggle Rate**
  the logic is expected to switch and the **Average Fanout**.

  **Note:** The default setting for **Toggle Rate** (12.5%) and **Average Fanout** (3) are based on an
  average extracted from a suite of customer designs. In the absence of a better estimate for your
  specific design, Xilinx recommends using the default setting.

  **Note:** The **Signal Rate** column defines the number of millions of transitions per second for the
  considered element. This is a read-only column.

  **Signal Rate** is computed in this way:

  \[
  \text{Signal Rate (Mtr/s)} = \text{Clock Frequency (Mhz)} \times \text{Toggle rate (%)}
  \]
To enter information on the Logic sheet related to distributed memory, you can use the XPE Memory Generator wizard, which appears when you click the **Add Memory** button on the Logic sheet. The XPE Memory Generator wizard provides a simplified method of adding memory-related rows to the Logic sheet. For information about using this wizard, see Configuring Distributed Memory with the Memory Generator Wizard (7 Series Only), page 32.

### Configuring Distributed Memory with the Memory Generator Wizard (7 Series Only)

For the 7 Series XPE spreadsheet, you can enter distributed memory information in the Logic sheet by using the XPE Memory Generator wizard, which appears when you click the **Add Memory** button on the Logic sheet. The XPE Memory Generator wizard provides a simplified method of populating the Logic sheet with rows related to distributed memory.

To understand the capabilities of the 7 series distributed memory and the settings you will enter within XPE refer to the 7 Series FPGAs Configurable Logic Block User Guide (UG474). To populate the 7 Series Logic sheet using the XPE Memory Generator Wizard:

1. Click the **Add Memory** button on the Logic sheet.

2. In the Distributed Memory tab of the XPE Memory Generator dialog box, fill out the information in the dialog box for one distributed memory **Memory Type** in your design.

---

**Figure 13: Effect of LUT Configuration, Toggle Rates and Average Fanout on Power Estimation (Virtex-7)**

To enter information on the Logic sheet related to distributed memory, you can use the XPE Memory Generator wizard, which appears when you click the **Add Memory** button on the Logic sheet. The XPE Memory Generator wizard provides a simplified method of adding memory-related rows to the Logic sheet. For information about using this wizard, see Configuring Distributed Memory with the Memory Generator Wizard (7 Series Only), page 32.

### Configuring Distributed Memory with the Memory Generator Wizard (7 Series Only)

For the 7 Series XPE spreadsheet, you can enter distributed memory information in the Logic sheet by using the XPE Memory Generator wizard, which appears when you click the **Add Memory** button on the Logic sheet. The XPE Memory Generator wizard provides a simplified method of populating the Logic sheet with rows related to distributed memory.

To understand the capabilities of the 7 series distributed memory and the settings you will enter within XPE refer to the 7 Series FPGAs Configurable Logic Block User Guide (UG474). To populate the 7 Series Logic sheet using the XPE Memory Generator Wizard:

1. Click the **Add Memory** button on the Logic sheet.

2. In the Distributed Memory tab of the XPE Memory Generator dialog box, fill out the information in the dialog box for one distributed memory **Memory Type** in your design.
The fields in the Distributed Memory tab are:

- **Memory Type**
  Select the type of memory your design will use.
  - Single Port RAM
  - Simple Dual Port RAM
  - Single Port ROM
  - Dual Port ROM
  For a description of these memory types, see the 7 Series FPGAs Configurable Logic Block User Guide (UG474).

- **Clock**
  Enter the clock frequency at which the distributed memory will operate.
  For dual-port memory types, XPE will assume the same clock frequency for both ports.

- **Toggle**
  Enter the average toggle rate of the data signals. A toggle rate of 50% means that half of the data signals toggle each clock cycle.
• **Width**
  Enter the bit width for each word in the memory.

• **Depth**
  Enter the depth of the memory. **Width \times Depth** is the total number of bits in the memory.

• **Registered Inputs**
  Specify whether the memory inputs will be registered (**Registered Inputs** selected) or not (**Registered Inputs** deselected).

  For a description of input registering, see the *7 Series FPGAs Configurable Logic Block User Guide (UG474)*.

• **Registered Outputs**
  Specify whether the memory outputs will be registered (**Registered Outputs** selected) or not (**Registered Outputs** deselected).

  For a description of output registering, see the *7 Series FPGAs Configurable Logic Block User Guide (UG474)*.

• **Module name**
  Allows you to assign a name to the generated distributed memory configuration. This will help to distinguish multiple configurations in the XPE sheets.

3. When you have filled out the values for this distributed memory, click **Apply**.
   A row in the Logic sheet will be filled in with the information you entered in the dialog box.

4. For each distributed memory type in your design, fill out the dialog box and click **Apply**.
   Each time you click **Apply** a row will be added to the Logic sheet.

5. When you have configured all of the distributed memory in your design, click **Close**
   to close the XPE Memory Generator dialog box.
I/O Sheet

With higher switching speeds and capacitive loads, switching I/O power can be a substantial part of the total power consumption of an FPGA. Because of this, it is important to accurately define all I/O related parameters. In the I/O sheet XPE helps you calculate the on-chip and, eventually, off-chip power for your I/O interfaces.

For 7 series devices, XPE provides a Memory Interface Configuration wizard to allow you to quickly enter the important parameters required for an accurate power estimate of the I/Os involved in the FPGA's interface to external memory. For step-by-step instructions about how to use the wizard to fill out the memory interface information in the I/O sheet, see Memory Interface Configuration Wizard (7 Series Only), page 39.

Figure 15 shows the top section of the I/O sheet (for the 7 series spreadsheet). Note that this sheet, as well as other sheets in the 7 series spreadsheet, contains buttons to display applicable documentation from the Xilinx website (in this case, the 7 Series SelectIO Resources User Guide and the 7 Series FPGAs XADC User Guide).

Figure 15: I/O Sheet - Top Section (7 Series)

Figure 16 illustrates the three main types of information entered on the I/O sheet: IO Settings, Activity, and, if needed, External Termination.
The following paragraphs provide more information on how to fill in each of these columns.

- **I/O Settings**
  - **I/O Standard**
    Specify here the expected I/O standard you will use for this interface. Configurations which use the on-chip terminations are shown with a DCI suffix in this drop-down menu. Differential I/O standards have a (pair) suffix. For calculations, XPE assumes the standard VCCO level (for example, 3.3V) that is closest to the nominal listed in the datasheet for that I/O standard.

    **Note:** For Spartan-6 FPGAs, the open drain standards I2C and SMBUS can use a VCCO from 2.7V to 3.45V, with a 3.0V nominal voltage. In XPE these are calculated using a VCCO of 3.3V.
Tip: To minimize power on output signals always use the weakest driver settings which meet your performance goals (lower the drive strength and slew rate).

Tip: Using on-chip terminated standards is a good way to improve the signal integrity of the waveforms seen by the receiver. Since the terminations are embedded inside the FPGA, the termination power will contribute to raising the device junction temperature. In order to minimize this power try to use the tri-statable on-chip terminated standards (denoted T_DCI) whenever possible.

- **I/O Direction Columns**
  Enter the number of **Input**, **Output** and **Bidir** (bidirectional) signals for each I/O interface.

  **Tip:** Since toggling activity of inputs and outputs is often very different, Xilinx recommends you place each direction on a separate row.

  **Tip:** Enter one pin for each differential I/O pair. For instance, if your memory has four differential DQS pairs, enter 4 on the **Input Pins** column.

- **I/O Performance Settings**
  These performance settings, such as **IO LOGIC SERDES** or **IO DELAY**, are family dependent. Enter the configuration in which you expect to program these I/Os.

  **Tip:** Typically performance settings increase power consumption. Try to enable these setting only if your I/O interface absolutely requires them.

- **Activity**
  Enter in these four columns the expected activity for each I/O interface.

  - **Clock (MHz)**
    Synchronous signals: Enter the frequency of the clock capturing or generating these signals.

    Asynchronous signals: Calculate the equivalent frequency of the signal. For instance, if you can determine the signal will toggle (change state) 2 million times per second then enter 1 in this column (when converting signal rate to frequency you need 2 transitions to make a period: the transition from 0 to 1 and the transition from 1 to 0).

  - **Toggle Rate**
    Synchronous elements: Enter how often compared to the clock this signal is expected to change state. For instance if the data changes every 8 clock cycles on average, enter 12.5% (1/8, converted to a percentage).

    Asynchronous elements: As explained in the **Clock (MHz)** description above, enter the equivalent frequency in the **Clock (MHz)** column then enter 100% in this column.

  - **Data Rate**
    Synchronous elements: Enter **DDR** if the signal is sampled on both the positive and negative edges of the clock.

    Asynchronous elements: This column is not applicable (leave value at **SDR**).
Resource Sheets

- **Output Enable**
  
  **Input only signals:** This column has no effect.
  
  **Output and bi-directional signals:** Specify for a long period of time how much of this time the output buffer is driving a value (compared to the time the driving buffer is disabled or tri-stated).
  
  **Tip:** As shown in Figure 16 (red frame) for line 1 and 2, setting **Output Enable** to 100% is a common mistake which degrades the tool accuracy.

- **Signal Rate**
  
  Defines the number of millions of transitions per second for the considered element. This is a read-only column.
  
  **Signal Rate** is computed in this way:
  
  **For Inputs:**
  
  \[
  \text{Signal Rate (Mtr/s) = Clock Frequency (Mhz) \times Toggle rate (\%) \times Data Rate}
  \]
  
  **For Outputs:**
  
  \[
  \text{Signal Rate (Mtr/s) = Clock Frequency (MHz) \times Toggle Rate (\%) \times Data Rate \times Output Enable Rate (\%)}
  \]

- **External Termination**
  
  When not using the available on-chip termination you can use XPE to calculate the power supplied by the FPGA to off-chip components such as external board termination resistor networks. When the **Show External Board Termination Settings** checkbox is checked, additional columns appear in the table. Also, a graphic appears below the table and shows the supported **External Board Termination Topologies**, so you can easily understand which column to fill depending on the topology you want to build.

  Multiple termination types are supported for I/Os configured as outputs. External input terminations are not supported since calculations often require details of the driver side but these details are not available to XPE.

- **Term. Type**
  
  Select the appropriate topology from this drop-down menu.

- **R/RDIFF and RS**
  
  Some termination schemes require two resistor values while others require only a single value. Refer to the termination graphic then enter the resistor value on the appropriate column. Figure 17 shows the supported I/O termination topologies in this release.
Memory Interface Configuration Wizard (7 Series Only)

The Memory Interface Configuration Wizard is a simple interface to allow novice and expert users to quickly enter the important parameters required for an accurate power estimate. For the 7 Series XPE spreadsheet, you can enter information for the I/Os involved in the interface between the FPGA and external memory by using the Memory Interface Configuration wizard. The Memory Interface Configuration wizard provides a simplified method of filling in the memory interface I/Os in the XPE spreadsheet.

When you configure a memory interface using the wizard, rows will be added to the I/O sheet for each output line (for example, Data, Address, and Clock) from the FPGA that will be applied to the external memory.

The Memory Interface Configuration wizard does not support all memory interface standards or all interface parameters for the supported standards. The wizard covers many of the common Memory Interface Standards. For a specific standard there could be more pins associated than configured by the wizard, in these cases you may need to modify the output of the wizard or enter the extra pins manually in the I/O sheet for your specific case. Also, if a selection is not available for a specific field, you may be able to manually override the selections in the field.
To understand the 7 series memory interfaces and the settings you will enter within XPE refer to the 7 Series FPGAs Memory Resources User Guide (UG473) (for block memory) or the 7 Series FPGAs Configurable Logic Block User Guide (UG474) (for distributed memory).

To add memory interface I/Os to the 7 series I/O sheet using the Memory Interface Configuration Wizard:

1. Click the **Add Memory Interface** button on the I/O sheet.

2. In the XPE Memory Interface Configuration dialog box, fill out the information in the dialog box for one memory interface in your design.

![XPE Memory Interface Configuration Dialog Box (Virtex-7)](image)

**Figure 18: XPE Memory Interface Configuration Dialog Box (Virtex-7)**

The fields in the XPE Memory Interface Configuration dialog box are:

- **Standard**
  - The Memory Interface Configuration wizard supports these I/O Standards:
    - DDR2
    - DDR3
    - DDR3L
    - QDR2+
    - RLDRAM2
    - RLDRAM3
    - LPDDR2
  - You can also manually enter a memory interface of any other standard in the XPE spreadsheet.
For a listing of the supported I/O standards and limits for your specific device, see the appropriate data sheet:
- Virtex-7 FPGAs Data Sheet: DC and Switching Characteristics (DS183)
- Kintex-7 FPGAs Data Sheet: DC and Switching Characteristics (DS182)
- Artix-7 FPGAs Data Sheet: DC and Switching Characteristics (DS181)

- **Bank Type**
  Select the appropriate Bank Type, where the choice exists.

- **Data Rate**
  Enter the target Data Rate for your memory device.

- **Termination (DQ/S)**
  Refers to the DQ (data) and DQS (data strobe) pins. For memory interfaces using the HP banks DCI termination is used as appropriate depending on the Standard selected. For the HR banks INTERM_40, INTERM_50, INTERM_60 or external termination (no entry) may be selected.

- **Data Width**
  Values from 8-144 in increments of 8 are supported, with memory type and device restrictions. Address, data, and control signals must be in the same I/O column so the limit is often lower than 144. Stacked Silicon Interconnect (SSI) technology devices are limited to a width of 72 due to this restriction.

- **Address Width**
  The total number of address lines used in the interface, which includes Row, Col, Bank, and, if used, Rank and CS lines.

- **Number of Interfaces**
  Enter the number of memory interfaces that will use the settings that you are currently entering in the dialog box. When the I/O sheet is populated with the outputs to external memory, the number of pins for each type of line (for example, Address, Data, and Clock lines) will reflect the number of Interfaces you specify.

- **Read/Write (%)**
  Specifies the percentage of the time the memory interface is used for reading from and writing to the external memory. The total must be less than or equal to 100% and the interface is assumed to be idle for 100% - (Read% + Write%) of the time. This is reflected in the Output Enable, Term Disable and IBUF Disable percentages.

- **Module Name**
  Allows you to assign a name to the generated configuration. This will help to distinguish multiple configurations on the I/O sheet.

3. When you have filled out the values for this memory interface, click **Apply**.
   Rows in the I/O sheet will be populated with the information you entered in the dialog box.

4. For each memory interface in your design, fill out the information in the XPE Memory Interface Configuration dialog box and click **Apply**.
   Each time you click **Apply** rows will be added to the I/O sheet.

5. When you have configured all of the memory interfaces in your design, click **Close** to close the XPE Memory Interface Configuration dialog box.
Block RAM (BRAM) Sheet

FPGA devices have dedicated block RAM resources. To accurately set Block RAM parameters in XPE, a good understanding of device resources and configuration possibilities is recommended. This information is available in the BRAM section of the device family Device User Guide. If implementation details for the block RAM are known, follow the guidelines described in For Better Accuracy, page 44. Otherwise, refer to Preliminary BRAM Estimates, page 43.

Note: Distributed RAM/ROM and SRL usage should be specified in the Logic Sheet.

To enter information on the Block RAM sheet, you can use the XPE Memory Generator wizard, which appears when you click the Add Memory button on the Block RAM sheet. The XPE Memory Generator wizard provides a simplified method of adding rows to the Block RAM sheet. For information about using this wizard, see Configuring Block Memory with the Memory Generator Wizard (7 Series Only), page 44.

Some details about columns in the Block RAM sheet:

- **Enable Rate** column
  Use the Enable Rate to specify the percentage of time each block RAM’s ports are enabled for reading and/or writing. To save power, the RAM enable can be driven Low on clock cycles when the block RAM is not used in the design. BRAM Enable Rate, together with Clock rate, are important parameters that must be considered for power optimization.

- **Write Rate** column
  The Write Rate represents the percentage of time that each block RAM port performs write operations. The read rate is understood to be 100% – write rate.

- **Signal Rate** column
  Defines the number of millions of transitions per second for the considered BRAM output port. This is a read-only column which takes into account port enable rates and a weighted average of the port widths.

Figure 19 illustrates the effect of block RAM configuration modes and bit widths on power estimates.
Preliminary BRAM Estimates

If the exact block RAM types and modes to be used in the design are unknown, the best approach is to determine how many kilobytes of memory are needed in the design and use the appropriate number of basic 18k True dual-port RAMs. If the data width of memory access is known, select this from the drop-down menu for each port. Depth and width are the two most important characteristics of a memory.
For Better Accuracy

If the breakdown of the memory usage of your design is known, the XPE spreadsheet allows you to specify which block RAM modes are being used. The **Mode** column has selectable values from a drop-down menu that lists the different ISE primitive names and modes of the block RAM. Depending on the target family, this includes:

- **BRAM** - Simple dual-port or True dual-port Block RAM,
- **FIFO** - Dedicated built-in FIFO,
- **CASC (pair)** - Cascaded block RAM blocks (built from two RAM blocks),
- **ECC** - When the block RAM is configured in ECC mode.

In True dual-port mode the following data write mode options are available:

- **WRITE_FIRST** – The port will first write to the location and then read out the newly written data.
- **READ_FIRST** – The old data is first read out and then the new data is written in. This mode effectively allows 4 operations per clock cycle (saving power or resource utilization) – as the old data can be read out and replaced with new data on the same clock cycle of each port.
- **NO_CHANGE** – When a Write happens the block RAM outputs remain unchanged.

Configuring Block Memory with the Memory Generator Wizard (7 Series Only)

For the 7 Series XPE spreadsheet, you can enter block memory information in the spreadsheet by using the XPE Memory Generator wizard, which appears when you click the **Add Memory** button on the Block RAM sheet. The XPE Memory Generator wizard provides a simplified method of filling in the Block RAM sheet in the XPE.

To understand the capabilities of the 7 series distributed memory and the settings you will enter within XPE refer to the [7 Series FPGAs Memory Resources User Guide (UG473)](https://www.xilinx.com). To populate the 7 Series Block RAM sheet using the XPE Memory Generator Wizard:

1. Click the **Add Memory** button on the Block RAM sheet.

2. In the Block Memory tab of the XPE Memory Generator dialog box, fill out the information in the dialog box for one block memory **Memory Type** in your design.
The fields in the Block Memory tab are:

- **Memory Type**
  Select the type of memory your design will use.

  - **Single Port RAM**
  - **Simple Dual Port RAM**
  - **True Dual Port RAM**
  - **Single Port ROM**
  - **Dual Port ROM**

  For a description of these memory types, see the 7 Series FPGAs Memory Resources User Guide (UG473).

- **Clock**
  Enter the clock frequency at which the block RAM will operate.

  For dual-port memory types, XPE will assume the same clock frequency for both **Port A** and **Port B**.
• **Algorithm**
  Specify which of these algorithms the Xilinx design tools will use to configure block RAM primitives and connect them together:
  - **Minimum Area**
    The memory is generated using the minimum number of block RAM primitives.
  - **Low Power**
    The memory is generated such that the minimum number of block RAM primitives are enabled during a Read or Write operation.

• **Toggle**
Enter the average toggle rate of the data signals. A toggle rate of 50% means that half of the data signals toggle each clock cycle.

• **Port A and Port B**
  If you have selected a single port **Memory Type**, you will enter information for **Port A** only. If you have selected a dual port **Memory Type**, you will enter information for both **Port A** and **Port B**.
  - **Width**
    Enter the bit width for each word in the port.
  - **Depth**
    Enter the depth of the port. \( \text{Width} \times \text{Depth} \) is the total number of bits in the memory.
  - **Enable**
    Enter the percentage of time that the port will be enabled.
  - **Mode**
    Select the operating mode for the block RAM: **READ_FIRST**, **WRITE_FIRST**, or **NO_CHANGE**.
    For a description of these modes, see the [7 Series FPGAs Memory Resources User Guide](#) (UG473).

• **Module name**
  Allows you to assign a name to the generated block memory configuration. This will help to distinguish multiple configurations in the XPE worksheets.

3. When you have filled out the values for this block memory, click **Apply**.
   A row in the Block Ram sheet and a row in the Logic sheet will be filled in with the information you entered in the dialog box.

4. For each block memory type in your design, fill out the dialog box and click **Apply**.
   Each time you click **Apply** a row will be added to the Block RAM sheet and the Logic sheet.

5. When you have configured all of the block memory in your design, click **Close** to close the XPE Memory Generator dialog box.
Clock Management Resource Sheets (DCM, PMCD, PLL, MMCM)

Xilinx FPGA families have different clock generation and management capabilities. To enter information in these sheets, first review the Device User Guide to understand how to parameterize these resources in XPE. Depending on the step in the project development cycle you may or may not already know all the clocking details for your design. Enter what is known or can be estimated first, then later you can always reopen and complete the spreadsheet as design details become available.

Figure 21 shows a sample clock management resource sheet (the PLL Power sheet).

Figure 21: PLL Power Sheet (Virtex-5)
DSP Sheet (MULT, DSP48)

Xilinx FPGA families have different Digital Signal Processing (DSP) blocks with different capabilities. To enter information in these sheets first review the Device User Guide to understand the parameters in the DSP sheet.

Tips:

- For random input data, a good **Toggle Rate** approximation for DSP operations is 50%.

- DSP slices have clock enable (CE) ports. When entering data in the **Toggle Rate** column remember to multiply your data input toggle rate with the DSP slice clock enable rate. For example, if random data (typically ~38% data toggle rate) is input into the DSP slice and the slice is clock enabled only 50% of the time, then the output data toggle rate should be scaled by the CE rate such that the data toggle rate becomes 19% (38% x 50%). see Figure 22 for a Virtex-7 example.

- For families which have a register within the multiplier (MREG), using this pipeline register helps lower dynamic power.

---

### DSP48E1 Power

<table>
<thead>
<tr>
<th>Name</th>
<th>DSP Slices</th>
<th>Clock (MHz)</th>
<th>Toggle Rate</th>
<th>MULT Used?</th>
<th>MREG Used?</th>
<th>Pre-addr Used?</th>
<th>Signal Rate (Mtr/s)</th>
<th>Power (W)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Multiplier with pipeline register</td>
<td>20</td>
<td>250.0</td>
<td>12.5%</td>
<td>Yes</td>
<td>Yes</td>
<td>No</td>
<td>31.3</td>
<td>0.018</td>
</tr>
<tr>
<td>Multiply accumulate</td>
<td>20</td>
<td>250.0</td>
<td>12.5%</td>
<td>Yes</td>
<td>Yes</td>
<td>No</td>
<td>31.3</td>
<td>0.020</td>
</tr>
<tr>
<td>DSP with high activity on inputs</td>
<td>20</td>
<td>250.0</td>
<td>50.0%</td>
<td>Yes</td>
<td>Yes</td>
<td>No</td>
<td>125.0</td>
<td>0.072</td>
</tr>
</tbody>
</table>

*Figure 22: DSP48E1 Power Sheet (Virtex-7) - Effect of Clock, Toggle Rate, and MREG on Power Estimates*
Multi-Gigabit Transceiver Sheets (MGT, GT, GTP, GTX, GTH, GTZ)

Different Xilinx FPGA families have Multi-Gigabit Transceivers (MGT), which are very high performance serial I/Os. Transceivers typically use separate voltage supplies for the PCS, PMA and termination. To understand each family MGT capabilities and how to enter settings within XPE refer to the applicable Transceiver User Guide.

To simplify data entry, drop-down menus are provided with parameter preferred or required values. Figure 23 shows an example Kintex-7 XC7K325T design. The tables in the sheet header report design power and currents. Device leakage for each supply is reported on the Summary sheet.

For 7 series devices, XPE provides a Transceiver Interface Configuration wizard to allow you to quickly enter the important parameters required for an accurate transceiver power estimate. For step-by-step instructions about how to use the wizard to fill out the MGT sheets, see Transceiver Configuration Wizard (7 Series Only), page 51.

**Note:** XPE calculates power for each channel including the power of all associated circuits, shared resources between channels, IO buffers, reference clock circuitry, etc. You therefore do not have to enter resource usage on any other sheet (for example, Clock or I/O) to describe the transceiver resources used.

XPE presents the MGT information in an architecture-specific way. Entering 2 or any multiple of 2 channels for a GTP/GTX_DUAL entry assumes that those channels use the minimum number of DUALs. Similarly, for GTHE1 and GTXE2 4 channels share common circuitry, so XPE assumes each line uses the minimum number of quads. To use 2 channels from one quad and 2 from another, simply specify them on two rows in XPE.

**Note:** For Spartan-6 FPGAs, you can specify a GTPA1_DUAL with different settings for each channel by entering each channel on a separate row using the same base name suffixed with _0 and _1 (for example, GTP_0 and GTP_1). A red border around the cells of two adjacent rows indicates the two GTPA1s are inferred to be in the same GTPA1_DUAL.

The **Power Planes** field in the MGT sheet represents the number of power planes used in the design. MGT transceivers require multiple analog power supplies for the PMA (Physical Medium Attachment). The number of power planes varies by device and package. When not all available MGTs are used, it may be possible to ground unused power planes to reduce the static power.

XPE does not support all of the possible MGT configurations. See the specific Transceiver User Guide for more information.
Figure 23: GT Power Sheet (Kintex-7) Illustrating Data Rate and Power Estimates
Transceiver Configuration Wizard (7 Series Only)

For the 7 Series XPE spreadsheet, you can enter transceiver information in an MGT sheet (GTP, GTH, GTX, or GTZ) by using the Transceiver Configuration wizard. The Transceiver Configuration wizard provides a simplified method of filling in the MGT sheets in the XPE spreadsheet.

The Transceiver Configuration wizard does not support all transceiver protocols or all transceiver parameters for the supported protocols. Any options not available in a dialog box field need to be entered manually in the field. Any cases where a quad has transceivers using both CPLL and QPLL, different transmit and receive rates, or different power modes, will also have to be entered manually. The wizard covers many common protocols, but you may need to modify the output of the wizard or enter the data manually in the MGT sheet for your specific case.

To understand the capabilities of the 7 series MGTs and the settings you will enter within XPE refer to the 7 Series FPGAs GTX Transceivers User Guide (UG476).

To populate the 7 Series MGT sheet using the XPE Transceiver Configuration Wizard:

1. Click the Add GT Interface button on the applicable MGT sheet (sample shown below).

2. In the XPE Transceivers Configuration dialog box, fill out the information in the dialog box for one set of transceivers in your design.

![XPE Transceiver Configuration Dialog Box](image)

*Figure 24: XPE Transceiver Configuration Dialog Box (Virtex-7)*
The fields in the XPE Transceivers Configuration dialog box are:

- **Protocol**
  Allows you to select from a list of available protocols. Device, package, and speed grade limitations will limit the choices available. In some cases the number of **Channels**, **Data Mode** and **Clock Source** selections will default to values defined by the **Protocol**. The GTP configuration will not have **Power Mode** or **Clock Source** selections. The **Data Rate** and number of **Channels** will also be reflected in the PCIe sheet as appropriate. No clocks or fabric are populated in their respective sheets.

- **Data Rate**
  After selecting the **Protocol** the **Data Rate** will either display as a fixed value defined by the **Protocol** or allow you to enter the specific **Data Rate** used in your system. Except for the rare cases where receive and transmit rates are different, both RX and TX rates will match.

- **Channels**
  Some protocols (for example, PCIe) have specific restrictions for the number of channels and others allow you to enter the number of channels used in your system.

- **Operation Mode**
  By default the **Transceiver** configuration is used, but you can select **Transmitter** or **Receiver** only operation.

- **Fabric Width** and **Data Mode**
  The width of the port can be configured to be two, four, or eight bytes wide. With **8b/10b** encoding used the port widths can be 16, 32 or 64 bits. With **64b/66b** encoding used the port width must be 64 bits. In **Raw** mode the port widths can be 16, 20, 32, 40, 64, or 80 bits.

- **Power Mode**
  Where the choice exists (as defined by the target transceiver) you can choose to use the power-efficient adaptive linear equalizer mode called the **Low Power** mode (LPM) or the high-performance, adaptive decision feedback equalization (**DFE**) mode.

- **Clock Source**
  Where the choice exists (as defined by the target device and data rate) you can choose to use the LC tank (**QPLL**) or ring oscillator (**CPLL**) based PLL.

- **Module name**
  Allows you to assign a name to the generated configuration. This will help to distinguish multiple configurations in the XPE worksheets.

3. When you have filled out the values for this set of transceivers, click **Apply**.
   A row in the MGT Sheet will be filled in with the information you entered in the dialog box.

4. For each set of transceivers in your design, fill out the dialog box and click **Apply**.
   Each time you click **Apply** a row will be added to the MGT sheet.

5. When you have configured all of the transceivers in your design, click **Close** to close the XPE Transceivers Configuration dialog box.
EMAC and TEMAC Sheets

Different Xilinx device families contain Tri-Mode Embedded Ethernet Media Access Controller (MAC) blocks, which are used in Ethernet applications. The Ethernet MACs are paired within a TEMAC block, share a common host and DCR interface, but are independently configurable to meet all common Ethernet system connectivity needs. Refer to the applicable EMAC User Guide for a detailed description of the block capabilities and configuration.

In XPE, you need only enter the EMAC operating clock frequency (See Figure 25). You typically need to know the mode and operating speed to obtain the correct clock frequency.

![TEMAC Power Sheet (Virtex-6)](image)

**Figure 25:** TEMAC Power Sheet (Virtex-6)

PCIE Sheet

Different Xilinx device families have Integrated Endpoint Block for PCI Express® designs (integrated Endpoint block). For detailed PCIE information, refer to the applicable PCIE User Guide and enter in XPE the settings which correspond to your application.

![PCIE Power Sheet (Kintex-7)](image)

**Figure 26:** PCIE Power Sheet (Kintex-7)
PPC405 and PPC440 (PowerPC) Sheets

Some Xilinx FPGA families contain high-performance PowerPC® microprocessor embedded blocks.

For power estimation, these blocks are represented in a separate sheet within XPE. Details for each PowerPC’s settings are available in the applicable Device User Guide. Typically you can provide the processor main clock frequency along with details of the processor local bus, memory and eventual DMA controllers. Figure 27 presents a Virtex-5 example.

![Figure 27: PPC440 Power Sheet (Virtex-5)](image)

Phaser Sheet

Phaser blocks are available in 7 Series devices to simplify the interface with high-speed memory devices. For power estimation, these blocks are represented in a separate sheet within XPE. Details for each Phaser setting are available in the 7 Series FPGAs Memory Interface Solutions User Guide (UG586). Figure 28 presents a Virtex-7 example.

In the Phaser sheet, the Phaser Ins column is used to specify the number of PHASER_IN and PHASER_IN_PHY blocks used. Similarly, the Phaser OUTs column is used for both PHASER_OUT and PHASER_OUT_PHY blocks.

![Figure 28: Phaser Power Sheet (Virtex-7)](image)
User Sheet

This sheet is intentionally left blank and user editable. On this sheet you can provide any documentation (text, image or hyperlinks), details about the project, assumed conditions, or collect the results important to your application.

Automating XPE

To simplify data entry and export or to assist with data manipulation Microsoft Excel offers a variety of mechanisms which you can use to increase your productivity or the breadth of your power estimation and analysis. The following section provides reference material and examples to help you get started quickly with Excel internal automation features and interface with some of the most common external scripting languages.

Using Named Cells

Excel provides a mechanism to name a cell or a range of cells so these can be used within formulae or scripts without referring to them as cell XY coordinates. Since the XPE spreadsheet is protected you cannot see ‘named’ cells defined on the protected areas. You can however name cells in the unprotected area (User sheet). The following tables and examples show the named cells within XPE that are available to facilitate user formulas and scripting.

Get available resource counts.

The following named cells represent the maximum available resources available for the considered device and package. None of these cells are visible in the spreadsheet, however you can use these read only values in your calculations.

<table>
<thead>
<tr>
<th>Resource</th>
<th>Named Cells</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>LUTs</td>
<td>NUM_LUTS</td>
<td>Includes all LUTS</td>
</tr>
<tr>
<td></td>
<td>NUM_LUTRAM</td>
<td>Shift Registers and Distributed Memories LUTs</td>
</tr>
<tr>
<td>Registers</td>
<td>NUM_FFS</td>
<td></td>
</tr>
<tr>
<td>DSP blocks</td>
<td>NUM_DSPS</td>
<td></td>
</tr>
<tr>
<td>BlockRAMs</td>
<td>NUM_BRAMS</td>
<td></td>
</tr>
<tr>
<td>PLLs</td>
<td>NUM_PLLS</td>
<td></td>
</tr>
<tr>
<td>MMCMs</td>
<td>NUM_MMCMs</td>
<td></td>
</tr>
<tr>
<td>DCMs</td>
<td>NUM_DCMS</td>
<td></td>
</tr>
<tr>
<td>Transceivers</td>
<td>NUM_GTPS</td>
<td>Lowest speed blocks</td>
</tr>
<tr>
<td></td>
<td>NUM_GTS</td>
<td>Lower speed blocks</td>
</tr>
<tr>
<td></td>
<td>NUM_GTHS</td>
<td>High Speed blocks</td>
</tr>
<tr>
<td></td>
<td>NUM_GTZS</td>
<td>Highest Speed blocks</td>
</tr>
</tbody>
</table>
Examples:

Formulas to quickly set device utilization and evaluate thermal effects when varying device, package or cooling parameters:

\[ \text{= INT} (\text{NUM\_LUTS} \times 0.75) \]  
Sets total LUT utilization to 75% of device capacity (if entered on the Logic sheet)

\[ \text{= INT} (\text{NUM\_DSPS} \times 0.90) \]  
Sets DSP block utilization to 90% of device capacity (if entered in DSP sheet)

Get device operating limits.

The following named cells represent operating limits for the considered device, package, speed grade and temperature grade. None of these cells are visible in the spreadsheet however you can use these read only values in your calculations.

Table 4: Operating Limits - Named Cells

<table>
<thead>
<tr>
<th>Resource</th>
<th>Named Cells</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Temperature</td>
<td>TJ_MAX</td>
<td>Maximum operating junction temperature (°C)</td>
</tr>
<tr>
<td></td>
<td>TJ_MIN</td>
<td>Minimum operating junction temperature (°C)</td>
</tr>
<tr>
<td>Voltages</td>
<td>VCC_MAX</td>
<td>Maximum operating V_CCINT voltage (V)</td>
</tr>
<tr>
<td></td>
<td>VCC_MIN</td>
<td>Minimum operating V_CCINT voltage (V)</td>
</tr>
<tr>
<td>Transceivers</td>
<td>GTP_MAXRATE</td>
<td>Maximum data rate of lowest speed blocks (Gbps)</td>
</tr>
<tr>
<td></td>
<td>GTX_MAXRATE</td>
<td>Maximum data rate of lower speed blocks (Gbps)</td>
</tr>
<tr>
<td></td>
<td>GTH_MAXRATE</td>
<td>Maximum data rate of high speed blocks (Gbps)</td>
</tr>
<tr>
<td></td>
<td>GTZ_MAXRATE</td>
<td>Maximum data rate of highest speed blocks (Gbps)</td>
</tr>
</tbody>
</table>

Example:

Formula to enter into the user **Junction Temperature** cell on the Summary sheet to force the device junction temperature to the maximum allowed while evaluating different temperature or device and package combination

\[ \text{= TJ\_MAX} \]
Get and edit summary information.

Many cells in the Summary sheet or tables at the top of the other sheets are named. To find these names in Excel you can select the cell then if it is named the ‘name box’ area of the formula bar will show that name. The following paragraph highlights some of the most commonly used cells on the Summary sheet.

**Table 5: Summary Panel - Named Cells (See Figure 10)**

<table>
<thead>
<tr>
<th>Named Cell</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>JUNCTION_TEMP</td>
<td>Estimated or forced <strong>Junction Temperature</strong> (°C)</td>
</tr>
<tr>
<td>THERMAL_MARGIN_C</td>
<td>Temperature margin for the device temperature grade (°C)</td>
</tr>
<tr>
<td>TJA</td>
<td>Estimated or specified <strong>Effective θJA</strong> (°C/W)</td>
</tr>
<tr>
<td>TOTAL_POWER</td>
<td><strong>Total On-Chip Power</strong> (W)</td>
</tr>
<tr>
<td>THERMAL_MARGIN_W</td>
<td>Power margin for the device temperature grade (W)</td>
</tr>
<tr>
<td>OFFCHIP_POWER</td>
<td>Total power supplied to off-chip devices (W)</td>
</tr>
</tbody>
</table>

**Table 6: On-Chip Power Panel - Named Cells (See Figure 9)**

<table>
<thead>
<tr>
<th>Named Cell</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>CLOCK_POWER</td>
<td>Clock tree power (W)</td>
</tr>
<tr>
<td>LOGIC_POWER</td>
<td>CLB Logic power (W)</td>
</tr>
<tr>
<td>BRAM_POWER</td>
<td>BlockRAM power</td>
</tr>
<tr>
<td>DSP_POWER</td>
<td>DSP blocks power (W)</td>
</tr>
<tr>
<td>PLL_POWER</td>
<td>PLL blocks power (W)</td>
</tr>
<tr>
<td>MMCM_POWER</td>
<td>MMCM blocks power (W)</td>
</tr>
<tr>
<td>PHASER_POWER</td>
<td>PHASER blocks power (W)</td>
</tr>
<tr>
<td>PCIE_POWER</td>
<td>PCIE blocks power (W)</td>
</tr>
<tr>
<td>IO_POWER</td>
<td>SelectIO blocks power (W)</td>
</tr>
<tr>
<td>GTP_POWER</td>
<td>Lowest speed transceiver blocks power (W)</td>
</tr>
<tr>
<td>GTX_POWER</td>
<td>Lower speed transceiver blocks power (W)</td>
</tr>
<tr>
<td>GTH_POWER</td>
<td>High speed transceiver blocks power (W)</td>
</tr>
<tr>
<td>GTZ_POWER</td>
<td>Highest speed transceiver blocks power (W)</td>
</tr>
<tr>
<td>STATIC_POWER</td>
<td>Device static power (W)</td>
</tr>
</tbody>
</table>
Automating XPE

Table 7: Power Supply Panel - Named Cells (See Figure 9)

<table>
<thead>
<tr>
<th>Named Cell</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>VCCINT</td>
<td>( V_{CCINT} ) core voltage level (V)</td>
</tr>
<tr>
<td>VCCBRAM</td>
<td>( V_{CCBRAM} ) voltage level (V)</td>
</tr>
<tr>
<td>VCCAUX</td>
<td>( V_{CXAUX} ) voltage level (V)</td>
</tr>
<tr>
<td>VCCAUX_IO</td>
<td>( V_{CXAUX,\text{IO}} ) voltage level (V)</td>
</tr>
<tr>
<td>VCCO33</td>
<td>( V_{CCO} ) 3.3V voltage level (V)</td>
</tr>
<tr>
<td>VCCO25</td>
<td>( V_{CCO} ) 2.5V voltage level (V)</td>
</tr>
<tr>
<td>VCCO18</td>
<td>( V_{CCO} ) 1.8V voltage level (V)</td>
</tr>
<tr>
<td>VCCO15</td>
<td>( V_{CCO} ) 1.5V voltage level (V)</td>
</tr>
<tr>
<td>VCCO135</td>
<td>( V_{CCO} ) 1.35V voltage level (V)</td>
</tr>
<tr>
<td>VCCO12</td>
<td>( V_{CCO} ) 1.2V voltage level (V)</td>
</tr>
</tbody>
</table>

Table 8: Environment Table - Named Cells (See Figure 8)

<table>
<thead>
<tr>
<th>Named Cell</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>AMBIENT_TEMP</td>
<td>Ambient temperature (°C)</td>
</tr>
<tr>
<td>BOARD_TEMP</td>
<td>Board temperature (°C)</td>
</tr>
<tr>
<td>CUSTOMTSA</td>
<td>User specified Theta SA thermal resistance (°C/W)</td>
</tr>
<tr>
<td>CUSTOMTJB</td>
<td>User specified Theta JB thermal resistance (°C/W)</td>
</tr>
</tbody>
</table>

Table 9: Miscellaneous Named Cells

<table>
<thead>
<tr>
<th>Named Cell</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>PROJECT</td>
<td>User description of the spreadsheet</td>
</tr>
<tr>
<td>COMMENTS</td>
<td>User comment</td>
</tr>
<tr>
<td>VERSION</td>
<td>Spreadsheet revision</td>
</tr>
<tr>
<td>RELEASE_DATE</td>
<td>Spreadsheet release date</td>
</tr>
</tbody>
</table>

Using Formulas

With Excel formulas you can simplify data entry, spreadsheet parameterization or create customer reports as explained in the following examples

**Example1**: Set clock frequency of all attached synchronous loads in a single place.

Typically a clock net may reach multiple types of resources. Instead of entering the clock frequency on each sheet the following formula can be used on the resource sheets while the clock frequency is only defined once in the Clock sheet. Any change of the clock frequency would immediately be reflected on all the linked resource sheets

\[ =\text{CLOCK!E19} \]
**Example 2:** Calculate the fanout sum of all the different loads driven by a clock.

On the clock sheet you may find it useful to enter formulas similar to:

\[
\text{SUM(} \text{LOGIC!G10:I10, BRAM!E10, DSP!E8)} \\
\text{SUM(} \text{IO!I10:K12)}
\]

**Example 3:** Select the GTX data rates to the PCIe interface speed and number of lanes. Entering the following formulae for GTX line rate and number of channels will track the PCIe interface.

- Set channel data rate based on the PCIE block configuration (if entered on the GTX sheet)
  \[
  \text{IF(} \text{PCIE!E8="GEN3", 8, IF(} \text{PCIE!E8="GEN2", 5, 2.5})
  \]
- Set the number of GTX channels to reflect the number of PCIE lanes (if entered on the GTX sheet)
  \[
  \text{PCIE!G8}
  \]

**Example 4.** Parameterize the spreadsheet entry using formulas and the *User* sheet. Figure 29 illustrates how to evaluate power when a module is replicated more or fewer times in the design. By varying the number of instances, the quantity of resources for the base blocks, or clock frequency, an Excel formula can automatically recalculate the values which need to be entered in other sheets. In Figure 29, the value for Number instance (named num_inst) in the *User* sheet automatically calculates utilization and activity for cells that appear in the *Logic* sheet.

*Figure 29: Parameterizing Data Entry Using Formulas on the User Sheet*
Using Visual Basic Macros

The following examples define the public Visual Basic functions defined in the Xilinx 7 series XPE spreadsheet to help you with your automation needs. They provide convenient ways to load files, create power reports, change parts, packages and environment settings from Excel or another program.

- Create a text power report and save with name specified as argument.
  ```vba
  Public Sub GeneratePowerReportFile(FileName As String)
  ```

- Create a settings file and save with name specified as argument. This file can later be used in XPower Analyzer.
  ```vba
  Public Sub GenerateXPAFile(FileName As String)
  ```

- Import an existing XPE spreadsheet (.xls* path/file specified as argument).
  ```vba
  Public Sub ImportXPEFile(path As String)
  ```

- Import a place and route map report (.mrp path/file specified as argument).
  ```vba
  Public Sub ImportMapReportFile(FileName As String)
  ```

- Import a implementation results in the .xpe format. Review the Import dialog options for details and format of the different arguments.
  ```vba
  Public Sub ImportXmlFile(FileName As String, Append As Boolean, DevSettings As Boolean, EnvSettings As Boolean, VoltSettings As Boolean, IOSettings As Boolean)
  ```

- Set the default voltages for all supply voltages. Set argument to False for Nominal voltages and to true for Maximum voltage levels.
  ```vba
  Public Sub SetDefaultVoltages(Maximum As Boolean)
  ```

- Set the Device field on the summary sheet (will automatically adjust the Family field if required).
  ```vba
  Public Function SetDevice(Device As String) As Boolean
  ```

- Set the Package field on the Summary sheet.
  ```vba
  Public Function SetPackage(Package As String) As Boolean
  ```

- Set the Process field on the summary sheet. Set argument to False for Typical process and True for Maximum process.
  ```vba
  Public Sub SetProcess(Maximum As Boolean)
  ```

- Set the Temp Grade field on the Summary sheet. Options are "Commercial", "Industrial", "Q-Grade", "Extended", etc.
  ```vba
  Public Function SetTemperatureGrade(Grade as String) as Boolean
  ```

- Set the Speed Grade field on the Summary sheet. Options are "-1", "-1L", etc.
  ```vba
  Public Function SetSpeedGrade(Grade as String) as Boolean
  ```
• Set the **Heat Sink** field on the Summary sheet. Options are "Custom", "None", "Low Profile"

```vba
Public Function SetHeatSink (Sink as String) as Boolean
```

• Set the **Board Selection** field on the Summary sheet. Options are "Custom", "JEDEC", "Small", "Medium", "Large".

```vba
Public Function SetBoard (BoardSize as String, BoardLayers as Integer) as Boolean
```

• Set the **User Override** for the **Junction Temperature**, and value.

```vba
Public Function SetJunctionTemperature(Temperature As Double, OverRide As Boolean) As Boolean
```

• Set the **User Override** for the **Effective ThetaJA**, and value.

```vba
Public Function SetEffectiveThetaJA(ThetaJA As Double, OverRide As Boolean) As Boolean
```

### Scripting XPE

Microsoft Excel capabilities described in the previous paragraphs can be accessed from any framework with access to the COM interface. This Component Object Model (COM) is a binary interface standard for software that enable interprocess communications in a large range of programming languages (Visual Basic, Perl, Java...). The following examples illustrate how you can set XPE environment parameters, run calculations and read or export results from different languages.

#### Visual Basic Scripting Example

This simple example opens XPE, then export results into a text power report using the Visual Basic scripting language.

```vba
Dim XPE As Workbook
XPEfilename = "C:\\Power\\7_Series_XPE_13_1.xls"

On Error Resume Next
Set XPE = Workbooks(XPEfilename)
' Opening XPE
On Error GoTo 0
If (XPE Is Nothing) Then
  Set XPE = Application.Workbooks.Open(XPEfilename,
  UpdateLinks:=vbFalse, ReadOnly:=vbTrue)
If XPE Is Nothing Then ' Open failed
  MsgBox("XPE Open Failed: " & XPEfilename & "Err=" & Err)
  Exit Function
End If
End If
' Set Vccint voltage
XPE.Sheets("Summary").Range("VCCINT").Value = myVccint
TotalPower = XPE.Sheets("Summary").Range("TOTAL_POWER").Value
' Export XPE results into a text power report
XPESub = "'" & XPE.Name & "'!" & "ThisWorkBook.GeneratePowerReportFile"
Application.Run(XPESub, FileName)
```
Perl Scripting Example

This simple example opens XPE then export results into a text power report using Perl scripting language.

```perl
use Win32::OLE;
use Win32::OLE::Const 'Microsoft Excel';

my $myXPEfilename = "C:\Power\7_Series_XPE_13_1.xls";

# Opening XPE
my $Excel = Win32::OLE->GetActiveObject('Excel.Application')
    || Win32::OLE->new('Excel.Application', 'Quit');
my $Book = $Excel->Workbooks->Open($myXPEfilename);

# Export XPE results into a text power report
$Excel->Run("ThisWorkbook.GeneratePowerReportFile",
    "$path/${design}.pwr");
```

Conclusion

The ability to estimate power consumption in a design is imperative for efficient part selection, board design, and system reliability.

The XPower Estimator tool with its up to date power models and ease of use features is meant to guide and simplify design utilization entry. Although gathering FPGA utilization data may seem difficult in the early design development phases, with a little thought and using XPE, accurate power estimations can be derived. XPE simplifies device selection and helps parallel development of the FPGA logic and the Printed Circuit Board. Finally, XPE helps exploration of alternative implementation and resource configuration when supply power or thermal budgets are exceeded.
Appendix A

Additional Resources

- To download the XPE spreadsheets, see the Power Advantage webpage on the Xilinx website at:
  http://www.xilinx.com/power
- To search the Answer Database of silicon, software, and IP questions and answers, or to create a technical support WebCase, see the Xilinx website at:
  http://www.xilinx.com/support
- The following are especially pertinent to the subject of this User Guide.
  - Power Methodology Guide (UG786)
  - Seven Steps to an Accurate Worst-Case Power Analysis Using Xilinx Power Estimator (XPE) (WP353)
  - Test Boards for Area Array Surface Mount Package Thermal Measurements
  - 7 Series FPGAs Configurable Logic Block User Guide (UG474)
  - Descriptions of the resources available in an FPGA can be found under FPGA Device Families at http://www.xilinx.com/documentation.

- Xilinx® Documentation:
  http://www.xilinx.com/support/documentation
- Xilinx Global Glossary:
  http://www.xilinx.com/company/terms.htm
- Xilinx Support: http://www.xilinx.com/support.htm