Advanced VHDL
FPGA 4

Course Specification

- Lab 6: Implementing Fixed and Floating Point Numbers
- Course Summary

Lab Descriptions

- Lab 1: Flexible Functions – Construct and use predefined attributes to build functions and procedures that automatically adjust to the size of the passed arguments as well as creating a reusable module with unconstrained ports.
- Lab 2: Linked Lists with Access Types – Create linked lists to capture arbitrarily large data sets. Also included in this lab is a reusable helper package for managing singly linked lists.
- Lab 3: TextIO Techniques – Load memory for synthesis via a text file using the TextIO extensions for std_logic and std_logic_vector as provided by the std_logic_TextIO package.
- Lab 5: Supporting Multiple Platforms – Effectively use configuration statements, conditional generates, and scripts to build variations on VHDL themes.
- Lab 6: Implementing Fixed and Floating Point Numbers – Construct a simple fixed point math example and compare to the IEEE_PROPOSED fixed and floating point models.

Register Today

Xilinx’s network of Authorized Training Providers (ATP) delivers public and private courses in locations throughout the world. Please contact your closest ATP for more information, to view schedules, or to register online. Visit www.xilinx.com/training and click on the region where you want to attend a course.

- Americas, contact your training provider at www.xilinx.com/training/ctp.htm#NA or send your inquiries to registrar@xilinx.com.
- Europe, contact your training provider at www.xilinx.com/training/ctp.htm#EU or send your inquiries to eurotraining@xilinx.com.
- Asia Pacific, contact your training provider at www.xilinx.com/training/ctp.htm#AP or send your inquiries to education_ap@xilinx.com, or call +852-2424-5200.
- Japan, contact your training provider at www.xilinx.com/training/ctp.htm#JP, or send your inquiries to education_kk@xilinx.com, or call +81-3-6744-7970.

Course Outline

Day 1
- Review of Current Knowledge
- Simulation Concepts
- Advanced Data Types
- Subprograms and Design Attributes
- Lab 1: Flexible Functions
- Access Type Techniques and Blocks
- Lab 2: Linked Lists with Access Types
- Utilizing File I/O
- Lab 3: TextIO Techniques

Day 2
- Cool Stuff with VHDL
- Lab 4: Creating Real-World Simulations
- Supporting Multiple Platforms
- Lab 5: Supporting Multiple Platforms
- Non-Integer Numbers

Prerequisites
- Designing with VHDL course or equivalent knowledge of modeling, simulation, and RTL coding
- At least six months of coding experience beyond an introductory course

Software Tools
- Vivado® Design or System Edition 2014.3

Hardware
- Architecture: N/A*
- Demo board: None*

* This course does not focus on any particular architecture. Check with your local Authorized Training Provider for specifics or other customizations.

After completing this comprehensive training, you will have the necessary skills to:
- Write efficient and reusable RTL, testbenches, and packages
- Create self-testing testbenches
- Create realistic models
- Use the text I/O capabilities of the VHDL language
- Store simulation data dynamically
- Create parameterized code for design reuse

Course Description

Increase your VHDL proficiency by learning advanced techniques that will help you write more robust and reusable code. This comprehensive course is targeted toward designers who already have some experience with VHDL.

The course highlights modeling, testbenches, RTL/synthesizable design, and techniques aimed at creating parameterizable and reusable designs. The majority of class time is spent in challenging hands-on labs as compared to lecture modules.

Level – FPGA 4
Course Duration – 2 days
Course Part Number – LANG21000-ILT
Who Should Attend? – VHDL users with intermediate knowledge of VHDL

Who Should Attend?
- VHDL users with intermediate knowledge of VHDL

Course Outline

Day 1
- Review of Current Knowledge
- Simulation Concepts
- Advanced Data Types
- Subprograms and Design Attributes
- Lab 1: Flexible Functions
- Access Type Techniques and Blocks
- Lab 2: Linked Lists with Access Types
- Utilizing File I/O
- Lab 3: TextIO Techniques

Day 2
- Cool Stuff with VHDL
- Lab 4: Creating Real-World Simulations
- Supporting Multiple Platforms
- Lab 5: Supporting Multiple Platforms
- Non-Integer Numbers