Resource Utilization for JESD204 v7.2

Vivado Design Suite Release 2023.1

Interpreting the results

This page contains resource utilization data for several configurations of this IP core. The data is separated into a table per device family. In each table, each row describes a test case. The columns are divided into test parameters and results. The test parameters include the part information and the core-specific configuration parameters. Any configuration parameters that are not listed have their default values; any parameters with a blank value are disabled or set automatically by the IP core. Consult the product guide for this IP core for a list of GUI parameter and user parameter mappings.

Data is provided for the following device families:

Artix-7

Part Information Configuration Parameters Resource Utilization
Device Package Speed Grade Configuration Name
C_NODE_IS_TRANSMIT
C_LANES
C_LMFC_BUFFER_SIZE
SupportLevel
USE_RPAT
USE_JSPAT
TransceiverControl
C_SYSREF_SAMPLING_EDGE
C_PLL_SELECTION
AXICLK_FREQ
Fixed clocks (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs GTPE2_CHANNEL Speedfile Status
xc7a200t ffg1156 2 GTPE2_rx_1lane 0 1 1024 0 4 100 rx_core_clk=78 s_axi_aclk=100 1339 1171 0 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t ffg1156 2 GTPE2_rx_2lane 0 2 1024 0 false 0 4 100 rx_core_clk=78 s_axi_aclk=100 2264 1933 0 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t ffg1156 2 GTPE2_rx_3lane 0 3 1024 0 false 0 4 100 rx_core_clk=78 s_axi_aclk=100 3148 2695 0 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t ffg1156 2 GTPE2_rx_4lane 0 4 1024 0 false 0 4 100 rx_core_clk=78 s_axi_aclk=100 4057 3456 0 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t ffg1156 2 GTPE2_rx_5lane 0 5 1024 0 false 0 4 100 rx_core_clk=78 s_axi_aclk=100 4869 4218 0 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t ffg1156 2 GTPE2_rx_6lane 0 6 1024 0 false 0 4 100 rx_core_clk=78 s_axi_aclk=100 5706 4979 0 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t ffg1156 2 GTPE2_rx_7lane 0 7 1024 0 false 0 4 100 rx_core_clk=78 s_axi_aclk=100 6579 5740 0 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t ffg1156 2 GTPE2_rx_8lane 0 8 1024 0 false 0 4 100 rx_core_clk=78 s_axi_aclk=100 7631 6501 0 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t ffg1156 2 GTPE2_tx_1lane 1 1 0 false false false 0 4 100 s_axi_aclk=100 tx_core_clk=78 1284 912 0 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t ffg1156 2 GTPE2_tx_2lane 1 2 0 false false false 0 4 100 s_axi_aclk=100 tx_core_clk=78 1477 1179 0 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t ffg1156 2 GTPE2_tx_3lane 1 3 0 false false false 0 4 100 s_axi_aclk=100 tx_core_clk=78 1700 1430 0 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t ffg1156 2 GTPE2_tx_4lane 1 4 0 false false false 0 4 100 s_axi_aclk=100 tx_core_clk=78 1935 1681 0 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t ffg1156 2 GTPE2_tx_5lane 1 5 0 false false false 0 4 100 s_axi_aclk=100 tx_core_clk=78 2178 1932 0 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t ffg1156 2 GTPE2_tx_6lane 1 6 0 false false false 0 4 100 s_axi_aclk=100 tx_core_clk=78 2393 2183 0 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t ffg1156 2 GTPE2_tx_7lane 1 7 0 false false false 0 4 100 s_axi_aclk=100 tx_core_clk=78 2648 2434 0 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t ffg1156 2 GTPE2_tx_8lane 1 8 0 false false false 0 4 100 s_axi_aclk=100 tx_core_clk=78 2880 2685 0 0 0 0 PRODUCTION 1.23 2018-06-13

Kintex-7

Part Information Configuration Parameters Resource Utilization
Device Package Speed Grade Configuration Name
C_NODE_IS_TRANSMIT
C_LANES
C_LMFC_BUFFER_SIZE
SupportLevel
USE_RPAT
USE_JSPAT
TransceiverControl
C_SYSREF_SAMPLING_EDGE
C_PLL_SELECTION
AXICLK_FREQ
Fixed clocks (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs GTXE2_CHANNEL BUFG Speedfile Status
xc7k325t ffg900 2 GTXE2_rx_1lane 0 1 1024 0 0 100 rx_core_clk=156 s_axi_aclk=100 1349 1193 0 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 GTXE2_rx_2lane 0 2 1024 0 false 0 0 100 rx_core_clk=156 s_axi_aclk=100 2285 1955 0 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 GTXE2_rx_3lane 0 3 1024 0 false 0 0 100 rx_core_clk=156 s_axi_aclk=100 3152 2717 0 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 GTXE2_rx_4lane 0 4 1024 0 false 0 0 100 rx_core_clk=156 s_axi_aclk=100 4064 3478 0 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 GTXE2_rx_5lane 0 5 1024 0 false 0 0 100 rx_core_clk=156 s_axi_aclk=100 4873 4240 0 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 GTXE2_rx_6lane 0 6 1024 0 false 0 0 100 rx_core_clk=156 s_axi_aclk=100 5711 5001 0 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 GTXE2_rx_7lane 0 7 1024 0 false 0 0 100 rx_core_clk=156 s_axi_aclk=100 6588 5762 0 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 GTXE2_rx_8lane 0 8 1024 0 false 0 0 100 rx_core_clk=156 s_axi_aclk=100 7642 6523 0 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 GTXE2_tx_1lane 1 1 1 false false false 0 0 100 DUT/inst/i_jesd204_phy/inst/jesd204_phy_block_i/my_ip_phy_gt/inst/my_ip_phy_gt_i/gt0_my_ip_phy_gt_i/gtxe2_i/RXOUTCLK=156 DUT/inst/i_jesd204_phy/inst/jesd204_phy_block_i/my_ip_phy_gt/inst/my_ip_phy_gt_i/gt0_my_ip_phy_gt_i/gtxe2_i/RXOUTCLKFABRIC=156 DUT/inst/i_jesd204_phy/inst/jesd204_phy_block_i/my_ip_phy_gt/inst/my_ip_phy_gt_i/gt0_my_ip_phy_gt_i/gtxe2_i/TXOUTCLK=156 DUT/inst/i_jesd204_phy/inst/jesd204_phy_block_i/my_ip_phy_gt/inst/my_ip_phy_gt_i/gt0_my_ip_phy_gt_i/gtxe2_i/TXOUTCLKFABRIC=156 refclk_p=156 s_axi_aclk=100 1502 1265 0 0 0 1 1 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 GTXE2_tx_2lane 1 2 0 false false false 0 0 100 s_axi_aclk=100 tx_core_clk=156 1470 1201 0 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 GTXE2_tx_3lane 1 3 0 false false false 0 0 100 s_axi_aclk=100 tx_core_clk=156 1711 1452 0 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 GTXE2_tx_4lane 1 4 0 false false false 0 0 100 s_axi_aclk=100 tx_core_clk=156 1946 1703 0 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 GTXE2_tx_5lane 1 5 0 false false false 0 0 100 s_axi_aclk=100 tx_core_clk=156 2190 1954 0 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 GTXE2_tx_6lane 1 6 0 false false false 0 0 100 s_axi_aclk=100 tx_core_clk=156 2400 2205 0 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 GTXE2_tx_7lane 1 7 0 false false false 0 0 100 s_axi_aclk=100 tx_core_clk=156 2661 2456 0 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 GTXE2_tx_8lane 1 8 0 false false false 0 0 100 s_axi_aclk=100 tx_core_clk=156 2893 2707 0 0 0 0 PRODUCTION 1.12 2017-02-17

Virtex-7

Part Information Configuration Parameters Resource Utilization
Device Package Speed Grade Configuration Name
C_NODE_IS_TRANSMIT
C_LANES
C_LMFC_BUFFER_SIZE
SupportLevel
USE_RPAT
USE_JSPAT
TransceiverControl
C_SYSREF_SAMPLING_EDGE
C_PLL_SELECTION
AXICLK_FREQ
Fixed clocks (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs GTHE2_CHANNEL Speedfile Status
xc7vx690t ffg1761 2 GTHE2_rx_1lane 0 1 1024 0 0 100 rx_core_clk=200 s_axi_aclk=100 1341 1171 0 0 0 0 PRODUCTION 1.11 2014-09-11
xc7vx690t ffg1761 2 GTHE2_rx_2lane 0 2 1024 0 false 0 0 100 rx_core_clk=200 s_axi_aclk=100 2288 1933 0 0 0 0 PRODUCTION 1.11 2014-09-11
xc7vx690t ffg1761 2 GTHE2_rx_3lane 0 3 1024 0 false 0 0 100 rx_core_clk=200 s_axi_aclk=100 3149 2695 0 0 0 0 PRODUCTION 1.11 2014-09-11
xc7vx690t ffg1761 2 GTHE2_rx_4lane 0 4 1024 0 false 0 0 100 rx_core_clk=200 s_axi_aclk=100 4058 3456 0 0 0 0 PRODUCTION 1.11 2014-09-11
xc7vx690t ffg1761 2 GTHE2_rx_5lane 0 5 1024 0 false 0 0 100 rx_core_clk=200 s_axi_aclk=100 4871 4218 0 0 0 0 PRODUCTION 1.11 2014-09-11
xc7vx690t ffg1761 2 GTHE2_rx_6lane 0 6 1024 0 false 0 0 100 rx_core_clk=200 s_axi_aclk=100 5703 4979 0 0 0 0 PRODUCTION 1.11 2014-09-11
xc7vx690t ffg1761 2 GTHE2_rx_7lane 0 7 1024 0 false 0 0 100 rx_core_clk=200 s_axi_aclk=100 6585 5740 0 0 0 0 PRODUCTION 1.11 2014-09-11
xc7vx690t ffg1761 2 GTHE2_rx_8lane 0 8 1024 0 false 0 0 100 rx_core_clk=200 s_axi_aclk=100 7622 6501 0 0 0 0 PRODUCTION 1.11 2014-09-11
xc7vx690t ffg1761 2 GTHE2_tx_1lane 1 1 0 false false false 0 0 100 s_axi_aclk=100 tx_core_clk=200 1275 912 0 0 0 0 PRODUCTION 1.11 2014-09-11
xc7vx690t ffg1761 2 GTHE2_tx_2lane 1 2 0 false false false 0 0 100 s_axi_aclk=100 tx_core_clk=200 1476 1179 0 0 0 0 PRODUCTION 1.11 2014-09-11
xc7vx690t ffg1761 2 GTHE2_tx_3lane 1 3 0 false false false 0 0 100 s_axi_aclk=100 tx_core_clk=200 1697 1430 0 0 0 0 PRODUCTION 1.11 2014-09-11
xc7vx690t ffg1761 2 GTHE2_tx_4lane 1 4 0 false false false 0 0 100 s_axi_aclk=100 tx_core_clk=200 1933 1681 0 0 0 0 PRODUCTION 1.11 2014-09-11
xc7vx690t ffg1761 2 GTHE2_tx_5lane 1 5 0 false false false 0 0 100 s_axi_aclk=100 tx_core_clk=200 2178 1932 0 0 0 0 PRODUCTION 1.11 2014-09-11
xc7vx690t ffg1761 2 GTHE2_tx_6lane 1 6 0 false false false 0 0 100 s_axi_aclk=100 tx_core_clk=200 2395 2183 0 0 0 0 PRODUCTION 1.11 2014-09-11
xc7vx690t ffg1761 2 GTHE2_tx_7lane 1 7 0 false false false 0 0 100 s_axi_aclk=100 tx_core_clk=200 2647 2434 0 0 0 0 PRODUCTION 1.11 2014-09-11
xc7vx690t ffg1761 2 GTHE2_tx_8lane 1 8 0 false false false 0 0 100 s_axi_aclk=100 tx_core_clk=200 2880 2685 0 0 0 0 PRODUCTION 1.11 2014-09-11

COPYRIGHT

Copyright 2023 Xilinx, Inc. Xilinx, the Xilinx logo, Alveo, Artix, ISE, Kintex, Spartan, Versal, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. Arm is a registered trademark of Arm Limited in the EU and other countries. All other trademarks are the property of their respective owners.

LEGAL INFORMATION: PLEASE READ

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos.