Performance and Resource Utilization for Video Scene Change Detection v1.1

Vivado Design Suite Release 2020.2

Interpreting the results

This page contains maximum frequency and resource utilization data for several configurations of this IP core. The data is separated into a table per device family. In each table, each row describes a test case. The columns are divided into test parameters and results. The test parameters include the part information and the core-specific configuration parameters. Any configuration parameters that are not listed have their default values; any parameters with a blank value are disabled or set automatically by the IP core. Consult the product guide for this IP core for a list of GUI parameter and user parameter mappings.

Data is provided for the following device families:

Versal ACAP

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
SAMPLES_PER_CLOCK
MAX_DATA_WIDTH
MAX_NR_STREAMS
MEMORY_BASED
Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xcvc1902 vsva2197 1LP v_scenechange_memb_300__conf_10 1 8 6 1 ap_clk 349 2815 4430 2 2 2 ENGINEERING-SAMPLE 1.04 06-25-2020
xcvc1902 vsva2197 1LP v_scenechange_memb_300__conf_13 1 8 7 1 ap_clk 357 2686 4568 2 2 2 ENGINEERING-SAMPLE 1.04 06-25-2020
xcvc1902 vsva2197 1LP v_scenechange_memb_300__conf_15 1 8 5 1 ap_clk 357 2567 4005 2 2 2 ENGINEERING-SAMPLE 1.04 06-25-2020
xcvc1902 vsva2197 1LP v_scenechange_memb_300__conf_16 1 8 8 1 ap_clk 349 2748 4959 2 2 2 ENGINEERING-SAMPLE 1.04 06-25-2020
xcvc1902 vsva2197 1LP v_scenechange_memb_300__conf_2 1 8 1 1 ap_clk 366 1523 2193 2 2 1 ENGINEERING-SAMPLE 1.04 06-25-2020
xcvc1902 vsva2197 1LP v_scenechange_memb_300__conf_4 1 8 2 1 ap_clk 357 1800 2624 2 2 1 ENGINEERING-SAMPLE 1.04 06-25-2020
xcvc1902 vsva2197 1LP v_scenechange_memb_300__conf_5 1 8 3 1 ap_clk 349 2103 3156 2 2 1 ENGINEERING-SAMPLE 1.04 06-25-2020
xcvc1902 vsva2197 1LP v_scenechange_memb_300__conf_7 1 8 4 1 ap_clk 349 2167 3511 2 2 2 ENGINEERING-SAMPLE 1.04 06-25-2020
xcvc1902 vsva2197 1LP v_scenechange_strm_300__conf_45 1 8 1 0 ap_clk 297 1191 1799 0 2 4 ENGINEERING-SAMPLE 1.04 06-25-2020
xcvc1902 vsva2197 1LP v_scenechange_strm_300__conf_46 1 10 1 0 ap_clk 297 1241 1878 0 5 2 ENGINEERING-SAMPLE 1.04 06-25-2020
xcvc1902 vsva2197 1LP v_scenechange_strm_300__conf_47 1 12 1 0 ap_clk 323 1303 1958 0 5 2 ENGINEERING-SAMPLE 1.04 06-25-2020
xcvc1902 vsva2197 1LP v_scenechange_strm_300__conf_48 1 16 1 0 ap_clk 306 1382 2111 0 7 1 ENGINEERING-SAMPLE 1.04 06-25-2020
xcvc1902 vsva2197 1LP v_scenechange_strm_300__conf_49 2 8 1 0 ap_clk 315 1449 2159 0 8 1 ENGINEERING-SAMPLE 1.04 06-25-2020
xcvc1902 vsva2197 1LP v_scenechange_strm_300__conf_50 2 10 1 0 ap_clk 306 1609 2313 0 10 3 ENGINEERING-SAMPLE 1.04 06-25-2020
xcvc1902 vsva2197 1LP v_scenechange_strm_300__conf_51 2 12 1 0 ap_clk 323 1795 2518 0 12 3 ENGINEERING-SAMPLE 1.04 06-25-2020
xcvc1902 vsva2197 1LP v_scenechange_strm_300__conf_52 2 16 1 0 ap_clk 323 2018 2833 0 12 3 ENGINEERING-SAMPLE 1.04 06-25-2020
xcvc1902 vsva2197 1LP v_scenechange_strm_300__conf_53 4 8 1 0 ap_clk 297 2153 2991 0 15 3 ENGINEERING-SAMPLE 1.04 06-25-2020
xcvc1902 vsva2197 1LP v_scenechange_strm_300__conf_54 4 10 1 0 ap_clk 254 2431 3204 0 5 1 ENGINEERING-SAMPLE 1.04 06-25-2020
xcvc1902 vsva2197 1LP v_scenechange_strm_300__conf_55 4 12 1 0 ap_clk 263 2710 3515 0 4 1 ENGINEERING-SAMPLE 1.04 06-25-2020
xcvc1902 vsva2197 1LP v_scenechange_strm_300__conf_56 4 16 1 0 ap_clk 254 3373 4144 0 5 1 ENGINEERING-SAMPLE 1.04 06-25-2020

Zynq UltraScale+

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
SAMPLES_PER_CLOCK
MAX_DATA_WIDTH
MAX_NR_STREAMS
MEMORY_BASED
Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xczu7ev ffvc1156 -2 v_scenechange_memb_300__conf_1 1 8 1 1 ap_clk 434 1439 2197 2 2 1 PRODUCTION 1.29 08-03-2020
xczu7ev ffvc1156 -2 v_scenechange_memb_300__conf_11 1 8 6 1 ap_clk 425 2639 4336 2 2 2 PRODUCTION 1.29 08-03-2020
xczu7ev ffvc1156 -2 v_scenechange_memb_300__conf_12 1 8 7 1 ap_clk 425 2566 4548 2 2 2 PRODUCTION 1.29 08-03-2020
xczu7ev ffvc1156 -2 v_scenechange_memb_300__conf_14 1 8 8 1 ap_clk 425 2712 4925 2 2 2 PRODUCTION 1.29 08-03-2020
xczu7ev ffvc1156 -2 v_scenechange_memb_300__conf_3 1 8 2 1 ap_clk 425 1734 2553 2 2 1 PRODUCTION 1.29 08-03-2020
xczu7ev ffvc1156 -2 v_scenechange_memb_300__conf_6 1 8 3 1 ap_clk 425 1983 3105 2 2 1 PRODUCTION 1.29 08-03-2020
xczu7ev ffvc1156 -2 v_scenechange_memb_300__conf_8 1 8 4 1 ap_clk 425 2191 3499 2 2 2 PRODUCTION 1.29 08-03-2020
xczu7ev ffvc1156 -2 v_scenechange_memb_300__conf_9 1 8 5 1 ap_clk 425 2476 3911 2 2 2 PRODUCTION 1.29 08-03-2020
xczu7ev ffvc1156 -2 v_scenechange_strm_300__conf_33 1 8 1 0 ap_clk 477 1287 1831 0 2 4 PRODUCTION 1.29 08-03-2020
xczu7ev ffvc1156 -2 v_scenechange_strm_300__conf_34 1 10 1 0 ap_clk 460 1352 1909 0 5 2 PRODUCTION 1.29 08-03-2020
xczu7ev ffvc1156 -2 v_scenechange_strm_300__conf_35 1 12 1 0 ap_clk 469 1440 1989 0 5 2 PRODUCTION 1.29 08-03-2020
xczu7ev ffvc1156 -2 v_scenechange_strm_300__conf_36 1 16 1 0 ap_clk 460 1548 2143 0 7 1 PRODUCTION 1.29 08-03-2020
xczu7ev ffvc1156 -2 v_scenechange_strm_300__conf_37 2 8 1 0 ap_clk 452 1720 2190 0 8 1 PRODUCTION 1.29 08-03-2020
xczu7ev ffvc1156 -2 v_scenechange_strm_300__conf_38 2 10 1 0 ap_clk 460 1870 2347 0 10 3 PRODUCTION 1.29 08-03-2020
xczu7ev ffvc1156 -2 v_scenechange_strm_300__conf_39 2 12 1 0 ap_clk 443 2054 2551 0 12 3 PRODUCTION 1.29 08-03-2020
xczu7ev ffvc1156 -2 v_scenechange_strm_300__conf_40 2 16 1 0 ap_clk 425 2341 2864 0 12 3 PRODUCTION 1.29 08-03-2020
xczu7ev ffvc1156 -2 v_scenechange_strm_300__conf_41 4 8 1 0 ap_clk 400 2441 2925 0 15 3 PRODUCTION 1.29 08-03-2020
xczu7ev ffvc1156 -2 v_scenechange_strm_300__conf_42 4 10 1 0 ap_clk 297 2654 3237 0 5 1 PRODUCTION 1.29 08-03-2020
xczu7ev ffvc1156 -2 v_scenechange_strm_300__conf_43 4 12 1 0 ap_clk 288 2937 3548 0 4 1 PRODUCTION 1.29 08-03-2020
xczu7ev ffvc1156 -2 v_scenechange_strm_300__conf_44 4 16 1 0 ap_clk 271 3496 4177 0 10 1 PRODUCTION 1.29 08-03-2020

COPYRIGHT

Copyright 2020 Xilinx, Inc. Xilinx, the Xilinx logo, Alveo, Artix, ISE, Kintex, Spartan, Versal, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. Arm is a registered trademark of Arm Limited in the EU and other countries. All other trademarks are the property of their respective owners.

LEGAL INFORMATION: PLEASE READ

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos.