PCFGQOS1_3 (DDRC) Register

Zynq UltraScale+ Devices Register Reference (UG1087)

Document ID
UG1087
Release Date
2024-03-13
Revision
1.10

PCFGQOS1_3 (DDRC) Register Description

Register NamePCFGQOS1_3
Offset Address0x00000006A8
Absolute Address 0x00FD0706A8 (DDRC)
Width32
TyperwNormal read/write
Reset Value0x00000000
DescriptionPort 3 Read QoS Configuration Register 1

This register is quasi-dynamic group 3. Group 3 registers can only be written when the controller is empty.

PCFGQOS1_3 (DDRC) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
rqos_map_timeoutr26:16rwNormal read/write0x0Specifies the timeout value for transactions mapped to the red address queue.
rqos_map_timeoutb10:0rwNormal read/write0x0Specifies the timeout value for transactions mapped to the blue address queue.