Performance and Resource Utilization for CANFD v3.0

Vivado Design Suite Release 2022.1

Interpreting the results

This page contains maximum frequency and resource utilization data for several configurations of this IP core. The data is separated into a table per device family. In each table, each row describes a test case. The columns are divided into test parameters and results. The test parameters include the part information and the core-specific configuration parameters. Any configuration parameters that are not listed have their default values; any parameters with a blank value are disabled or set automatically by the IP core. Consult the product guide for this IP core for a list of GUI parameter and user parameter mappings.

Kintex-7

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
NUM_OF_TX_BUF
RX_MODE
NUM_OF_RX_MB_BUF
C_SELECT_XPM
C_EN_APB
Fixed clocks (MHz) Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xc7k480t ffg901 1 canfd_kintex7_1_0 8 0 0 0 can_clk=40 can_clk_x2=80 s_axi_aclk 194 1746 1890 0 6 0 PRODUCTION 1.12 2017-02-17
xc7k480t ffg901 1 canfd_kintex7_1_1 8 1 16 0 0 can_clk=40 can_clk_x2=80 s_axi_aclk 227 1626 1749 0 3 0 PRODUCTION 1.12 2017-02-17
xc7k480t ffg901 1 canfd_kintex7_1_2 32 0 0 0 can_clk=40 can_clk_x2=80 s_axi_aclk 210 2009 2066 0 6 0 PRODUCTION 1.12 2017-02-17
xc7k480t ffg901 1 canfd_kintex7_1_3 32 1 48 0 0 can_clk=40 can_clk_x2=80 s_axi_aclk 194 1982 2033 0 3 0 PRODUCTION 1.12 2017-02-17
xc7k480t ffg901 2 canfd_kintex7_2_0 8 0 0 0 can_clk=80 can_clk_x2=160 s_axi_aclk 270 1727 1923 0 6 0 PRODUCTION 1.12 2017-02-17
xc7k480t ffg901 2 canfd_kintex7_2_1 8 1 16 0 0 can_clk=80 can_clk_x2=160 s_axi_aclk 270 1596 1749 0 3 0 PRODUCTION 1.12 2017-02-17
xc7k480t ffg901 2 canfd_kintex7_2_2 32 0 0 0 can_clk=80 can_clk_x2=160 s_axi_aclk 240 1955 2076 0 6 0 PRODUCTION 1.12 2017-02-17
xc7k480t ffg901 2 canfd_kintex7_2_3 32 1 48 0 0 can_clk=80 can_clk_x2=160 s_axi_aclk 240 1971 2040 0 3 0 PRODUCTION 1.12 2017-02-17
xc7k480t ffg901 3 canfd_kintex7_3_0 8 0 0 0 can_clk=80 can_clk_x2=160 s_axi_aclk 285 1749 1917 0 6 0 PRODUCTION 1.12 2017-02-17
xc7k480t ffg901 3 canfd_kintex7_3_1 8 1 16 0 0 can_clk=80 can_clk_x2=160 s_axi_aclk 300 1604 1749 0 3 0 PRODUCTION 1.12 2017-02-17
xc7k480t ffg901 3 canfd_kintex7_3_2 32 0 0 0 can_clk=80 can_clk_x2=160 s_axi_aclk 270 1963 2073 0 6 0 PRODUCTION 1.12 2017-02-17
xc7k480t ffg901 3 canfd_kintex7_3_3 32 1 48 0 0 can_clk=80 can_clk_x2=160 s_axi_aclk 300 2000 2040 0 3 0 PRODUCTION 1.12 2017-02-17
xc7k480t ffg901 1 canfd_kintex7_xpm_1_0 8 0 0 can_clk=40 can_clk_x2=80 s_axi_aclk 202 1751 1890 0 6 0 PRODUCTION 1.12 2017-02-17
xc7k480t ffg901 1 canfd_kintex7_xpm_1_1 8 1 16 0 can_clk=40 can_clk_x2=80 s_axi_aclk 227 1626 1749 0 3 0 PRODUCTION 1.12 2017-02-17
xc7k480t ffg901 1 canfd_kintex7_xpm_1_2 32 0 0 can_clk=40 can_clk_x2=80 s_axi_aclk 210 2009 2066 0 6 0 PRODUCTION 1.12 2017-02-17
xc7k480t ffg901 1 canfd_kintex7_xpm_1_3 32 1 48 0 can_clk=40 can_clk_x2=80 s_axi_aclk 202 1985 2033 0 3 0 PRODUCTION 1.12 2017-02-17
xc7k480t ffg901 2 canfd_kintex7_xpm_2_0 8 0 0 can_clk=80 can_clk_x2=160 s_axi_aclk 250 1721 1890 0 6 0 PRODUCTION 1.12 2017-02-17
xc7k480t ffg901 2 canfd_kintex7_xpm_2_1 8 1 16 0 can_clk=80 can_clk_x2=160 s_axi_aclk 274 1600 1749 0 3 0 PRODUCTION 1.12 2017-02-17
xc7k480t ffg901 2 canfd_kintex7_xpm_2_2 32 0 0 can_clk=80 can_clk_x2=160 s_axi_aclk 256 1956 2073 0 6 0 PRODUCTION 1.12 2017-02-17
xc7k480t ffg901 2 canfd_kintex7_xpm_2_3 32 1 48 0 can_clk=80 can_clk_x2=160 s_axi_aclk 238 1970 2040 0 3 0 PRODUCTION 1.12 2017-02-17
xc7k480t ffg901 3 canfd_kintex7_xpm_3_0 8 0 0 can_clk=80 can_clk_x2=160 s_axi_aclk 286 1744 1905 0 6 0 PRODUCTION 1.12 2017-02-17
xc7k480t ffg901 3 canfd_kintex7_xpm_3_1 8 1 16 0 can_clk=80 can_clk_x2=160 s_axi_aclk 292 1598 1762 0 3 0 PRODUCTION 1.12 2017-02-17
xc7k480t ffg901 3 canfd_kintex7_xpm_3_2 32 0 0 can_clk=80 can_clk_x2=160 s_axi_aclk 292 1979 2087 0 6 0 PRODUCTION 1.12 2017-02-17
xc7k480t ffg901 3 canfd_kintex7_xpm_3_3 32 1 48 0 can_clk=80 can_clk_x2=160 s_axi_aclk 292 1989 2040 0 3 0 PRODUCTION 1.12 2017-02-17

COPYRIGHT

Copyright 2022 Xilinx, Inc. Xilinx, the Xilinx logo, Alveo, Artix, ISE, Kintex, Spartan, Versal, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. Arm is a registered trademark of Arm Limited in the EU and other countries. All other trademarks are the property of their respective owners.

LEGAL INFORMATION: PLEASE READ

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos.