Resource Utilization for Lossless Compression v1.0

Vivado Design Suite Release 2020.2

Interpreting the results

This page contains resource utilization data for several configurations of this IP core. The data is separated into a table per device family. In each table, each row describes a test case. The columns are divided into test parameters and results. The test parameters include the part information and the core-specific configuration parameters. Any configuration parameters that are not listed have their default values; any parameters with a blank value are disabled or set automatically by the IP core. Consult the product guide for this IP core for a list of GUI parameter and user parameter mappings.

Data is provided for the following device families:

Kintex UltraScale

Part Information Configuration Parameters Resource Utilization
Device Package Speed Grade Configuration Name
HIST_WINDOW_SIZE
DIN_WIDTH
Fixed clocks (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xcku035 fbva676 -1L kintexu_dev_name_xcku035_sp_grd___dash__1L_input_width_128_hist_win_32768_conf_40 32768 128 s_aclk=140 8593 4482 0 8 0 PRODUCTION 1.25 12-04-2018
xcku060 ffva1156 -1L kintexu_dev_name_xcku060_sp_grd___dash__1L_input_width_256_hist_win_32768_conf_3 32768 256 s_aclk=140 10598 4760 0 8 0 PRODUCTION 1.25 12-04-2018
xcku060 ffva1517 -2 kintexu_dev_name_xcku060_sp_grd___dash__2_input_width_512_hist_win_4096_conf_82 4096 512 s_aclk=140 13335 5285 0 8 0 PRODUCTION 1.25 12-04-2018
xcku085 flvf1924 -1 kintexu_dev_name_xcku085_sp_grd___dash__1_input_width_256_hist_win_32768_conf_98 32768 256 s_aclk=140 10450 4760 0 8 0 PRODUCTION 1.26 12-04-2018
xcku095 ffva1156 -1 kintexu_dev_name_xcku095_sp_grd___dash__1_input_width_256_hist_win_32768_conf_51 32768 256 s_aclk=140 10550 4760 0 8 0 PRODUCTION 1.26 12-04-2018
xcku095 ffvb2104 -2 kintexu_dev_name_xcku095_sp_grd___dash__2_input_width_128_hist_win_16384_conf_62 16384 128 s_aclk=140 8526 4490 0 8 0 PRODUCTION 1.26 12-04-2018
xcku095 ffva1156 -2 kintexu_dev_name_xcku095_sp_grd___dash__2_input_width_128_hist_win_16384_conf_75 16384 128 s_aclk=140 8526 4490 0 8 0 PRODUCTION 1.26 12-04-2018
xcku115_CIV flvd1517 -1 kintexu_dev_name_xcku115_CIV_sp_grd___dash__1_input_width_512_hist_win_16384_conf_31 16384 512 s_aclk=140 14241 5305 0 8 0 PRODUCTION 1.26 12-04-2018
xcku115_CIV flvf1924 -2 kintexu_dev_name_xcku115_CIV_sp_grd___dash__2_input_width_32_hist_win_4096_conf_14 4096 32 s_aclk=140 7347 4253 0 8 0 PRODUCTION 1.26 12-04-2018
xcku115_CIV flvb2104 -2 kintexu_dev_name_xcku115_CIV_sp_grd___dash__2_input_width_512_hist_win_4096_conf_87 4096 512 s_aclk=140 13767 5285 0 8 0 PRODUCTION 1.26 12-04-2018
xcku115 flva1517 -1LV kintexu_dev_name_xcku115_sp_grd___dash__1LV_input_width_256_hist_win_8192_conf_97 8192 256 s_aclk=140 10375 4750 0 8 0 PRODUCTION 1.26 12-04-2018
xcku115 flvd1924 -1LV kintexu_dev_name_xcku115_sp_grd___dash__1LV_input_width_64_hist_win_8192_conf_26 8192 64 s_aclk=140 7925 4329 0 8 0 PRODUCTION 1.26 12-04-2018
xcku115 flva2104 -1LV kintexu_dev_name_xcku115_sp_grd___dash__1LV_input_width_64_hist_win_8192_conf_67 8192 64 s_aclk=140 7925 4329 0 8 0 PRODUCTION 1.26 12-04-2018
xcku115 flva1517 -1L kintexu_dev_name_xcku115_sp_grd___dash__1L_input_width_512_hist_win_16384_conf_25 16384 512 s_aclk=140 14241 5305 0 8 0 PRODUCTION 1.26 12-04-2018
xcku115 flvf1924 -2 kintexu_dev_name_xcku115_sp_grd___dash__2_input_width_32_hist_win_8192_conf_69 8192 32 s_aclk=140 7296 4260 0 8 0 PRODUCTION 1.26 12-04-2018
xcku115 flva2104 -3 kintexu_dev_name_xcku115_sp_grd___dash__3_input_width_128_hist_win_32768_conf_80 32768 128 s_aclk=140 8318 4481 0 8 0 PRODUCTION 1.26 12-04-2018
xqku040 rba676 -2 kintexu_dev_name_xqku040_sp_grd___dash__2_input_width_512_hist_win_32768_conf_9 32768 512 s_aclk=140 13413 5304 0 8 0 PRODUCTION 1.26 12-04-2018

Kintex UltraScale+

Part Information Configuration Parameters Resource Utilization
Device Package Speed Grade Configuration Name
HIST_WINDOW_SIZE
DIN_WIDTH
Fixed clocks (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xcku11p ffvd900 -2 kintexuplus_dev_name_xcku11p_sp_grd___dash__2_input_width_32_hist_win_4096_conf_41 4096 32 s_aclk=140 7343 4253 0 8 0 PRODUCTION 1.28 02-27-2020
xcku15p_CIV ffva1156 -2L kintexuplus_dev_name_xcku15p_CIV_sp_grd___dash__2L_input_width_128_hist_win_32768_conf_35 32768 128 s_aclk=140 8244 4482 0 8 0 PRODUCTION 1.28 02-27-2020
xcku15p_CIV ffva1760 -2L kintexuplus_dev_name_xcku15p_CIV_sp_grd___dash__2L_input_width_32_hist_win_16384_conf_29 16384 32 s_aclk=140 7472 4283 0 8 0 PRODUCTION 1.28 02-27-2020
xcku15p_CIV ffva1760 -2 kintexuplus_dev_name_xcku15p_CIV_sp_grd___dash__2_input_width_512_hist_win_16384_conf_6 16384 512 s_aclk=140 13389 5305 0 8 0 PRODUCTION 1.28 02-27-2020
xcku19p_CIV ffvj1760 -1LV kintexuplus_dev_name_xcku19p_CIV_sp_grd___dash__1LV_input_width_64_hist_win_4096_conf_37 4096 64 s_aclk=140 7663 4322 0 8 0 ADVANCE 1.04 10-22-2020
xcku19p_CIV ffvj1760 -2 kintexuplus_dev_name_xcku19p_CIV_sp_grd___dash__2_input_width_32_hist_win_16384_conf_19 16384 32 s_aclk=140 7476 4283 0 8 0 ADVANCE 1.04 10-22-2020
xcku19p ffvb2104 -1L kintexuplus_dev_name_xcku19p_sp_grd___dash__1L_input_width_512_hist_win_16384_conf_78 16384 512 s_aclk=140 13334 5305 0 8 0 ADVANCE 1.04 10-22-2020
xcku19p ffvb2104 -2 kintexuplus_dev_name_xcku19p_sp_grd___dash__2_input_width_32_hist_win_8192_conf_74 8192 32 s_aclk=140 7259 4260 0 8 0 ADVANCE 1.04 10-22-2020
xcku3p ffvb676 -1LV kintexuplus_dev_name_xcku3p_sp_grd___dash__1LV_input_width_32_hist_win_8192_conf_33 8192 32 s_aclk=140 7279 4260 0 8 0 PRODUCTION 1.28 02-27-2020
xcku5p ffvb676 -2 kintexuplus_dev_name_xcku5p_sp_grd___dash__2_input_width_32_hist_win_32768_conf_88 32768 32 s_aclk=140 7271 4274 0 8 0 PRODUCTION 1.28 02-27-2020
xqku5p sfrb784 -2 kintexuplus_dev_name_xqku5p_sp_grd___dash__2_input_width_32_hist_win_8192_conf_91 8192 32 s_aclk=140 7264 4260 0 8 0 PRODUCTION 1.28 02-27-2020

Versal ACAP

Part Information Configuration Parameters Resource Utilization
Device Package Speed Grade Configuration Name
HIST_WINDOW_SIZE
DIN_WIDTH
Fixed clocks (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xcvc1802 vsva2197 1LHP versal_dev_name_xcvc1802_sp_grd___dash__1LHP_input_width_64_hist_win_8192_conf_49 8192 64 s_aclk=140 7211 4329 0 8 0 ENGINEERING-SAMPLE 1.04 10-18-2020
xcvc1802 vsvd1760 1MP versal_dev_name_xcvc1802_sp_grd___dash__1MP_input_width_256_hist_win_32768_conf_30 32768 256 s_aclk=140 9247 4744 0 8 0 ENGINEERING-SAMPLE 1.04 10-18-2020
xcvc1802 vsvd1760 2LP versal_dev_name_xcvc1802_sp_grd___dash__2LP_input_width_512_hist_win_16384_conf_2 16384 512 s_aclk=140 12782 5300 0 8 0 ENGINEERING-SAMPLE 1.04 10-18-2020
xcvc1902 viva1596 1LP versal_dev_name_xcvc1902_sp_grd___dash__1LP_input_width_128_hist_win_16384_conf_73 16384 128 s_aclk=140 7820 4474 0 8 0 ENGINEERING-SAMPLE 1.04 06-25-2020
xcvc1902 viva1596 2MP versal_dev_name_xcvc1902_sp_grd___dash__2MP_input_width_256_hist_win_16384_conf_66 16384 256 s_aclk=140 9208 4746 0 8 0 ENGINEERING-SAMPLE 1.04 06-25-2020
xcvc1902 vsvd1760 3HP versal_dev_name_xcvc1902_sp_grd___dash__3HP_input_width_128_hist_win_8192_conf_28 8192 128 s_aclk=140 7754 4466 0 8 0 ENGINEERING-SAMPLE 1.04 06-25-2020
xcvm1802 vsvd1760 1LHP versal_dev_name_xcvm1802_sp_grd___dash__1LHP_input_width_64_hist_win_4096_conf_42 4096 64 s_aclk=140 7187 4324 0 8 0 ENGINEERING-SAMPLE 1.04 10-18-2020
xcvm1802 vfvc1760 1MP versal_dev_name_xcvm1802_sp_grd___dash__1MP_input_width_512_hist_win_32768_conf_4 32768 512 s_aclk=140 12763 5297 0 8 0 ENGINEERING-SAMPLE 1.04 10-18-2020
xcvm1802 vfvc1760 2LP versal_dev_name_xcvm1802_sp_grd___dash__2LP_input_width_64_hist_win_32768_conf_79 32768 64 s_aclk=140 7193 4342 0 8 0 ENGINEERING-SAMPLE 1.04 06-25-2020
xcvm1802 vfvc1760 2MP versal_dev_name_xcvm1802_sp_grd___dash__2MP_input_width_32_hist_win_4096_conf_68 4096 32 s_aclk=140 6873 4255 0 8 0 ENGINEERING-SAMPLE 1.04 06-25-2020
xcvm1802 vsva2197 2MP versal_dev_name_xcvm1802_sp_grd___dash__2MP_input_width_64_hist_win_16384_conf_89 16384 64 s_aclk=140 7135 4337 0 8 0 ENGINEERING-SAMPLE 1.04 06-25-2020

Virtex UltraScale

Part Information Configuration Parameters Resource Utilization
Device Package Speed Grade Configuration Name
HIST_WINDOW_SIZE
DIN_WIDTH
Fixed clocks (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xcvu095_CIV ffvc2104 -3 virtexu_dev_name_xcvu095_CIV_sp_grd___dash__3_input_width_32_hist_win_8192_conf_76 8192 32 s_aclk=140 7261 4260 0 8 0 PRODUCTION 1.26 12-04-2018
xcvu125_CIV flvc2104 -2 virtexu_dev_name_xcvu125_CIV_sp_grd___dash__2_input_width_256_hist_win_16384_conf_8 16384 256 s_aclk=140 10201 4761 0 8 0 PRODUCTION 1.27 12-04-2018
xcvu125 flvd1517 -2 virtexu_dev_name_xcvu125_sp_grd___dash__2_input_width_64_hist_win_8192_conf_15 8192 64 s_aclk=140 7578 4329 0 8 0 PRODUCTION 1.27 12-04-2018
xcvu125 flvd1517 -3 virtexu_dev_name_xcvu125_sp_grd___dash__3_input_width_512_hist_win_8192_conf_48 8192 512 s_aclk=140 13161 5293 0 8 0 PRODUCTION 1.27 12-04-2018
xcvu160_CIV flgc2104 -2 virtexu_dev_name_xcvu160_CIV_sp_grd___dash__2_input_width_256_hist_win_8192_conf_92 8192 256 s_aclk=140 10038 4750 0 8 0 PRODUCTION 1.27 12-04-2018
xcvu160_CIV flgb2104 -2 virtexu_dev_name_xcvu160_CIV_sp_grd___dash__2_input_width_64_hist_win_4096_conf_61 4096 64 s_aclk=140 7661 4322 0 8 0 PRODUCTION 1.27 12-04-2018
xcvu440_CIV flga2892 -1 virtexu_dev_name_xcvu440_CIV_sp_grd___dash__1_input_width_64_hist_win_8192_conf_20 8192 64 s_aclk=140 7777 4329 0 8 0 PRODUCTION 1.26 12-04-2018
xcvu440_CIV flga2892 -3 virtexu_dev_name_xcvu440_CIV_sp_grd___dash__3_input_width_512_hist_win_32768_conf_36 32768 512 s_aclk=140 13221 5304 0 8 0 PRODUCTION 1.26 12-04-2018
xcvu440 flga2892 -1 virtexu_dev_name_xcvu440_sp_grd___dash__1_input_width_64_hist_win_32768_conf_77 32768 64 s_aclk=140 8017 4345 0 8 0 PRODUCTION 1.26 12-04-2018
xcvu440 flgb2377 -2 virtexu_dev_name_xcvu440_sp_grd___dash__2_input_width_32_hist_win_16384_conf_90 16384 32 s_aclk=140 7501 4283 0 8 0 PRODUCTION 1.26 12-04-2018
xcvu440 flga2892 -3 virtexu_dev_name_xcvu440_sp_grd___dash__3_input_width_32_hist_win_4096_conf_84 4096 32 s_aclk=140 7344 4253 0 8 0 PRODUCTION 1.26 12-04-2018

Virtex UltraScale+

Part Information Configuration Parameters Resource Utilization
Device Package Speed Grade Configuration Name
HIST_WINDOW_SIZE
DIN_WIDTH
Fixed clocks (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xcvu13p fhga2104 -2L default_config_1 s_aclk=140 8243 4482 0 8 0 PRODUCTION 1.27 02-28-2020
xcvu13p fhga2104 -2L default_config_2 s_aclk=140 8243 4482 0 8 0 PRODUCTION 1.27 02-28-2020
xcvu11p flgb2104 -2L virtexuplus_dev_name_xcvu11p_sp_grd___dash__2L_input_width_256_hist_win_8192_conf_94 8192 256 s_aclk=140 10011 4750 0 8 0 PRODUCTION 1.27 02-28-2020
xcvu13p_CIV fhga2104 -2 virtexuplus_dev_name_xcvu13p_CIV_sp_grd___dash__2_input_width_256_hist_win_16384_conf_58 16384 256 s_aclk=140 10186 4761 0 8 0 PRODUCTION 1.27 02-28-2020
xcvu13p fsga2577 -2LV virtexuplus_dev_name_xcvu13p_sp_grd___dash__2LV_input_width_256_hist_win_8192_conf_53 8192 256 s_aclk=140 10010 4750 0 8 0 PRODUCTION 1.27 02-28-2020
xcvu13p figd2104 -2L virtexuplus_dev_name_xcvu13p_sp_grd___dash__2L_input_width_128_hist_win_16384_conf_24 16384 128 s_aclk=140 8450 4491 0 8 0 PRODUCTION 1.27 02-28-2020
xcvu13p fsga2577 -2 virtexuplus_dev_name_xcvu13p_sp_grd___dash__2_input_width_128_hist_win_4096_conf_16 4096 128 s_aclk=140 8318 4458 0 8 0 PRODUCTION 1.27 02-28-2020
xcvu13p figd2104 -3 virtexuplus_dev_name_xcvu13p_sp_grd___dash__3_input_width_512_hist_win_4096_conf_99 4096 512 s_aclk=140 13198 5286 0 8 0 PRODUCTION 1.27 02-28-2020
xcvu19p fsva3824 -2 virtexuplus_dev_name_xcvu19p_sp_grd___dash__2_input_width_256_hist_win_32768_conf_52 32768 256 s_aclk=140 10073 4762 0 8 0 PRODUCTION 1.29 03-03-2020
xcvu19p fsvb3824 -2 virtexuplus_dev_name_xcvu19p_sp_grd___dash__2_input_width_32_hist_win_4096_conf_17 4096 32 s_aclk=140 7343 4253 0 8 0 PRODUCTION 1.29 03-03-2020
xcvu19p fsvb3824 -2 virtexuplus_dev_name_xcvu19p_sp_grd___dash__2_input_width_64_hist_win_8192_conf_39 8192 64 s_aclk=140 7574 4329 0 8 0 PRODUCTION 1.29 03-03-2020
xcvu3p_CIV ffvc1517 -1 virtexuplus_dev_name_xcvu3p_CIV_sp_grd___dash__1_input_width_32_hist_win_8192_conf_59 8192 32 s_aclk=140 7280 4260 0 8 0 PRODUCTION 1.27 02-28-2020
xcvu9p flgc2104 -2L virtexuplus_dev_name_xcvu9p_sp_grd___dash__2L_input_width_512_hist_win_8192_conf_50 8192 512 s_aclk=140 13150 5293 0 8 0 PRODUCTION 1.27 02-28-2020
xqvu13p fhqa2104 -1 virtexuplus_dev_name_xqvu13p_sp_grd___dash__1_input_width_32_hist_win_32768_conf_70 32768 32 s_aclk=140 7267 4274 0 8 0 PRODUCTION 1.27 02-28-2020
xqvu13p fhqb2104 -2 virtexuplus_dev_name_xqvu13p_sp_grd___dash__2_input_width_32_hist_win_4096_conf_46 4096 32 s_aclk=140 7341 4253 0 8 0 PRODUCTION 1.27 02-28-2020
xqvu9p flqa2104 -2LV virtexuplus_dev_name_xqvu9p_sp_grd___dash__2LV_input_width_64_hist_win_32768_conf_27 32768 64 s_aclk=140 7584 4345 0 8 0 PRODUCTION 1.27 02-28-2020

Virtex UltraScale+

Part Information Configuration Parameters Resource Utilization
Device Package Speed Grade Configuration Name
HIST_WINDOW_SIZE
DIN_WIDTH
Fixed clocks (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xcvu23p_CIV vsva1365 -1 virtexuplus58g_dev_name_xcvu23p_CIV_sp_grd___dash__1_input_width_64_hist_win_32768_conf_44 32768 64 s_aclk=140 7630 4345 0 8 0 ADVANCE 1.04 10-22-2020
xcvu23p_CIV vsva1365 -2L virtexuplus58g_dev_name_xcvu23p_CIV_sp_grd___dash__2L_input_width_64_hist_win_32768_conf_32 32768 64 s_aclk=140 7579 4345 0 8 0 ADVANCE 1.04 10-22-2020
xcvu23p fsvj1760 -1 virtexuplus58g_dev_name_xcvu23p_sp_grd___dash__1_input_width_64_hist_win_32768_conf_64 32768 64 s_aclk=140 7630 4345 0 8 0 ADVANCE 1.04 10-22-2020
xcvu27p figd2104 -2LV virtexuplus58g_dev_name_xcvu27p_sp_grd___dash__2LV_input_width_256_hist_win_4096_conf_63 4096 256 s_aclk=140 10053 4741 0 8 0 ADVANCE 1.25 06-14-2019
xcvu27p fsga2577 -2LV virtexuplus58g_dev_name_xcvu27p_sp_grd___dash__2LV_input_width_512_hist_win_32768_conf_38 32768 512 s_aclk=140 13219 5304 0 8 0 PRODUCTION 1.30 07-25-2020
xcvu27p fsga2577 -2LV virtexuplus58g_dev_name_xcvu27p_sp_grd___dash__2LV_input_width_512_hist_win_4096_conf_93 4096 512 s_aclk=140 13223 5285 0 8 0 ADVANCE 1.25 06-14-2019
xcvu27p figd2104 -3 virtexuplus58g_dev_name_xcvu27p_sp_grd___dash__3_input_width_256_hist_win_4096_conf_95 4096 256 s_aclk=140 10053 4741 0 8 0 ADVANCE 1.25 06-14-2019
xcvu27p fsga2577 -3 virtexuplus58g_dev_name_xcvu27p_sp_grd___dash__3_input_width_32_hist_win_8192_conf_5 8192 32 s_aclk=140 7261 4260 0 8 0 ADVANCE 1.25 06-14-2019
xcvu29p_CIV fsga2577 -2 virtexuplus58g_dev_name_xcvu29p_CIV_sp_grd___dash__2_input_width_128_hist_win_8192_conf_10 8192 128 s_aclk=140 8243 4467 0 8 0 PRODUCTION 1.30 07-25-2020
xcvu29p_CIV fsga2577 -2 virtexuplus58g_dev_name_xcvu29p_CIV_sp_grd___dash__2_input_width_512_hist_win_16384_conf_55 16384 512 s_aclk=140 13334 5305 0 8 0 PRODUCTION 1.30 07-25-2020
xcvu29p figd2104 -1 virtexuplus58g_dev_name_xcvu29p_sp_grd___dash__1_input_width_64_hist_win_4096_conf_72 4096 64 s_aclk=140 7664 4322 0 8 0 ADVANCE 1.25 06-14-2019
xcvu29p figd2104 -2 virtexuplus58g_dev_name_xcvu29p_sp_grd___dash__2_input_width_32_hist_win_32768_conf_96 32768 32 s_aclk=140 7270 4274 0 8 0 ADVANCE 1.25 06-14-2019

Virtex UltraScale+

Part Information Configuration Parameters Resource Utilization
Device Package Speed Grade Configuration Name
HIST_WINDOW_SIZE
DIN_WIDTH
Fixed clocks (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xcu280 fsvh2892 2L virtexuplusHBM_dev_name_xcu280_sp_grd___dash__2L_input_width_64_hist_win_8192_conf_100 8192 64 s_aclk=140 7574 4329 0 8 0 ADVANCE 1.01.6 07-11-2018
xcvu37p_CIV fsvh2892 -2L virtexuplusHBM_dev_name_xcvu37p_CIV_sp_grd___dash__2L_input_width_32_hist_win_4096_conf_45 4096 32 s_aclk=140 7344 4253 0 8 0 PRODUCTION 1.28 05-08-2020
xcvu37p_CIV fsvh2892 -2L virtexuplusHBM_dev_name_xcvu37p_CIV_sp_grd___dash__2L_input_width_512_hist_win_32768_conf_11 32768 512 s_aclk=140 13224 5304 0 8 0 PRODUCTION 1.28 05-08-2020
xcvu37p_CIV fsvh2892 -3 virtexuplusHBM_dev_name_xcvu37p_CIV_sp_grd___dash__3_input_width_256_hist_win_4096_conf_21 4096 256 s_aclk=140 10055 4741 0 8 0 PRODUCTION 1.28 05-08-2020
xcvu37p fsvh2892 -1 virtexuplusHBM_dev_name_xcvu37p_sp_grd___dash__1_input_width_128_hist_win_16384_conf_12 16384 128 s_aclk=140 8452 4491 0 8 0 PRODUCTION 1.28 05-08-2020
xcvu45p fsvh2104 -3 virtexuplusHBM_dev_name_xcvu45p_sp_grd___dash__3_input_width_64_hist_win_16384_conf_43 16384 64 s_aclk=140 7788 4352 0 8 0 PRODUCTION 1.28 05-08-2020
xcvu57p_CIV fsvk2892 -1 virtexuplusHBM_dev_name_xcvu57p_CIV_sp_grd___dash__1_input_width_64_hist_win_8192_conf_13 8192 64 s_aclk=140 7577 4329 0 8 0 ADVANCE 1.01 10-26-2020
xcvu57p fsvk2892 -1 virtexuplusHBM_dev_name_xcvu57p_sp_grd___dash__1_input_width_32_hist_win_32768_conf_57 32768 32 s_aclk=140 7267 4274 0 8 0 ADVANCE 1.01 10-26-2020
xcvu57p fsvk2892 -2LV virtexuplusHBM_dev_name_xcvu57p_sp_grd___dash__2LV_input_width_256_hist_win_8192_conf_22 8192 256 s_aclk=140 10005 4750 0 8 0 ADVANCE 1.01 10-26-2020
xcvu57p fsvk2892 -2L virtexuplusHBM_dev_name_xcvu57p_sp_grd___dash__2L_input_width_128_hist_win_16384_conf_47 16384 128 s_aclk=140 8455 4491 0 8 0 ADVANCE 1.01 10-26-2020
xcvu57p fsvk2892 -2 virtexuplusHBM_dev_name_xcvu57p_sp_grd___dash__2_input_width_64_hist_win_8192_conf_54 8192 64 s_aclk=140 7578 4329 0 8 0 ADVANCE 1.01 10-26-2020

Zynq UltraScale+

Part Information Configuration Parameters Resource Utilization
Device Package Speed Grade Configuration Name
HIST_WINDOW_SIZE
DIN_WIDTH
Fixed clocks (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xczu15eg ffvc900 -2LV zynquplus_dev_name_xczu15eg_sp_grd___dash__2LV_input_width_64_hist_win_8192_conf_1 8192 64 s_aclk=140 7590 4329 0 8 0 PRODUCTION 1.29 08-03-2020
xczu19eg ffve1924 -1 zynquplus_dev_name_xczu19eg_sp_grd___dash__1_input_width_64_hist_win_16384_conf_83 16384 64 s_aclk=140 7786 4352 0 8 0 PRODUCTION 1.29 08-03-2020
xczu19eg ffvb1517 -2LV zynquplus_dev_name_xczu19eg_sp_grd___dash__2LV_input_width_512_hist_win_32768_conf_60 32768 512 s_aclk=140 13217 5304 0 8 0 PRODUCTION 1.29 08-03-2020
xczu19eg ffvc1760 -2 zynquplus_dev_name_xczu19eg_sp_grd___dash__2_input_width_256_hist_win_4096_conf_71 4096 256 s_aclk=140 10053 4741 0 8 0 PRODUCTION 1.29 08-03-2020
xczu25dr fsve1156 -2L zynquplus_dev_name_xczu25dr_sp_grd___dash__2L_input_width_64_hist_win_8192_conf_23 8192 64 s_aclk=140 7576 4329 0 8 0 PRODUCTION 1.28 07-24-2020
xczu29dr fsvf1760 -2 zynquplus_dev_name_xczu29dr_sp_grd___dash__2_input_width_32_hist_win_16384_conf_34 16384 32 s_aclk=140 7477 4283 0 8 0 PRODUCTION 1.28 07-24-2020
xczu48dr ffve1156 -2LVI zynquplus_dev_name_xczu48dr_sp_grd___dash__2LVI_input_width_256_hist_win_16384_conf_85 16384 256 s_aclk=140 10186 4761 0 8 0 PRODUCTION 1.29 10-29-2020
xczu4ev sfvc784 -1 zynquplus_dev_name_xczu4ev_sp_grd___dash__1_input_width_512_hist_win_8192_conf_65 8192 512 s_aclk=140 13262 5293 0 8 0 PRODUCTION 1.29 08-03-2020
xczu59dr ffvf1760 -1 zynquplus_dev_name_xczu59dr_sp_grd___dash__1_input_width_64_hist_win_8192_conf_7 8192 64 s_aclk=140 7633 4329 0 8 0 PRODUCTION 1.29 10-29-2020
xczu59dr ffvf1760 -2LVI zynquplus_dev_name_xczu59dr_sp_grd___dash__2LVI_input_width_64_hist_win_4096_conf_18 4096 64 s_aclk=140 7655 4322 0 8 0 ADVANCED 1.01 03-03-2020
xczu5cg sfvc784 -1LV zynquplus_dev_name_xczu5cg_sp_grd___dash__1LV_input_width_512_hist_win_16384_conf_81 16384 512 s_aclk=140 13974 5305 0 8 0 PRODUCTION 1.29 08-03-2020
xczu6eg ffvb1156 -3 zynquplus_dev_name_xczu6eg_sp_grd___dash__3_input_width_128_hist_win_4096_conf_86 4096 128 s_aclk=140 8318 4458 0 8 0 PRODUCTION 1.29 08-03-2020
xczu9cg ffvc900 -1LV zynquplus_dev_name_xczu9cg_sp_grd___dash__1LV_input_width_64_hist_win_8192_conf_56 8192 64 s_aclk=140 7687 4329 0 8 0 PRODUCTION 1.29 08-03-2020

COPYRIGHT

Copyright 2020 Xilinx, Inc. Xilinx, the Xilinx logo, Alveo, Artix, ISE, Kintex, Spartan, Versal, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. Arm is a registered trademark of Arm Limited in the EU and other countries. All other trademarks are the property of their respective owners.

LEGAL INFORMATION: PLEASE READ

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos.