Resource Utilization for HDMI 2.1 Transmitter Subsystem v1.2

Vivado Design Suite Release 2023.2

Interpreting the results

This page contains resource utilization data for several configurations of this IP core. The data is separated into a table per device family. In each table, each row describes a test case. The columns are divided into test parameters and results. The test parameters include the part information and the core-specific configuration parameters. Any configuration parameters that are not listed have their default values; any parameters with a blank value are disabled or set automatically by the IP core. Consult the product guide for this IP core for a list of GUI parameter and user parameter mappings.

Data is provided for the following device families:

Kintex UltraScale+

Part Information Configuration Parameters Resource Utilization
Device Package Speed Grade Configuration Name
C_INCLUDE_HDCP
C_MAX_BITS_PER_COMPONENT
C_INPUT_PIXELS_PER_CLOCK
C_VID_INTERFACE
Fixed clocks (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xcku3p ffvb676 1 hdmi_2_1_tx_conf_06 false 12 4 1 frl_clk=380 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 video_clk=375 13966 14021 2 11 8 PRODUCTION 1.29 05-01-2022
xcku15p ffva1760 1LV hdmi_2_1_tx_conf_15 true 8 4 1 frl_clk=325 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 video_clk=300 28659 24415 2 11 8 PRODUCTION 1.29 05-01-2022
xcku15p ffva1760 1 hdmi_2_1_tx_conf_16 true 12 8 0 frl_clk=380 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 s_axis_video_aclk=380 video_clk=375 32281 30585 2 18 9 PRODUCTION 1.29 05-01-2022
xqku15p ffre1517 2 hdmi_2_1_tx_conf_17 true 8 4 0 frl_clk=450 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 s_axis_video_aclk=375 video_clk=400 31502 29306 2 16 8 PRODUCTION 1.29 05-01-2022
xcku15p ffve1517 1 hdmi_2_1_tx_conf_22 false 12 8 0 frl_clk=380 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 s_axis_video_aclk=380 video_clk=375 17415 20110 2 18 9 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 1 hdmi_2_1_tx_conf_28 false 16 8 0 frl_clk=380 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 s_axis_video_aclk=380 video_clk=375 17568 20991 2 20 9 PRODUCTION 1.29 05-01-2022
xcku11p ffva1156 1 hdmi_2_1_tx_conf_31 true 16 8 0 frl_clk=380 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 s_axis_video_aclk=380 video_clk=375 32492 31554 2 20 9 PRODUCTION 1.29 05-01-2022
xcku9p ffve900 1 hdmi_2_1_tx_conf_33 false 8 4 0 frl_clk=380 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 s_axis_video_aclk=380 video_clk=375 16610 18746 2 16 8 PRODUCTION 1.29 05-01-2022
xcku11p ffvd900 3 hdmi_2_1_tx_conf_34 false 8 4 0 frl_clk=450 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 s_axis_video_aclk=375 video_clk=400 16636 18844 2 16 8 PRODUCTION 1.29 05-01-2022
xcku15p ffva1156 1 hdmi_2_1_tx_conf_47 false 8 4 0 frl_clk=380 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 s_axis_video_aclk=380 video_clk=375 16625 18786 2 16 8 PRODUCTION 1.29 05-01-2022

Versal ACAP

Part Information Configuration Parameters Resource Utilization
Device Package Speed Grade Configuration Name
C_INCLUDE_HDCP
C_MAX_BITS_PER_COMPONENT
C_INPUT_PIXELS_PER_CLOCK
C_VID_INTERFACE
Fixed clocks (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xcvc1902 vsva2197 1LP hdmi_2_1_tx_conf_51 false 12 4 0 frl_clk=325 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 s_axis_video_aclk=300 video_clk=300 15993 19737 2 18 9 PRODUCTION 2.12 2023-09-01
xcvc1902 vsva2197 2LP hdmi_2_1_tx_conf_52 true 10 4 0 frl_clk=325 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 s_axis_video_aclk=300 video_clk=300 32490 30868 2 16 10 PRODUCTION 2.12 2023-09-01
xcvm1802 vsva2197 1MP hdmi_2_1_tx_conf_53 true 10 4 1 frl_clk=380 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 video_clk=375 29583 26198 2 11 8 PRODUCTION 2.12 2023-09-01
xcvc1902 vsva2197 2MP hdmi_2_1_tx_conf_54 true 8 8 0 frl_clk=450 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 s_axis_video_aclk=375 video_clk=400 32588 31244 2 16 8 PRODUCTION 2.12 2023-09-01
xcvm1802 vsva2197 3HP hdmi_2_1_tx_conf_55 false 10 4 1 frl_clk=450 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 video_clk=400 12613 14307 2 11 8 PRODUCTION 2.12 2023-09-01
xcvm1802 vsva2197 1LP hdmi_2_1_tx_conf_56 false 10 8 0 frl_clk=325 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 s_axis_video_aclk=300 video_clk=300 16097 19832 2 16 10 PRODUCTION 2.12 2023-09-01
xcvc1902 vsva2197 1LHP hdmi_2_1_tx_conf_57 true 10 4 1 frl_clk=325 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 video_clk=300 29652 26213 2 11 8 PRODUCTION 2.12 2023-09-01
xcvc1902 vsva2197 1MP hdmi_2_1_tx_conf_58 false 8 4 1 frl_clk=380 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 video_clk=375 12535 14167 2 11 8 PRODUCTION 2.12 2023-09-01
xcvm1802 vsvd1760 2LP hdmi_2_1_tx_conf_59 false 8 8 0 frl_clk=325 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 s_axis_video_aclk=300 video_clk=300 15753 19569 2 16 8 PRODUCTION 2.12 2023-09-01
xcvm1802 vsva2197 2MP hdmi_2_1_tx_conf_60 true 12 4 1 frl_clk=450 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 video_clk=400 29755 25995 2 11 8 PRODUCTION 2.12 2023-09-01
xcvm1802 vsva2197 3HP hdmi_2_1_tx_conf_61 true 8 4 1 frl_clk=450 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 video_clk=400 29391 26111 2 11 8 PRODUCTION 2.12 2023-09-01
xcvc1902 vsva2197 2MP hdmi_2_1_tx_conf_62 false 10 4 1 frl_clk=450 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 video_clk=400 12682 14225 2 11 8 PRODUCTION 2.12 2023-09-01
xcvm1802 vsva2197 1MP hdmi_2_1_tx_conf_63 true 8 4 0 frl_clk=380 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 s_axis_video_aclk=380 video_clk=375 32433 30735 2 16 8 PRODUCTION 2.12 2023-09-01
xcvc1902 vsva2197 1LP hdmi_2_1_tx_conf_64 true 16 4 1 frl_clk=325 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 video_clk=300 29837 26450 2 11 8 PRODUCTION 2.12 2023-09-01
xcvc1902 vsva2197 1LHP hdmi_2_1_tx_conf_65 false 10 4 0 frl_clk=325 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 s_axis_video_aclk=300 video_clk=300 15830 19196 2 16 10 PRODUCTION 2.12 2023-09-01

Virtex UltraScale+

Part Information Configuration Parameters Resource Utilization
Device Package Speed Grade Configuration Name
C_INCLUDE_HDCP
C_MAX_BITS_PER_COMPONENT
C_INPUT_PIXELS_PER_CLOCK
C_VID_INTERFACE
Fixed clocks (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xcvu9p flgc2104 2L hdmi_2_1_tx_conf_02 false 8 4 1 frl_clk=450 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 video_clk=400 13832 13979 2 11 8 PRODUCTION 1.28 03-30-2022
xcvu11p fsgd2104 1 hdmi_2_1_tx_conf_05 true 8 4 1 frl_clk=380 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 video_clk=375 28719 24555 2 11 8 PRODUCTION 1.28 03-30-2022
xcvu9p fsgd2104 2 hdmi_2_1_tx_conf_07 false 16 4 1 frl_clk=450 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 video_clk=400 13592 14463 2 11 8 PRODUCTION 1.28 03-30-2022
xcvu11p flgc2104 2LV hdmi_2_1_tx_conf_08 false 16 8 0 frl_clk=325 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 s_axis_video_aclk=300 video_clk=300 17570 20919 2 20 9 PRODUCTION 1.28 03-30-2022
xcvu5p flvb2104 3 hdmi_2_1_tx_conf_09 false 12 4 1 frl_clk=450 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 video_clk=400 13994 14019 2 11 8 PRODUCTION 1.28 03-30-2022
xqvu9p flqa2104 1 hdmi_2_1_tx_conf_27 false 10 4 1 frl_clk=380 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 video_clk=375 13915 14017 2 11 8 PRODUCTION 1.28 03-30-2022
xcvu13p fhgc2104 3 hdmi_2_1_tx_conf_32 false 16 4 1 frl_clk=450 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 video_clk=400 13603 14174 2 11 8 PRODUCTION 1.28 03-30-2022
xcvu11p fsgd2104 2 hdmi_2_1_tx_conf_42 true 8 8 0 frl_clk=450 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 s_axis_video_aclk=375 video_clk=400 31746 29793 2 16 8 PRODUCTION 1.28 03-30-2022
xqvu3p ffrc1517 2 hdmi_2_1_tx_conf_45 false 16 8 0 frl_clk=450 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 s_axis_video_aclk=375 video_clk=400 17593 21093 2 20 9 PRODUCTION 1.28 03-30-2022

Virtex UltraScale+

Part Information Configuration Parameters Resource Utilization
Device Package Speed Grade Configuration Name
C_INCLUDE_HDCP
C_MAX_BITS_PER_COMPONENT
C_INPUT_PIXELS_PER_CLOCK
C_VID_INTERFACE
Fixed clocks (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xcvu27p fsga2577 2LV hdmi_2_1_tx_conf_04 true 12 4 1 frl_clk=325 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 video_clk=300 28844 24567 2 11 8 PRODUCTION 1.33 05-09-2022
xcvu27p figd2104 1 hdmi_2_1_tx_conf_11 true 8 4 1 frl_clk=380 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 video_clk=375 28694 24403 2 11 8 PRODUCTION 1.33 05-09-2022
xcvu27p figd2104 1 hdmi_2_1_tx_conf_13 true 8 4 0 frl_clk=380 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 s_axis_video_aclk=380 video_clk=375 31483 29227 2 16 8 PRODUCTION 1.33 05-09-2022
xcvu29p figd2104 2 hdmi_2_1_tx_conf_14 false 10 4 0 frl_clk=450 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 s_axis_video_aclk=375 video_clk=400 16910 19278 2 16 10 PRODUCTION 1.33 05-09-2022
xcvu27p fsga2577 1 hdmi_2_1_tx_conf_26 false 8 4 1 frl_clk=380 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 video_clk=375 13805 13901 2 11 8 PRODUCTION 1.33 05-09-2022
xcvu27p figd2104 1 hdmi_2_1_tx_conf_29 false 8 4 1 frl_clk=380 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 video_clk=375 13805 13901 2 11 8 PRODUCTION 1.33 05-09-2022
xcvu27p figd2104 2LV hdmi_2_1_tx_conf_35 false 16 4 1 frl_clk=325 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 video_clk=300 13583 14167 2 11 8 PRODUCTION 1.33 05-09-2022
xcvu27p fsga2577 3 hdmi_2_1_tx_conf_37 true 16 4 1 frl_clk=450 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 video_clk=400 28483 24782 2 11 8 PRODUCTION 1.33 05-09-2022
xcvu29p figd2104 2LV hdmi_2_1_tx_conf_38 false 16 4 1 frl_clk=325 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 video_clk=300 13583 14167 2 11 8 PRODUCTION 1.33 05-09-2022
xcvu29p fsga2577 3 hdmi_2_1_tx_conf_44 false 16 8 0 frl_clk=450 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 s_axis_video_aclk=375 video_clk=400 17566 20964 2 20 9 PRODUCTION 1.33 05-09-2022
xcvu27p figd2104 2L hdmi_2_1_tx_conf_48 true 16 4 1 frl_clk=450 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 video_clk=400 28488 24757 2 11 8 PRODUCTION 1.33 05-09-2022

Virtex UltraScale+

Part Information Configuration Parameters Resource Utilization
Device Package Speed Grade Configuration Name
C_INCLUDE_HDCP
C_MAX_BITS_PER_COMPONENT
C_INPUT_PIXELS_PER_CLOCK
C_VID_INTERFACE
Fixed clocks (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xcvu37p fsvh2892 2LV hdmi_2_1_tx_conf_03 false 16 4 0 frl_clk=325 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 s_axis_video_aclk=300 video_clk=300 17128 20091 2 16 9 PRODUCTION 1.30 05-01-2022
xcvu45p fsvh2892 1 hdmi_2_1_tx_conf_10 true 16 4 1 frl_clk=380 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 video_clk=375 28506 24764 2 11 8 PRODUCTION 1.30 05-01-2022
xqvu37p fsqh2892 2 hdmi_2_1_tx_conf_12 false 16 4 1 frl_clk=450 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 video_clk=400 13593 14327 2 11 8 PRODUCTION 1.30 05-01-2022
xcvu35p fsvh2104 2 hdmi_2_1_tx_conf_18 false 12 4 0 frl_clk=450 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 s_axis_video_aclk=375 video_clk=400 17071 19545 2 18 9 PRODUCTION 1.30 05-01-2022
xcvu37p fsvh2892 2 hdmi_2_1_tx_conf_19 false 16 8 0 frl_clk=450 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 s_axis_video_aclk=375 video_clk=400 17619 21024 2 20 9 PRODUCTION 1.30 05-01-2022
xcvu35p fsvh2892 2 hdmi_2_1_tx_conf_24 true 12 8 0 frl_clk=450 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 s_axis_video_aclk=375 video_clk=400 32294 30701 2 18 9 PRODUCTION 1.30 05-01-2022
xcvu45p fsvh2104 1 hdmi_2_1_tx_conf_25 true 12 4 0 frl_clk=380 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 s_axis_video_aclk=380 video_clk=375 31973 29843 2 18 9 PRODUCTION 1.30 05-01-2022
xcvu45p fsvh2104 2LV hdmi_2_1_tx_conf_30 true 16 8 0 frl_clk=325 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 s_axis_video_aclk=300 video_clk=300 32420 31480 2 20 9 PRODUCTION 1.30 05-01-2022
xqvu37p fsqh2892 2 hdmi_2_1_tx_conf_36 true 12 8 0 frl_clk=450 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 s_axis_video_aclk=375 video_clk=400 32247 30604 2 18 9 PRODUCTION 1.30 05-01-2022
xcvu45p fsvh2892 2L hdmi_2_1_tx_conf_39 false 16 4 0 frl_clk=450 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 s_axis_video_aclk=375 video_clk=400 17192 20305 2 16 9 PRODUCTION 1.30 05-01-2022
xcvu37p fsvh2892 2L hdmi_2_1_tx_conf_41 true 8 4 1 frl_clk=450 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 video_clk=400 28711 24549 2 11 8 PRODUCTION 1.30 05-01-2022
xcvu45p fsvh2892 2LV hdmi_2_1_tx_conf_43 false 16 4 0 frl_clk=325 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 s_axis_video_aclk=300 video_clk=300 17128 20085 2 16 9 PRODUCTION 1.30 05-01-2022
xcvu35p fsvh2104 1 hdmi_2_1_tx_conf_49 true 8 8 0 frl_clk=380 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 s_axis_video_aclk=380 video_clk=375 31710 29747 2 16 8 PRODUCTION 1.30 05-01-2022

Zynq UltraScale+

Part Information Configuration Parameters Resource Utilization
Device Package Speed Grade Configuration Name
C_INCLUDE_HDCP
C_MAX_BITS_PER_COMPONENT
C_INPUT_PIXELS_PER_CLOCK
C_VID_INTERFACE
Fixed clocks (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xczu9cg ffvc900 1L hdmi_2_1_tx_conf_01 true 10 4 1 frl_clk=380 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 video_clk=375 28826 24532 2 11 8 PRODUCTION 1.30 05-15-2022
xczu4cg sfvc784 2 hdmi_2_1_tx_conf_20 false 10 4 0 frl_clk=450 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 s_axis_video_aclk=375 video_clk=400 16942 19274 2 16 10 PRODUCTION 1.30 05-15-2022
xczu11eg ffvc1760 1 hdmi_2_1_tx_conf_21 false 8 8 0 frl_clk=380 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 s_axis_video_aclk=380 video_clk=375 16841 19201 2 16 8 PRODUCTION 1.30 05-15-2022
xczu7ev fbvb900 1LV hdmi_2_1_tx_conf_23 false 16 4 1 frl_clk=325 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 video_clk=300 13643 14312 2 11 8 PRODUCTION 1.30 05-15-2022
xczu11eg ffvf1517 1L hdmi_2_1_tx_conf_40 true 12 4 0 frl_clk=380 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 s_axis_video_aclk=380 video_clk=375 31993 29840 2 18 9 PRODUCTION 1.30 05-15-2022
xczu4eg sfvc784 1LV hdmi_2_1_tx_conf_46 false 10 8 0 frl_clk=325 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 s_axis_video_aclk=300 video_clk=300 17161 19639 2 16 10 PRODUCTION 1.30 05-15-2022
xczu11eg ffvf1517 1LV hdmi_2_1_tx_conf_50 true 12 4 1 frl_clk=325 link_clk=300 s_axi_cpu_aclk=100 s_axis_audio_aclk=100 video_clk=300 28832 24806 2 11 8 PRODUCTION 1.30 05-15-2022

COPYRIGHT

Copyright 2023 Xilinx, Inc. Xilinx, the Xilinx logo, Alveo, Artix, ISE, Kintex, Spartan, Versal, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. Arm is a registered trademark of Arm Limited in the EU and other countries. All other trademarks are the property of their respective owners.

LEGAL INFORMATION: PLEASE READ

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos.