AR# 54520


LogiCORE IP Color Filter Array Interpolation (CFA) - Release Notes and Known Issues for Vivado 2013.1 and newer tool versions


This answer record contains the Release Notes and Known Issues for the Color Filter Array Interpolation LogiCORE IP and includes the following:

  • General Information
  • Known and Resolved Issues
  • Revision History

This Release Notes and Known Issues Answer Record is for the core generated in Vivado 2013.1 and newer tool versions.
Please reference XTP025 - IP Release Notes Guide for past known issue logs and ISE support information.

Color Filter Array Interpolation LogiCORE IP Page:


This core will be Obsoleted in Vivado 2019.1 and is not recommended for new designs.

The replacement is the Sensor Demosaic LogiCORE IP which is a license free IP bundled with Vivado.

General Information

Supported devices can be found in the following three locations:

For a list of new features and added device support for all versions, see the Change Log file available with the core in Vivado design tools.

Version Table

This table correlates the core version to the first Vivado design tools release version in which it was included.


Vivado Tools

v6.0 (Rev. 15)2018.3(Xilinx Answer 71806)
v6.0 (Rev. 14)2017.4
v6.0 (Rev. 13)2017.3
v6.0 (Rev. 12)2016.4
v6.0 (Rev. 11)2016.3
v6.0 (Rev. 10) 
v6.0 (Rev. 9) 
v6.0 (Rev. 8) 
v6.0 (Rev. 7) 
v6.0 (Rev. 6) 
v6.0 (Rev. 5) 
v6.0 (Rev. 4) 
v6.0 (Rev. 3) 
v6.0 (Rev. 2)2013.3
v6.0 (Rev. 1)2013.2

General Guidance

The table below provides answer records for general guidance when using the LogiCORE IP Color Correction Matrix core.

Answer RecordTitle

Known and Resolved Issues

The following table provides known issues for the LogiCORE IP Color Correction Matrix core, starting with v6.0, initially released in Vivado 2013.1.

Note: The "Version Found" column lists the version the problem was first discovered. The problem might also exist in earlier versions, but no specific testing has been performed to verify earlier versions.

Answer RecordTitleVersion FoundVersion Resolved
(Xilinx Answer 57773)Why does the TREADY stall when using the TEST_PATTERN or BYPASS options available in some of the Video IP when the Include Debug Features option is enabled at generation?v5.01.aN/A
(Xilinx Answer 52215)Why does my core fail timing with a Critical Warning?v5.01.av6.0 (Rev. 2)
(Xilinx Answer 56274)Vivado 2013.2 Multimedia Video and Imaging - How do I properly constrain the Video IP in my design?v6.0v6.0 (Rev. 2)
(Xilinx Answer 55980)Why do I see write failures on the AXI4-Lite bus, when the AXI4-Stream clock is at a different frequency than the AXI4-Lite interface clock?v6.0v6.0 (Rev. 1)

Please seek technical support via the Video Board.

The Xilinx Forums are a great resource for technical support.

The entire Xilinx User Community is available to help here, and you can ask questions and collaborate with Xilinx experts to get the solutions you need.

Revision History

02/04/2019Added v6.0 (Rev. 15), obsolete information, link to forums
12/20/2017Added v6.0 (Rev. 3), v6.0 (Rev. 4), v6.0 (Rev. 5), v6.0 (Rev. 6), v6.0 (Rev. 7), v6.0 (Rev. 8), v6.0 (Rev. 9), v6.0 (Rev. 10), v6.0 (Rev. 11), v6.0 (Rev. 12),v6.0 (Rev. 13), v6.0 (Rev. 14) Version Table
10/23/2013Added v6.0 (Rev. 2) Version Table, (Xilinx Answer 57773) an updated Known and Resolved Issues table for 2013.3.
06/19/2013Added v6.0 (Rev. 1) to Version Table, (Xilinx Answer 56274), (Xilinx Answer 55980)
04/03/2013Initial Release

Linked Answer Records

Child Answer Records

Associated Answer Records

Answer Number Answer Title Version Found Version Resolved
61625 Video IP Example Design Landing Page N/A N/A
AR# 54520
Date 02/04/2019
Status Active
Type Release Notes
People Also Viewed