This answer record contains the Release Notes and Known Issues for the Versal ACAP CPM Mode for PCI Express IP and includes the following:
This article is part of the PCI Express Solution Centre
|(Xilinx Answer 34536)||Xilinx Solution Center for PCI Express|
Please seek technical support via the PCI Express Board. The Xilinx Forums are a great resource for technical support.
The entire Xilinx Community is available to help here, and you can ask questions and collaborate with Xilinx experts to get the solutions you need.
Supported devices can be found in the following locations:
This table correlates the core version to the first Vivado design tools release version in which it was included.
|Core Version||Vivado Tools Version|
The following table provides a list of tactical patches for the Versal ACAP CPM Mode for PCI Express IP applicable on corresponding Vivado tool versions.
|Answer Record||Core Version (After installing the Patch)||Tool Version|
Known and Resolved Issues
The following table provides known issues for the Versal Devices Integrated Block for PCI Express core, starting with v1.0, initially released in Vivado 2019.2.
Note: The "Version Found" column lists the version the problem was first discovered.
The problem might also exist in earlier versions, but no specific testing has been performed to verify earlier versions.
|Answer Record||Title||Version Found||Version Resolved|
|(Xilinx Answer 76646)||ERROR: [BD 41-1075] Cannot assign slave segment '/versal_cips_0/NOC_CPM_PCIE_0.......||2021.1||Not Resolved Yet|