LogiCORE IP Ethernet
1000BASE-X PCS/PMA or SGMII v11.4

Product Guide
Table of Contents

SECTION I: SUMMARY

IP Facts
Features .......................................................................................... 10

Chapter 1: Overview
Core Overview ................................................................................. 12
Recommended Design Experience .................................................... 19
System Requirements ...................................................................... 20
Applications .................................................................................... 20
Verification ...................................................................................... 22
Licensing and Ordering Information .................................................. 23

Chapter 2: Product Specification
Overview of Ethernet Architecture .................................................... 24
Standards .......................................................................................... 25
Performance .................................................................................... 26
Voltage Requirements ...................................................................... 27
Speed Grades ................................................................................... 28
Resource Utilization ......................................................................... 28
Port Descriptions ............................................................................. 34
Register Space ................................................................................ 49

Chapter 3: Designing with the Core
General Design Guidelines ................................................................ 89
Clocking .......................................................................................... 92
Resets ............................................................................................... 93

Chapter 4: The Ten-Bit Interface
Ten-Bit-Interface Logic .................................................................... 97
Clock Sharing across Multiple Cores with TBI ............................... 113
Example Designs for the Ten-Bit Interface (TBI) ......................... 114
# Chapter 5: 1000BASE-X with Transceivers

- **Transceiver Logic** ............................................................... 131
- **Clock Sharing Across Multiple Cores with Transceivers** ............... 148
- **Example Design for 1000BASE-X with Transceivers** .................. 164

# Chapter 6: SGMII / Dynamic Standards Switching with Transceivers

- **Receiver Elastic Buffer Implementations** .................................. 181
- **Logic Using the Transceiver Rx Elastic Buffer** .......................... 184
- **Transceiver Logic with the FPGA Logic Rx Elastic Buffer** ............. 184
- **Clock Sharing - Multiple Cores with Transceivers, FPGA Logic Elastic Buffer** .......................... 206
- **SGMII Example Design / Dynamic Switching Example Design Using a Transceiver** .................. 222

# Chapter 7: SGMII over LVDS

- **Synchronous SGMII over Virtex7/Kintex 7 FPGA LVDS** ................. 239
- **SGMII Support Using Asynchronous Oversampling over Virtex-6 FPGA LVDS** ................. 260

# Chapter 8: Using the Client-Side GMII Datapath

- **Using the Core Netlist Client-side GMII for the 1000BASE-X Standard** 290
- **Using the Core Netlist Client-Side GMII for the SGMII Standard** .... 296
- **Additional Client-Side SGMII Logic Provided in the Example Design** 299

# Chapter 9: Auto-Negotiation

- **Overview of Operation** ...................................................... 306
- **Setting the Configurable Link Timer** ...................................... 311
- **Using the Auto-Negotiation Interrupt** .................................... 312
- **Use of Clock Correction Sequences in Device Specific Transceivers (1000BASE-X Standard).** 312
- **Conclusion** ................................................................. 313

# Chapter 10: Dynamic Switching of 1000BASE-X and SGMII Standards

- **Typical Application.** ....................................................... 314
- **Operation of the Core** .................................................... 315

# Chapter 11: GMII to PHY EDK Application for Zynq-7000 Device Processor Subsystem

- **Overview** ................................................................. 317
- **GMII to 1000BASEX** .................................................... 318
- **GMII to SGMII Using Zynq-7000 Device Gigabit Transceiver** ........ 320
- **GMII to SGMII Using Zynq-7000 Device LVDS Transceiver** ........... 322
Chapter 12: Interfacing to Other Cores
Integration of the Tri-Mode Ethernet MAC for 1000BASE-X Operation ........................................ 325
Integration of the Tri-Mode Ethernet MAC for Tri-speed SGMII Operation ................................. 344

Chapter 13: Special Design Considerations
Power Management ..................................................................................................................................... 369
Start-up Sequencing .............................................................................................................................. 369
Loopback ............................................................................................................................................... 370

SECTION II: VIVADO DESIGN SUITE

Chapter 14: Customizing and Generating the Core
GUI ......................................................................................................................................................... 373
Output Generation ................................................................................................................................. 378

Chapter 15: Constraining the Core
Required Constraints ............................................................................................................................... 379
Device, Package, and Speed Grade Selections ...................................................................................... 379
Clock Frequencies ................................................................................................................................. 380
I/O Standard and Placement .................................................................................................................. 381

Chapter 16: Detailed Example Design
Example Design ......................................................................................................................................... 382
Demonstration Test Bench ..................................................................................................................... 382

SECTION III: ISE DESIGN SUITE

Chapter 17: Customizing and Generating the Core
GUI ......................................................................................................................................................... 384
Parameter Values in the XCO File .......................................................................................................... 389
Output Generation ................................................................................................................................. 390

Chapter 18: Constraining the Core
Device, Package, and Speed Grade Selection ....................................................................................... 391
I/O Location Constraints ......................................................................................................................... 392
Placement Constraints ............................................................................................................................. 392
Virtex-4 FPGA MGT Transceivers for 1000BASE-X Constraints ......................................................... 392
Virtex-4 FPGA RocketIO MGT Transceivers for SGMII or Dynamic Standards Switching Constraints ........................................................................................................................................ 394
Chapter 19: Implementing the Design

Pre-implementation Simulation ........................................ 419
Using the Simulation Model ........................................ 419
Synthesis ................................................................. 420
Implementation .......................................................... 421
Post-Implementation Simulation ........................................ 422
Other Implementation Information .................................... 423

Chapter 20: Detailed Example Design

Directory Structure ....................................................... 425
Directory and File Contents .......................................... 426
Example Designs ......................................................... 430
Demonstration Test Bench ............................................. 430
Implementation Scripts ............................................... 430
Simulation Scripts ....................................................... 431

SECTION IV: APPENDICES

Appendix A: Verification, Compliance, and Interoperability

Simulation ................................................................. 433
Hardware Testing ......................................................... 433
Verification .............................................................. 434
Appendix B: Migrating

Appendix C: 1000BASE-X State Machines
- Introduction ......................................................... 436
- Start of Frame Encoding ....................................... 437
- End of Frame Encoding ........................................... 440

Appendix D: Rx Elastic Buffer Specifications
- Introduction ......................................................... 444
- Rx Elastic Buffers: Depths and Maximum Frame Sizes ............ 444
- Clock Correction .................................................. 450
- Maximum Frame Sizes for Sustained Frame Reception ............... 451
- Jumbo Frame Reception ........................................... 452

Appendix E: Implementing External GMII
- GMII Transmitter Logic ........................................... 453
- GMII Receiver Logic ............................................... 460

Appendix F: Calculating the DCM Fixed Phase Shift or IODelay Tap Setting
- DCM Usage ......................................................... 462
- IODelay Usage ..................................................... 464

Appendix G: Debugging
- Solution Centers ................................................... 466
- General Checks .................................................... 466
- Problems with the MDIO ......................................... 466
- Problems with Data Reception or Transmission ....................... 467
- Problems with Auto-Negotiation ................................ 467
- Problems in Obtaining a Link (Auto-Negotiation Disabled) ........ 468
- Problems with a High Bit Error Rate ................................ 469

Appendix H: Additional Resources
- Xilinx Resources .................................................. 471
- References .......................................................... 471
- Additional Core Resources ....................................... 472
- Technical Support .................................................. 472
- Feedback ............................................................ 473
- Revision History ................................................... 474
- Notice of Disclaimer ............................................... 474
SECTION I: SUMMARY

IP Facts
Overview
Product Specification
Designing with the Core
The Ten-Bit Interface
1000BASE-X with Transceivers
SGMII / Dynamic Standards Switching with Transceivers
SGMII over LVDS
Using the Client-Side GMII Datapath
Auto-Negotiation
GMII to PHY EDK Application for Zynq-7000 Device Processor Subsystem
Dynamic Switching of 1000BASE-X and SGMII Standards

Interfacing to Other Cores

Special Design Considerations
Introduction

The LogiCORE™ Ethernet 1000BASE-X PCS/PMA or Serial Gigabit Media Independent Interface (SGMII) core provides a flexible solution for connection to an Ethernet Media Access Controller (MAC) or other custom logic. It supports two standards of operation that can be dynamically selected:

- **1000BASE-X Physical Coding Sublayer (PCS) and Physical Medium Attachment (PMA) operation, as defined in the IEEE 802.3-2008 standard**
- **Gigabit Media Independent Interface (GMII) to Serial-GMII (SGMII) bridge or SGMII to GMII bridge, as defined in the Serial-GMII specification (ENG-46158)**

Features

- Supported physical interfaces for 1000BASE-X and SGMII standards:
- Integrated transceiver interface using one of the following:
  - Zynq™-7000 device GTX Transceiver
  - Virtex®-7 FPGA GTH Transceiver
  - Virtex-7 and Kintex™-7 FPGA GTX Transceiver
  - Artix™-7 FPGA GTP Transceiver
  - Virtex-6 FPGA GTX Transceiver
  - Virtex-5 FPGA RocketIO™ GTP or GTX Transceiver
  - Virtex-4 FPGA RocketIO Multi-Gigabit Transceiver (MGT)
  - Spartan®-6 FPGA GTP Transceiver

---

**LogiCORE IP Facts Table**

<table>
<thead>
<tr>
<th>Core Specifics</th>
</tr>
</thead>
<tbody>
<tr>
<td>Supported Device Family</td>
</tr>
<tr>
<td>Supported User Interfaces</td>
</tr>
<tr>
<td>Resources</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Provided with Core</th>
</tr>
</thead>
<tbody>
<tr>
<td>Design Files</td>
</tr>
<tr>
<td>Example</td>
</tr>
<tr>
<td>Test Bench</td>
</tr>
<tr>
<td>Constraints File</td>
</tr>
<tr>
<td>Simulation Model</td>
</tr>
<tr>
<td>Supported S/W Driver</td>
</tr>
</tbody>
</table>

**Tested Design Flows (4)**

| Simulation | Mentor Graphics ModelSim, Cadence Incisive Enterprise Simulator, Synopsys Verilog Compiled Simulator (VCS) and VCS MX |
| Synthesis | Xilinx Synthesis Technology (XST), Vivado Synthesis |

**Support**

Provided by Xilinx, Inc. @ [www.xilinx.com/support](http://www.xilinx.com/support)

**Voltage Requirements**

1. For a complete listing of supported devices, see the release notes for this core. For supported family configurations see Table 2-1. For supported speed grades see Speed Grades.
2. Supported in ISE Design Suite implementations only.
3. See Licensing and Ordering Information.
4. For the supported versions of the tools, see the Xilinx Design Tools Release Notes Guide. Also see Simulation for more information.
5. Supports only 7 series devices.
Features

• Support for SGMII over Select Input/Output (I/O) Low Voltage Differential Signaling (LVDS) in Virtex-7, Kintex-7 and Virtex-6 FPGA -2 and faster devices

• Configured and monitored through the serial Management Data Input/Output (MDIO) Interface (MII Management), which can optionally be omitted from the core

• Supports 1000BASE-X Auto-Negotiation for information exchange with a link partner, which can optionally be omitted from the core

• Supports SGMII Auto-Negotiation for communication with the external Physical-Side Interface (PHY) device
Overview

This product guide provides information for generating a Xilinx Ethernet 1000BASE-X Physical Coding Sublayer/Physical Medium Attachment (PCS/PMA) or Serial Gigabit Media Independent Interface (SGMII) core, customizing and simulating the core using the provided example design, and running the design files through implementation using the Xilinx tools.

The Ethernet 1000BASE-X PCS/PMA or SGMII IP core is a fully-verified solution that supports Verilog Hardware Description Language (HDL) and VHSIC Hardware Description Language (VHDL.) In addition, the example design provided with the core supports both Verilog and VHDL.

For detailed information about the core, see the Ethernet 100BASE-X PCS/PMA product page.

Transceivers are defined by device family in the following way:

• Zynq™-7000 devices, GTX Transceivers
• For Virtex®-7 devices, GTX and GTH transceivers
• For Artix™-7 devices, GTP transceivers
• Kintex™-7 devices, GTX transceivers
• For Virtex-6 devices, GTX transceivers
• For Virtex-5 LXT and SXT devices, RocketIO™ GTP transceivers; Virtex-5 FXT and TXT devices, RocketIO GTX transceivers
• For Virtex-4 devices, RocketIO Multi-Gigabit transceivers (MGT)
• For Spartan®-6 devices, GTP transceivers
Core Overview

This section contains the following subsections:

- Ethernet 1000BASE-X PCS/PMA or SGMII Support Using a Device Specific Transceiver
- Ethernet 1000BASE-X PCS/PMA or SGMII Support with Ten-Bit Interface
- SGMII over LVDS

**Ethernet 1000BASE-X PCS/PMA or SGMII Support Using a Device Specific Transceiver**

Using the Ethernet 1000BASE-X PCS/PMA or SGMII core with the device-specific transceiver provides the functionality to implement the 1000BASE-X PCS and PMA sublayers. Alternatively, it can be used to provide a GMII to SGMII bridge.

The core interfaces to a device-specific transceiver, which provides some of the PCS layer functionality such as 8B/10B encoding/decoding, the PMA Serializer/Deserializer (SerDes), and clock recovery. **Figure 1-1** illustrates the remaining PCS sublayer functionality and the major functional blocks of the core. A description of the functional blocks and signals is provided in subsequent sections.

![Figure 1-1: Ethernet 1000BASE-X PCS/PMA or SGMII Core Using a Device-Specific Transceiver](image-url)
GMII Block

The core provides a client-side GMII. This can be used as an internal interface for connection to an embedded Ethernet MAC or other custom logic. Alternatively, the core GMII can be routed to device Input/Output Blocks (IOBs) to provide an off-chip GMII.

Virtex-7 devices support GMII at 3.3 V or lower only in certain parts and packages; see the 7 Series FPGAs SelectIO Resources User Guide. Virtex-6 devices support GMII at 2.5 V only; see the Virtex-6 FPGA Data Sheet: DC and Switching Characteristics. Kintex-7, Artix-7, Spartan-6, Virtex-5, Virtex-4 and Spartan-3 devices support GMII at 3.3 V or lower.

PCS Transmit Engine

The PCS transmit engine converts the GMII data octets into a sequence of ordered sets by implementing the state diagrams of IEEE 802.3-2008 (Figures 36-5 and 36-6).

PCS Receive Engine and Synchronization

The synchronization process implements the state diagram of IEEE 802.3-2008 (Figure 36-9). The PCS receive engine converts the sequence of ordered sets to GMII data octets by implementing the state diagrams of IEEE 802.3-2008 (Figures 36-7a and 36-7b).

Optional Auto-Negotiation Block

IEEE 802.3-2008 clause 37 describes the 1000BASE-X Auto-Negotiation function that allows a device to advertise the supported modes of operation to a device at the remote end of a link segment (link partner), and to detect corresponding operational modes that the link partner might be advertising. Auto-Negotiation is controlled and monitored through the PCS Management registers.

Optional PCS Management Registers

Configuration and status of the core, including access to and from the optional Auto-Negotiation function, is performed with the 1000BASE-X PCS Management registers as defined in IEEE 802.3-2008 clause 37. These registers are accessed through the serial Management Data Input/Output Interface (MDIO), defined in IEEE 802.3-2008 clause 22, as if it were an externally connected PHY.

An additional configuration interface is provided to program Control register (Register 0) and Auto-Negotiation advertisement (Register 4) independent of the MDIO interface.

The PCS Management registers can be omitted from the core when the core is performing the 1000BASE-X standard. In this situation, configuration and status is made possible by using additional configuration vector and status signals. When the core is performing the SGMII standard, PCS Management registers become mandatory and information in the registers takes on a different interpretation.
Transceiver Interface Block

The interface block enables the core to connect to a device-specific transceiver.

Ethernet 1000BASE-X PCS/PMA or SGMII Support with Ten-Bit Interface

When used with the TBI, the Ethernet 1000BASE-X PCS/PMA or SGMII core provides the functionality to implement the 1000BASE-X PCS sublayer (or to provide SGMII support) with use of an external SerDes.

![Functional Block Diagram of the Ethernet 1000BASE-X PCS/PMA or SGMII Core with TBI](image)

The optional TBI is used in place of the device-specific transceiver to provide a parallel interface for connection to an external PMA SerDes device, allowing an alternative implementation for families without device-specific transceivers. In this implementation, additional logic blocks are required in the core to replace some of the device-specific transceiver functionality. These blocks are surrounded by a dashed line (see Figure 1-2). Other blocks are identical to those previously defined.

Zynq-7000, Artix-7 and Virtex-7 devices do not support TBI. Virtex-6 devices support TBI at 2.5 V only; see the Virtex-6 FPGA Data Sheet: DC and Switching Characteristics. Kintex-7, Spartan-6, Virtex-5, Virtex-4 and Spartan-3 devices support TBI at 3.3 V or lower.

8B/10B Encoder

8B/10B encoding, as defined in IEEE 802.3-2008 specification (Tables 36-1a to 36-1e and Table 36-2), is implemented in a block SelectRAM™ memory, configured as ROM, and used as a large look-up table.
**8B/10B Decoder**

8B/10B decoding, as defined in IEEE 802.3-2008 specification (Tables 36-1a to 36-1e and Table 36-2), is implemented in a block SelectRAM memory, configured as ROM, and used as a large look-up table.

**Receiver Elastic Buffer**

The Receiver Elastic Buffer enables the 10-bit parallel TBI data, received from the PMA sublayer synchronously to the TBI receiver clocks, to be transferred onto the core internal 125 MHz clock domain.

The Receiver Elastic Buffer is an asynchronous First In First Out (FIFO) implemented in internal RAM. The operation of the Receiver Elastic Buffer attempts to maintain a constant occupancy by inserting or removing Idle sequences as necessary. This causes no corruption to the frames of data.

**TBI Block**

The core provides a TBI interface, which should be routed to device IOBs to provide an off-chip TBI.

**SGMII over LVDS**

**Synchronous SGMII over Virtex7/Kintex7 LVDS**

Kintex-7/Virtex-7 devices, -2 speed grade or higher on HR Banks and -1 or higher for HP Banks, can fully support SGMII using standard LVDS SelectIO™ technology logic resources. This enables direct connection to external PHY devices without the use of an FPGA Transceiver. This implementation is illustrated in Figure 1-3.
The core netlist in this implementation remains identical to that of Figure 1-1 and all core netlist blocks are identical to those described in Ethernet 1000BASE-X PCS/PMA or SGMII Support Using a Device Specific Transceiver.

As illustrated in Figure 1-3, the Hardware Description Language (HDL) example design for this implementation provides additional logic to form the "LVDS transceiver." The LVDS transceiver block fully replaces the functionality otherwise provided by a 7 series FPGA GTX/GTH transceiver. This is only possible at a serial line rate of 1.25 Gb/s. See Figure 1-4 for a block diagram of the LVDS transceiver.
The following subsections describe design requirements.

**SGMII Only**

The interface implemented using this method supports SGMII between the FPGA and an external PHY device; the interface cannot directly support 1000BASE-X.

**Supported Devices**

- Kintex-7 devices, -2 speed grade or faster for devices with HR Banks or -1 speed grade or faster for devices with HP banks.
- Virtex-7 devices, -2 speed grade or faster for devices with HR Banks or -1 speed grade or faster for devices with HP banks.

**Recommended for Chip-to-Chip Copper Implementations Only**

This interface supports an SGMII link between the FPGA and an external PHY device across a single PCB; keep the SGMII copper signal lengths to a minimum.

**SGMII Support Using Asynchronous Oversampling over 7 Series FPGAs LVDS**

See XAPP523 [LVDS 4x Asynchronous Oversampling Using 7 Series FPGAs](https://www.xilinx.com) for information about 7 series devices using asynchronous oversampling.

---

*[Figure 1-4: LVDS Transceiver Block Level Representation]*

---
SGMII Support Using Asynchronous Oversampling over Virtex-6 FPGA LVDS

Virtex-6 devices, -2 speed grade or higher, can fully support SGMII using standard LVDS SelectIO™ technology logic resources. This enables direct connection to external PHY devices without the use of a Virtex-6 FPGA GTX transceiver.

This implementation is illustrated in Figure 1-5.

The core netlist in this implementation remains identical to that of Figure 1-1 and all core netlist blocks are identical to those described in Ethernet 1000BASE-X PCS/PMA or SGMII Support Using a Device Specific Transceiver.

As illustrated in Figure 1-5, the Hardware Description Language (HDL) example design for this implementation provides additional logic to form the “LVDS transceiver” block which fully replaces the functionality otherwise provided by a Virtex-6 FPGA GTX transceiver. The LVDS transceiver block contains IODELAY and ISERDES elements along with a Data Recovery Unit (DRU). This block uses the Virtex-6 FPGA ISERDES elements in a new asynchronous oversampling mode as described in XAPP881 1.25Gbs 4x Asynchronous Oversampling over Virtex-6 LVDS. The full transceiver functionality is then completed with Comma Alignment, 8B/10B Decoder and Rx Elastic buffer blocks.
Figure 1-5 also illustrates the inclusion of the “I/O Bank Clocking.” This block creates all of the clock frequencies and clock phases that are required by the LVDS transceiver block. As the name of the block suggests, this logic can be shared across a single Virtex-6 FPGA I/O bank. This I/O bank can be used for multiple instances of the core with LVDS I/O to create several independent SGMII ports.

The following four subsections describe design requirements.

**SGMII Only**

The interface implemented using this asynchronous oversampling method supports SGMII between the FPGA and an external PHY device; the interface cannot directly support 1000BASE-X.

**Supported in Virtex-6 Devices, -2 Speed Grade or Faster**

The SGMII LVDS implementation has only been characterized in the -2 speed grade and faster Virtex-6 devices.

Timing closure of this interface is challenging; perform the layout and placement steps described in Layout and Placement in Chapter 7.

**Receiver UI Specification**

The DRU must have at least two valid sampling points per data bit, requiring 0.5 UI of opening. The settings of the FPGA add 0.125 UI of requirement making a total opening requirement at the receiver of 0.625 UI.

**Recommended for Chip-to-Chip Copper Implementations Only**

This interface supports an SGMII link between the FPGA and an external PHY device across a single PCB; keep the SGMII copper signal lengths to a minimum.

---

**Recommended Design Experience**

Although the Ethernet 1000BASE-X PCS/PMA or SGMII core is a fully-verified solution, the challenge associated with implementing a complete design varies depending on the configuration and functionality of the application. For best results, previous experience building high-performance, pipelined Field Programmable Gate Array (FPGA) designs using Xilinx implementation software and the User Constraint Files (UCF) is recommended.

Contact your local Xilinx representative for a closer review and estimation for your specific requirements.
System Requirements

For a list of System Requirements, see the Xilinx Design Tools: Release Notes Guide.

Applications

Typical applications for the Ethernet 1000BASE-X PCS/PMA or SGMII core include the following:

- **Ethernet 1000BASE-X**
- **Serial-GMII**

EDK specific applications targeting Gigabit Ethernet MAC (GEM) embedded in Zynq™-7000 devices is shown in Chapter 11, GMII to PHY EDK Application for Zynq-7000 Device Processor Subsystem.

**Ethernet 1000BASE-X**

Figure 1-6 illustrates a typical application for the Ethernet 1000BASE-X PCS/PMA or SGMII core with the core operating to the 1000BASE-X standard using a device-specific transceiver to provide the Physical Coding Sublayer (PCS) and Physical Medium Attachment (PMA) sublayers for 1-Gigabit Ethernet.

- The PMA is connected to an external off-the-shelf Gigabit Interface Converter (GBIC) or Small Form-Factor Pluggable (SFP) optical transceiver to complete the Ethernet port.
- The GMII of the Ethernet 1000BASE-X PCS/PMA is connected to an embedded Ethernet Media Access Controller (MAC), for example, the Xilinx Tri-Mode Ethernet MAC core.
Serial-GMII
Ethernet 1000BASE-X PCS/PMA or SGMII core can operate in two modes as shown in the following subsections.

GMII to SGMII Bridge

Figure 1-7 illustrates a typical application for the Ethernet 1000BASE-X PCS/PMA or SGMII core, which shows the core providing a GMII to SGMII bridge using a device-specific transceiver to provide the serial interface.

- The device-specific transceiver is connected to an external off-the-shelf Ethernet PHY device that also supports SGMII. (This can be a tri-mode PHY providing 10BASE-T, 100BASE-T, and 1000BASE-T operation.)
- The GMII of the Ethernet 1000BASE-X PCS/PMA or SGMII core is connected to an embedded Ethernet MAC, for example, the Xilinx Tri-Mode Ethernet MAC core.

![Xilinx FPGA](image)

Figure 1-7: Typical Application for GMII to SGMII Bridge Mode

SGMII to GMII Bridge

Figure 1-8 illustrates a typical application for the Ethernet 1000BASE-X PCS/PMA or SGMII core, which shows the core providing a SGMII to GMII bridge using a device-specific transceiver to provide the serial interface.

- The device-specific transceiver is connected to an external off-the-shelf Ethernet MAC device that also supports SGMII. (This can be a tri-mode MAC providing 10/100/1000 Mb/s operation, for example, the Xilinx Tri-Mode Ethernet MAC core connected to 1000BASE-X PCS/PMA or SGMII core operating in GMII to SGMII Mode)
- The GMII of the Ethernet 1000BASE-X PCS/PMA or SGMII core is connected to a tri-mode PHY providing 10BASE-T, 100BASE-T, and 1000BASE-T operation.
Chapter 1: Overview

Verification

The Ethernet 1000BASE-X PCS/PMA or SGMII core has been verified with extensive simulation and hardware verification.

Simulation

A highly parameterizable transaction-based test bench was used to test the core. The tests included the following:

- Register access
- Loss of synchronization
- Auto-negotiation and error handling
- Frame transmission and error handling
- Frame reception and error handling
- Clock compensation in the elastic buffers

Zynq-7000, Virtex-7, Kintex-7, Artix-7, Virtex-6, Virtex-5, Virtex-4 and Spartan-6 device designs incorporating a device-specific transceiver require a Verilog LRM-IEEE 1364-2005 encryption-compliant simulator. For VHDL simulation, a mixed Hardware Description Language (HDL) license is required.
Hardware Verification

The core has been tested in several hardware test platforms at Xilinx to represent a variety of parameterizations, including the following:

- The core used with a device-specific transceiver and performing the 1000BASE-X standard has been tested with the Xilinx Tri-Mode Ethernet MAC core, which follows the architecture shown in Figure 1-6. A test platform was built around these cores, including a back-end FIFO capable of performing a simple ping function, and a test pattern generator. Software running on the embedded PowerPC® processor provided access to all configuration and status registers. Version 3.0 of this core was taken to the University of New Hampshire Interoperability Lab (UNH IOL) where conformance and interoperability testing was performed.

- The core used with a device-specific transceiver and performing the SGMII standard has been tested with the LogiCORE Intellectual Property (IP) Tri-Mode Ethernet MAC core. This was connected to an external PHY capable of performing 10BASE-T, 100BASE-T, and 1000BASE-T, and the system was tested at all three speeds. This follows the architecture shown in Figure 1-7 and also includes the PowerPC-based processor test platform described previously.

Licensing and Ordering Information

This Xilinx LogiCORE™ IP module is provided at no additional cost with the Xilinx Vivado™ Design Suite and ISE® Design Suite tools under the terms of the Xilinx End User License. Information about this and other Xilinx LogiCORE IP modules is available at the Xilinx Intellectual Property page. For information about pricing and availability of other Xilinx LogiCORE IP modules and tools, contact your local Xilinx sales representative.
Overview of Ethernet Architecture

Figure 2-1 illustrates the 1-Gigabit Ethernet PCS and PMA sublayers provided by this core, which are part of the Ethernet architecture. The part of this architecture, from the Ethernet MAC to the right, is defined in the IEEE 802.3-2008 specification. This figure also shows where the supported interfaces fit into the architecture.

MAC

The Ethernet Media Access Controller (MAC) is defined in IEEE 802.3-2008, clauses 2, 3, and 4. A MAC is responsible for the Ethernet framing protocols and error detection of these frames. The MAC is independent of, and can connect to, any type of physical layer device.

GMII / SGMII

The Gigabit Media Independent Interface (GMII), a parallel interface connecting a MAC to the physical sublayers (PCS, PMA, and PMD), is defined in IEEE 802.3-2008, clause 35. For a MAC operating at a speed of 1 Gigabit per second (Gb/s), the full GMII is used; for a MAC operating at a speed of 10 Mb/s or 100 Mb/s, the GMII is replaced with a Media Independent Interface (MII) that uses a subset of the GMII signals.

The Serial-GMII (SGMII) is an alternative interface to the GMII/MII that converts the parallel interface of the GMII/MII into a serial format capable of carrying traffic at speeds of 10 Mb/s, 100 Mb/s, and 1 Gb/s. This radically reduces the I/O count and for this reason is often preferred by Printed Circuit Board (PCB) designers. The SGMII specification is closely related to the 1000BASE-X PCS and PMA sublayers, which enables it to be offered in this core.
PCS

The Physical Coding Sublayer (PCS) for 1000BASE-X operation is defined in IEEE 802.3-2008, clauses 36 and 37, and performs these operations:

- Encoding (and decoding) of GMII data octets to form a sequence of ordered sets
- 8B/10B encoding (and decoding) of the sequence ordered sets
- 1000BASE-X Auto-Negotiation for information exchange with the link partner

Ten Bit Interface

The Ten-Bit-Interface (TBI), defined in IEEE 802.3-2008 clause 36 is a parallel interface connecting the PCS to the PMA and transfers the 8B/10B encoded sequence-ordered sets. The TBI should be used with an external SERDES device to implement the PMA functionality.

Physical Medium Attachment

The Physical Medium Attachment (PMA) for 1000BASE-X operation, defined in IEEE 802.3-2008 clause 36, performs the following:

- Serialization (and deserialization) of code-groups for transmission (and reception) on the underlying serial Physical Medium Dependent (PMD)
- Recovery of the clock from the 8B/10B-coded data supplied by the PMD

The device-specific transceivers provide the serial interface required to connect the PMD.

Physical Medium Dependent

The PMD sublayer is defined in IEEE 802.3-2008 clause 38 for 1000BASE-LX and 1000BASE-SX (long and short wavelength laser). This type of PMD is provided by the external GBIC or SFP optical transceivers. An alternative PMD for 1000BASE-CX (short-haul copper) is defined in IEEE 802.3-2008 clause 39.

Standards

- Designed to Ethernet Standard 802.3-2008 Clauses 22, 35, 36 and 38.
- Serial-GMII Specification V1.7 (CISCO SYSTEMS, ENG-46158)
Performance

This section details the performance information for various core configurations.

Maximum Frequencies

1000Base-X PCS/PMA or SGMII core operates at 125 MHz.

Core Latency

The stand-alone core does not meet all the latency requirements specified in IEEE 802.3-2008 because of the latency of the Elastic Buffers in both TBI and device-specific transceiver versions. However, the core can be used for backplane and other applications where strict adherence to the IEEE latency specification is not required.

Where strict adherence to the IEEE 802.3-2008 specification is required, the core can be used with an Ethernet MAC core that is within the IEEE specified latency for a MAC sublayer. For example, when the core is connected to the Xilinx Tri-Mode Ethernet MAC core, the system as a whole is compliant with the overall IEEE 802.3-2008 latency specifications.

Latency for 1000BASE-X PCS with TBI

The following measurements are for the core only and do not include any IOB registers or the Transmitter Elastic Buffer added in the example design.

Transmit Path Latency

As measured from a data octet input into gmii_txd[7:0] of the transmitter side GMII until that data appears on tx_code_group[9:0] on the TBI interface, the latency through the core in the transmit direction is 5 clock periods of gtx_clk.

Receive Path Latency

Measured from a data octet input into the core on rx_code_group0[9:0] or rx_code_group1[9:0] from the TBI interface (until that data appears on gmii_rxd[7:0] of the receiver side GMII), the latency through the core in the receive direction is equal to 16 clock periods of gtx_clk, plus an additional number of clock cycles equal to the current value of the Receiver Elastic Buffer.

The Receiver Elastic Buffer is 32 words deep. The nominal occupancy will be at half-full, thereby creating a nominal latency through the receiver side of the core equal to 16 + 16 = 32 clock cycles of gtx_clk.
Latency for 1000BASE-X PCS and PMA Using a Transceiver

These measurements are for the core only; they do not include the latency through the Virtex®-4 FPGA serial transceiver, Virtex-5 FPGA GTP transceiver, Virtex-5 FPGA GTX RocketIO™ transceiver, Virtex-6 FPGA GTX transceiver, Spartan®-6 FPGA GTP transceiver, Virtex-7 FPGA GTX/GTH transceiver, Zynq™-7000 or Kintex™-7 device GTX transceiver, Artix™-7 FPGA GTP transceiver, or the Transmitter Elastic Buffer added in the example design.

Transmit Path Latency

As measured from a data octet input into `gmii_txd[7:0]` of the transmitter side GMII (until that data appears on `txdata[7:0]` on the serial transceiver interface), the latency through the core in the transmit direction is 4 clock periods of `userclk2`.

Receive Path Latency

As measured from a data octet input into the core on `rxdata[7:0]` from the serial transceiver interface (until that data appears on `gmii_rxd[7:0]` of the receiver side GMII), the latency through the core in the receive direction is 6 clock periods of `userclk2`.

Latency for SGMII

When performing the SGMII standard, the core latency figures are identical to the Latency for 1000BASE-X PCS and PMA using the serial transceiver. Again these figures do not include the latency through the serial transceiver or any Elastic Buffers added in the example design.

Throughput

1000BASE-X PCS and PMA or SGMII core operates at a full lane rate of 1.25 Gb/s

Voltage Requirements

Virtex-7 devices support GMII at 3.3 V or lower only in certain parts and packages; see the 7 Series FPGAs SelectIO Resources User Guide. Virtex-6 devices support TBI or GMII at 2.5 V only; see the Virtex-6 FPGA Data Sheet: DC and Switching Characteristics. Kintex-7, Spartan-6, Virtex-5, Virtex-4 and Spartan-3 devices support TBI and GMII at 3.3 V or lower. Artix-7 and Zynq-7000 devices support GMII at 3.3 V or lower.


## Speed Grades

Zynq-7000, Virtex-7, Kintex-7, Artix-7, Virtex-6, Virtex-5, Virtex-4 devices support speed grade -1; Virtex-4 FPGA supports -10 speed grade; Spartan-6 FPGAs support -2 speed grade. All other supported Spartan devices support -4 speed grade.

## Resource Utilization

Resources required for this core have been estimated for the Zynq-7000, Virtex-7, Kintex-7, Artix-7, Virtex-6, Virtex-5, and Spartan-6 devices, See Table 2-2 through Table 2-9. These values were generated using Xilinx® CORE Generator™ tools, v14.3. They are derived from post-synthesis reports, and might change during MAP and PAR. Similar values are expected for Vivado IP catalog v2012.3.

<table>
<thead>
<tr>
<th>Device Family</th>
<th>1000BASE-X with TBI</th>
<th>GMII to SGMII Bridge or GMII to GMII Bridge with TBI</th>
<th>1000BASE-X and SGMII Standards with Dynamic Switching</th>
</tr>
</thead>
<tbody>
<tr>
<td>Zynq-7000</td>
<td>Not Supported</td>
<td>Not Supported</td>
<td>Not Supported</td>
</tr>
<tr>
<td></td>
<td>Supported</td>
<td>Supported</td>
<td>Supported</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Available through XAPP523</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Supported</td>
</tr>
<tr>
<td>Virtex-7</td>
<td>Not Supported</td>
<td>Not Supported</td>
<td>Supported</td>
</tr>
<tr>
<td></td>
<td>Supported</td>
<td>Supported</td>
<td>Supported</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Available through XAPP523</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Supported</td>
</tr>
<tr>
<td>Kintex-7</td>
<td>Supported</td>
<td>Supported</td>
<td>Supported</td>
</tr>
<tr>
<td></td>
<td>Supported</td>
<td>Supported</td>
<td>Supported</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Available through XAPP523</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Supported</td>
</tr>
<tr>
<td>Artix-7</td>
<td>Not Supported</td>
<td>Not Supported</td>
<td>Not Supported</td>
</tr>
<tr>
<td></td>
<td>Supported</td>
<td>Supported</td>
<td>Not supported</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Not Supported</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Supported</td>
</tr>
<tr>
<td>Virtex-6</td>
<td>Supported</td>
<td>Supported</td>
<td>Not supported</td>
</tr>
<tr>
<td></td>
<td>Supported</td>
<td>Supported</td>
<td>Supported</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Supported</td>
</tr>
</tbody>
</table>


Table 2-1: Family Support for the 1000BASE-X PCS/PMA or SGMII Core
Table 2-1: Family Support for the 1000BASE-X PCS/PMA or SGMII Core (Cont’d)

<table>
<thead>
<tr>
<th>Device Family</th>
<th>1000BASE-X</th>
<th>GMII to SGMII Bridge or SGMII to GMII Bridge</th>
<th>1000BASE-X and SGMII Standards with Dynamic Switching</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>With TBI</td>
<td>Using Device Specific Transceiver</td>
<td>Using Synchronous LVDS SelectIO</td>
</tr>
<tr>
<td></td>
<td>With TBI</td>
<td>Using Device Specific Transceiver</td>
<td>Using Synchronous LVDS SelectIO</td>
</tr>
<tr>
<td>Virtex-5</td>
<td>Supported</td>
<td>Supported</td>
<td>Supported</td>
</tr>
<tr>
<td></td>
<td>Supported</td>
<td>Supported</td>
<td>Supported</td>
</tr>
<tr>
<td>Virtex-4</td>
<td>Supported</td>
<td>Supported</td>
<td>Supported</td>
</tr>
<tr>
<td></td>
<td>Supported</td>
<td>Supported</td>
<td>Supported</td>
</tr>
<tr>
<td>Spartan-6</td>
<td>Supported</td>
<td>Not supported</td>
<td>Supported</td>
</tr>
<tr>
<td></td>
<td>Supported</td>
<td>Not supported</td>
<td>Supported</td>
</tr>
<tr>
<td>Spartan-3</td>
<td>Supported</td>
<td>Not supported</td>
<td>Not supported</td>
</tr>
<tr>
<td></td>
<td>Supported</td>
<td>Not supported</td>
<td>Not supported</td>
</tr>
<tr>
<td>Spartan-3E</td>
<td>Supported</td>
<td>Not supported</td>
<td>Not supported</td>
</tr>
<tr>
<td></td>
<td>Supported</td>
<td>Not supported</td>
<td>Not supported</td>
</tr>
<tr>
<td>Spartan-3A</td>
<td>Supported</td>
<td>Not supported</td>
<td>Not supported</td>
</tr>
<tr>
<td></td>
<td>Supported</td>
<td>Not supported</td>
<td>Not supported</td>
</tr>
</tbody>
</table>

1. Virtex-6 devices support TBI at 2.5 V only; see the Virtex-6 FPGA Data Sheet: DC and Switching Characteristics.

Device Utilization

Zynq-7000, Virtex-7, Kintex-7, Artix-7, Virtex-6, Virtex-5 and Spartan-6 families contain six input LUTs; all other families contain four input LUTs. For this reason, the device utilization is listed separately. See one of the following for more information:

- Zynq-7000, Virtex-7, Kintex-7, Artix-7, Virtex-6, Virtex-5, and Spartan-6 Devices
- Other Device Families

Zynq-7000, Virtex-7, Kintex-7, Artix-7, Virtex-6, Virtex-5, and Spartan-6 Devices

Table 2-2, Table 2-3, and Table 2-4 provide approximate utilization figures for various core options when a single instance of the core is instantiated in a Virtex-5 device.

Utilization figures are obtained by implementing the block-level wrapper for the core. This wrapper is part of the example design and connects the core to the selected physical interface.
**BUFG Usage**

- BUFG usage does not consider multiple instantiations of the core, where clock resources can often be shared.
- BUFG usage does not include the reference clock required for IDELAYCTRL. This clock source can be shared across the entire device and is not core specific.

**1000BASE-X**

**Table 2-2: Device Utilization for the 1000BASE-X Standard**

<table>
<thead>
<tr>
<th>Physical Interface</th>
<th>MDIO Interface</th>
<th>Auto-Negotiation</th>
<th>Slices</th>
<th>LUTs</th>
<th>FFs</th>
<th>Block RAMs</th>
<th>BUFGs</th>
<th>MMCMs</th>
</tr>
</thead>
<tbody>
<tr>
<td>Transceiver TBI</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Yes No Yes Yes</td>
<td></td>
<td></td>
<td>330</td>
<td>370</td>
<td>470</td>
<td>0</td>
<td>1(2)</td>
<td>0(2)</td>
</tr>
<tr>
<td>Yes No Yes No</td>
<td></td>
<td></td>
<td>190</td>
<td>215</td>
<td>240</td>
<td>0</td>
<td>1(2)</td>
<td>0(2)</td>
</tr>
<tr>
<td>Yes No No N/A(1)</td>
<td></td>
<td></td>
<td>140</td>
<td>170</td>
<td>180</td>
<td>0</td>
<td>1(2)</td>
<td>0(2)</td>
</tr>
<tr>
<td>No Yes Yes Yes</td>
<td></td>
<td></td>
<td>380</td>
<td>410</td>
<td>590</td>
<td>1</td>
<td>3(3)</td>
<td>0</td>
</tr>
<tr>
<td>No Yes Yes No</td>
<td></td>
<td></td>
<td>230</td>
<td>280</td>
<td>370</td>
<td>1</td>
<td>3(3)</td>
<td>0</td>
</tr>
<tr>
<td>No Yes No N/A(1)</td>
<td></td>
<td></td>
<td>190</td>
<td>230</td>
<td>315</td>
<td>1</td>
<td>3(3)</td>
<td>0</td>
</tr>
</tbody>
</table>

1. Auto-negotiation is only available when the MDIO Interface is selected.
2. These figures are for use with GTP transceivers; GTX transceivers require three BUFGs and one DCM.
3. Only two BUFGs might be required (see the User Guide)

**SGMII Bridge**

**Table 2-3: Device Utilization for the GMII to SGMII or SGMII to GMII Bridge (Using Device Specific Transceivers or TBI)**

<table>
<thead>
<tr>
<th>Physical Interface</th>
<th>MDIO Interface</th>
<th>Auto-Negotiation</th>
<th>Slices</th>
<th>LUTs</th>
<th>FFs</th>
<th>Block RAMs</th>
<th>BUFGs</th>
<th>MMCMs</th>
</tr>
</thead>
<tbody>
<tr>
<td>Transceiver TBI</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Yes No Yes Yes</td>
<td></td>
<td></td>
<td>430</td>
<td>435</td>
<td>665</td>
<td>1</td>
<td>1(2)</td>
<td>0(2)</td>
</tr>
<tr>
<td>Yes No Yes No</td>
<td></td>
<td></td>
<td>310</td>
<td>330</td>
<td>500</td>
<td>1</td>
<td>1(2)</td>
<td>0(2)</td>
</tr>
<tr>
<td>Yes No No N/A(1)</td>
<td></td>
<td></td>
<td>280</td>
<td>270</td>
<td>450</td>
<td>1</td>
<td>1(2)</td>
<td>0(2)</td>
</tr>
<tr>
<td>No Yes Yes Yes</td>
<td></td>
<td></td>
<td>400</td>
<td>460</td>
<td>620</td>
<td>1</td>
<td>3(3)</td>
<td>0</td>
</tr>
<tr>
<td>No Yes Yes No</td>
<td></td>
<td></td>
<td>290</td>
<td>360</td>
<td>460</td>
<td>1</td>
<td>3(3)</td>
<td>0</td>
</tr>
<tr>
<td>No Yes No N/A(1)</td>
<td></td>
<td></td>
<td>240</td>
<td>320</td>
<td>410</td>
<td>1</td>
<td>3(3)</td>
<td>0</td>
</tr>
</tbody>
</table>

1. Auto-negotiation is only available when the MDIO Interface is selected.
2. These figures are for use with GTP transceivers; GTX transceivers require three BUFGs and one DCM.
3. Only two BUFGs might be required (see the User Guide)
1000BASE-X and SGMII Standards with Dynamic Switching

Table 2-4:  Device Utilization for 1000BASE-X and SGMII Standards with Dynamic Switching

<table>
<thead>
<tr>
<th>Parameter Values</th>
<th>Device Resources</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Physical Interface</strong></td>
<td><strong>MDIO Interface</strong></td>
</tr>
<tr>
<td>Transceiver</td>
<td>TBI</td>
</tr>
<tr>
<td>Yes</td>
<td>No</td>
</tr>
<tr>
<td>Yes</td>
<td>No</td>
</tr>
<tr>
<td>Yes</td>
<td>No</td>
</tr>
<tr>
<td>No</td>
<td>Yes</td>
</tr>
<tr>
<td>No</td>
<td>Yes</td>
</tr>
<tr>
<td>No</td>
<td>Yes</td>
</tr>
</tbody>
</table>

1. Auto-negotiation is only available when the MDIO Interface is selected.
2. These figures are for use with GTP transceivers; GTX transceivers require three BUFGs and one DCM.
3. Only two BUFGs might be required (see the User Guide).

Table 2-5:  Device Utilization for the GMII to SGMII or SGMII to GMII Bridge over Select I/O LVDS in Virtex-6 FPGAs

<table>
<thead>
<tr>
<th>Parameter Values</th>
<th>Device Resources</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Logical block</strong></td>
<td><strong>MDIO Interface</strong></td>
</tr>
<tr>
<td>I/O Bank clocking logic(2)</td>
<td>N/A</td>
</tr>
<tr>
<td>Per SGMII port</td>
<td>Yes</td>
</tr>
<tr>
<td></td>
<td>Yes</td>
</tr>
<tr>
<td></td>
<td>No</td>
</tr>
</tbody>
</table>

1. Auto-negotiation is only available when the MDIO Interface is selected.
2. The I/O Bank clocking logic is only required once for multiple SGMII cores that place their LVDS I/O in the same I/O Bank. Any SGMII ports that are required to be placed in additional I/O Banks require a new instantiation of the I/O Bank clocking logic for each I/O Bank utilized.
Table 2-6: Device Utilization for GMII to SGMII or SGMII to GMII Bridge over Synchronous LVDS in Virtex-7/Kintex-7 FPGAS

<table>
<thead>
<tr>
<th>Parameter Values</th>
<th>Device Resources</th>
</tr>
</thead>
<tbody>
<tr>
<td>Logical Block</td>
<td></td>
</tr>
<tr>
<td>MDIO Interface</td>
<td>Slices</td>
</tr>
<tr>
<td>Auto-Negotiation</td>
<td>0</td>
</tr>
<tr>
<td>Clocking Logic</td>
<td>Yes</td>
</tr>
<tr>
<td>Per SGMII port</td>
<td>Yes</td>
</tr>
<tr>
<td>No</td>
<td>N/A</td>
</tr>
</tbody>
</table>

- Auto-negotiation is only available when the MDIO Interface is selected.
- The clocking logic is only required once for multiple SGMII cores.

Other Device Families

Table 2-7, Table 2-8, and Table 2-9 provide approximate utilization figures for various core options when a single instance of the core is instantiated in a Virtex-4 device. Other families have similar utilization figures, except as indicated. Utilization figures are obtained by implementing the block-level wrapper for the core. This wrapper is part of the example design and connects the core to the selected physical interface.

When the physical interface is a Virtex-4 FPGA RocketIO™ transceiver, utilization figures include GT11 Calibration blocks and GT11 initialization/reset circuitry.

BUFG Usage

BUFG usage does not consider multiple instantiations of the core, where clock resources can often be shared.
1000BASE-X

Table 2-7: Device Utilization for the 1000BASE-X Standard

<table>
<thead>
<tr>
<th>Physical Interface</th>
<th>MDIO Interface</th>
<th>Auto-Negotiation</th>
<th>Slices</th>
<th>LUTs</th>
<th>FFs</th>
<th>Block RAMs</th>
<th>BUFGs</th>
<th>DCMs</th>
</tr>
</thead>
<tbody>
<tr>
<td>RocketIO</td>
<td>TBI</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Yes</td>
<td>No</td>
<td>Yes</td>
<td>820</td>
<td>730</td>
<td>640</td>
<td>0</td>
<td>2(2)</td>
<td>0</td>
</tr>
<tr>
<td>Yes</td>
<td>No</td>
<td>Yes</td>
<td>490</td>
<td>500</td>
<td>420</td>
<td>0</td>
<td>2(2)</td>
<td>0</td>
</tr>
<tr>
<td>Yes</td>
<td>No</td>
<td>No</td>
<td>430</td>
<td>440</td>
<td>360</td>
<td>0</td>
<td>2(2)</td>
<td>0</td>
</tr>
<tr>
<td>No</td>
<td>Yes</td>
<td>Yes</td>
<td>650</td>
<td>640</td>
<td>600</td>
<td>2</td>
<td>3(3)</td>
<td>1(4)</td>
</tr>
<tr>
<td>No</td>
<td>Yes</td>
<td>Yes</td>
<td>420</td>
<td>410</td>
<td>380</td>
<td>2</td>
<td>3(3)</td>
<td>1(4)</td>
</tr>
<tr>
<td>No</td>
<td>Yes</td>
<td>No</td>
<td>350</td>
<td>360</td>
<td>330</td>
<td>2</td>
<td>3(3)</td>
<td>1(4)</td>
</tr>
</tbody>
</table>

1. Auto-negotiation is only available when the MDIO Interface is selected.
2. For Virtex-4 devices, this includes the clock shared between the Calibration Blocks and the GT11 Dynamic Reconfiguration Port (DRP).
3. Only two BUFGs might be required (see the User Guide).
4. Spartan-3, Spartan-3E and Spartan-3A devices require two DCMs to meet TBI setup and hold times.

SGMII Bridge

Table 2-8: Device Utilization for the GMII to SGMII or SGMII to GMII Bridge

<table>
<thead>
<tr>
<th>Physical Interface</th>
<th>MDIO Interface</th>
<th>Auto-Negotiation</th>
<th>Slices</th>
<th>LUTs</th>
<th>FFs</th>
<th>Block RAMs</th>
<th>BUFGs</th>
<th>DCMs</th>
</tr>
</thead>
<tbody>
<tr>
<td>RocketIO</td>
<td>TBI</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Yes</td>
<td>No</td>
<td>Yes</td>
<td>970</td>
<td>780</td>
<td>860</td>
<td>1</td>
<td>2(2)</td>
<td>0</td>
</tr>
<tr>
<td>Yes</td>
<td>No</td>
<td>Yes</td>
<td>730</td>
<td>620</td>
<td>670</td>
<td>1</td>
<td>2(2)</td>
<td>0</td>
</tr>
<tr>
<td>Yes</td>
<td>No</td>
<td>No</td>
<td>700</td>
<td>570</td>
<td>640</td>
<td>1</td>
<td>2(2)</td>
<td>0</td>
</tr>
<tr>
<td>No</td>
<td>Yes</td>
<td>Yes</td>
<td>800</td>
<td>970</td>
<td>630</td>
<td>2</td>
<td>3(3)</td>
<td>1(4)</td>
</tr>
<tr>
<td>No</td>
<td>Yes</td>
<td>Yes</td>
<td>610</td>
<td>830</td>
<td>470</td>
<td>2</td>
<td>3(3)</td>
<td>1(4)</td>
</tr>
<tr>
<td>No</td>
<td>Yes</td>
<td>No</td>
<td>560</td>
<td>770</td>
<td>420</td>
<td>2</td>
<td>3(3)</td>
<td>1(4)</td>
</tr>
</tbody>
</table>

1. Auto-negotiation is only available when the MDIO Interface is selected.
2. For Virtex-4 devices, this includes the clock shared between the Calibration Blocks and the GT11 Dynamic Reconfiguration Port (DRP).
3. Only two BUFGs might be required.
4. Spartan-3, Spartan-3E and Spartan-3A devices require two DCMs to meet TBI setup and hold times.
1000BASE-X and SGMII Standards with Dynamic Switching

Table 2-9: Device Utilization for the 1000BASE-X and SGMII Standards with Dynamic Switching

<table>
<thead>
<tr>
<th>Physical Interface</th>
<th>MDIO Interface</th>
<th>Auto-Negotiation</th>
<th>Slices</th>
<th>LUTs</th>
<th>FFs</th>
<th>Block RAMs</th>
<th>BUFGs</th>
<th>DCMs</th>
</tr>
</thead>
<tbody>
<tr>
<td>RocketIO TBI</td>
<td>Yes</td>
<td>Yes</td>
<td>1100</td>
<td>900</td>
<td>940</td>
<td>1</td>
<td>2(2)</td>
<td>0</td>
</tr>
<tr>
<td>No</td>
<td>Yes</td>
<td>Yes</td>
<td>780</td>
<td>640</td>
<td>700</td>
<td>1</td>
<td>2(2)</td>
<td>0</td>
</tr>
<tr>
<td>No</td>
<td>No</td>
<td>No</td>
<td>N/A(1)</td>
<td>700</td>
<td>570</td>
<td>640</td>
<td>1(2)</td>
<td>0</td>
</tr>
<tr>
<td>No</td>
<td>Yes</td>
<td>Yes</td>
<td>910</td>
<td>1090</td>
<td>710</td>
<td>2</td>
<td>3(3)</td>
<td>1(4)</td>
</tr>
<tr>
<td>No</td>
<td>Yes</td>
<td>Yes</td>
<td>640</td>
<td>830</td>
<td>480</td>
<td>2</td>
<td>3(3)</td>
<td>1(4)</td>
</tr>
<tr>
<td>No</td>
<td>Yes</td>
<td>No</td>
<td>N/A(1)</td>
<td>560</td>
<td>770</td>
<td>420</td>
<td>2(3)</td>
<td>1(4)</td>
</tr>
</tbody>
</table>

1. Auto-negotiation is only available when the MDIO Interface is selected.
2. For Virtex-4 devices, this includes the clock shared between the Calibration Blocks and the GT11 Dynamic Reconfiguration Port (DRP).
3. Only two BUFGs might be required (see the User Guide).
4. Spartan-3, Spartan-3E and Spartan-3A devices require two DCMs to meet TBI setup and hold times.

Port Descriptions

All ports of the core are internal connections in FPGA logic. An HDL example design (delivered with the core) connects the core, where appropriate, to a device-specific transceiver, LVDS transceiver logic and/or add IBUFs, OBUFs. IOB flip-flops to the external signals of the GMII and TBI. IOBs are added to the remaining unconnected ports to take the example design through the Xilinx implementation software.

All clock management logic is placed in this example design, allowing you more flexibility in implementation (such as designs using multiple cores). This example design is provided in both VHDL and Verilog.

For more information on the example design provided, see one of the following chapters depending on your chosen standard and physical interface.

- Chapter 4, The Ten-Bit Interface
- Chapter 5, 1000BASE-X with Transceivers
- Chapter 6, SGMII / Dynamic Standards Switching with Transceivers
- Chapter 7, SGMII over LVDS
Figure 2-2 shows the pinout for the Ethernet 1000BASE-X PCS/PMA or SGMII core using a device-specific transceiver, or LVDS transceiver logic, *with* the optional PCS Management registers. The signals shown in the Auto-Negotiation box are included only when the core includes the Auto-Negotiation functionality. For 7 series and Zynq-7000 devices, data width of `rxdata` and `txdata` signals received from the device-specific transceiver is 16 bits. A conversion logic is used to convert to 8 bits for core interface. For more information, see Chapter 17, Customizing and Generating the Core.

![Component Pinout Using a Transceiver with PCS Management Registers](image)

**Figure 2-2:** Component Pinout Using a Transceiver with PCS Management Registers

Figure 2-3 shows the pinout for the Ethernet 1000BASE-X PCS/PMA or SGMII core using a device-specific transceiver, or LVDS transceiver logic *without* the optional PCS Management registers. For 7 series and Zynq-7000 devices, data width of `rxdata` and `txdata` signals received from the device-specific transceiver is 16 bits. A conversion logic is used to convert to 8 bits for core interface.
Figure 2-4 shows the pinout for the Ethernet 1000BASE-X PCS/PMA or SGMII core when using the TBI with optional PCS Management registers. The signals shown in the Auto-Negotiation box are included only when the core includes the Auto-Negotiation functionality (see Chapter 17, Customizing and Generating the Core).
Figure 2-4: Component Pinout Using the Ten-Bit Interface with PCS Management Registers
Figure 2-5 shows the pinout for the Ethernet 1000BASE-X PCS/PMA or SGMII core when using a TBI without the optional PCS Management registers.

Figure 2-6 shows the pinout for the Ethernet 1000BASE-X PCS/PMA or SGMII core using the optional dynamic switching logic (between 1000BASE-X and SGMII standards). This mode is shown used with a device-specific transceiver interface. For 7 series and Zynq-7000 devices, data width of rxdata and txdata signals received from the device-specific transceiver is 16 bits. A conversion logic is used to convert to 8 bits for core interface. For more information, see Chapter 10, Dynamic Switching of 1000BASE-X and SGMII Standards.
**Client Side Interface**

**GMII Pinout**

Table 2-10 describes the GMII-side interface signals of the core common to all parameterizations of the core. These are typically attached to an Ethernet MAC, either off-chip or internally integrated. The HDL example design delivered with the core connects these signals to IOBs to provide a place-and-route example.
For more information, see Chapter 8, Using the Client-Side GMII Datapath.

**Table 2-10: GMII Interface Signal Pinout**

<table>
<thead>
<tr>
<th>Signal</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>gmii_txd[7:0]</td>
<td>Input</td>
<td>GMII Transmit data from MAC.</td>
</tr>
<tr>
<td>gmii_tx_en</td>
<td>Input</td>
<td>GMII Transmit control signal from MAC.</td>
</tr>
<tr>
<td>gmii_tx_er</td>
<td>Input</td>
<td>GMII Transmit control signal from MAC.</td>
</tr>
<tr>
<td>gmii_rxd[7:0]</td>
<td>Output</td>
<td>GMII Received data to MAC.</td>
</tr>
<tr>
<td>gmii_rx_dv</td>
<td>Output</td>
<td>GMII Received control signal to MAC.</td>
</tr>
<tr>
<td>gmii_rx_er</td>
<td>Output</td>
<td>GMII Received control signal to MAC.</td>
</tr>
<tr>
<td>gmii_isolate</td>
<td>Output</td>
<td>IOB 3-state control for GMII Isolation. Only of use when implementing an External GMII as illustrated by the example design HDL.</td>
</tr>
</tbody>
</table>

**Notes:**
1. When the Transmitter Elastic Buffer is present, these signals are synchronous to gmii_tx_clk. When the Transmitter Elastic Buffer is omitted, see (2).
2. These signals are synchronous to the internal 125 MHz reference clock of the core. This is userclk2 when the core is used with the device-specific transceiver; gtx_clk when the core is used with TBI.

**Common Signal Pinout**

Table 2-11 describes the remaining signals common to all parameterizations of the core.

Signals are synchronous to the core internal 125 MHz reference clock; userclk2 when used with a device-specific transceiver; gtx_clk when used with TBI.

**Table 2-11: Other Common Signals**

<table>
<thead>
<tr>
<th>Signal</th>
<th>Direction</th>
<th>Clock Domain</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>reset</td>
<td>Input</td>
<td>n/a</td>
<td>Asynchronous reset for the entire core. Active-High.</td>
</tr>
</tbody>
</table>

- **Bit[0]: Link Status**
  - This signal indicates the status of the link.
  - When high, the link is valid: synchronization of the link has been obtained and Auto-Negotiation (if present and enabled) has successfully completed.
  - When low, a valid link has not been established. Either link synchronization has failed or Auto-Negotiation (if present and enabled) has failed to complete.
  - When auto-negotiation is enabled, this signal is identical to Status Register Bit 1.2: Link Status.
  - When auto-negotiation is disabled, this signal is identical to status_vector Bit[1]. In this case, either of the bits can be used.
### Chapter 2: Product Specification

**Table 2-11: Other Common Signals (Cont’d)**

<table>
<thead>
<tr>
<th>Signal</th>
<th>Direction</th>
<th>Clock Domain</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>status_vector[15:0]</td>
<td>Output</td>
<td>See note</td>
<td></td>
</tr>
<tr>
<td>Bit[1]: <strong>Link Synchronization</strong></td>
<td></td>
<td></td>
<td>This signal indicates the state of the synchronization state machine (IEEE802.3 figure 36-9) which is based on the reception of valid 8B/10B code groups. This signal is similar to Bit[0] (Link Status), but is not qualified with Auto-Negotiation. When high, link synchronization has been obtained and in the synchronization state machine, sync_status=OK. When low, synchronization has failed.</td>
</tr>
<tr>
<td>Bit[2]: <strong>RUDI(/C/)</strong></td>
<td></td>
<td></td>
<td>The core is receiving /C/ ordered sets (Auto-Negotiation Configuration sequences).</td>
</tr>
<tr>
<td>Bit[3]: <strong>RUDI(/I/)</strong></td>
<td></td>
<td></td>
<td>The core is receiving /I/ ordered sets (Idles).</td>
</tr>
<tr>
<td>Bit[4]: <strong>RUDI(INVALID)</strong></td>
<td></td>
<td></td>
<td>The core has received invalid data while receiving/C/ or /I/ ordered set.</td>
</tr>
<tr>
<td>Bit[5]: <strong>RXDISPERR</strong></td>
<td></td>
<td></td>
<td>The core has received a running disparity error during the 8B/10B decoding function.</td>
</tr>
<tr>
<td>Bit[6]: <strong>RXNOTINTABLE</strong></td>
<td></td>
<td></td>
<td>The core has received a code group which is not recognized from the 8B/10B coding tables.</td>
</tr>
<tr>
<td>Bit[7]: <strong>PHY Link Status (SGMII mode only)</strong></td>
<td></td>
<td></td>
<td>When operating in SGMII mode, this bit represents the link status of the external PHY device attached to the other end of the SGMII link (high indicates that the PHY has obtained a link with its link partner; low indicates that it has not linked with its link partner). When operating in 1000BASE-X mode, this bit remains low and should be ignored.</td>
</tr>
<tr>
<td>Bit[9:8]: <strong>Remote Fault Encoding</strong></td>
<td></td>
<td></td>
<td>This signal indicates the remote fault encoding (IEEE802.3 table 37-3). This signal is validated by bit 13 of status_vector and is only valid when Auto-Negotiation is enabled. This signal has no significance when the core is in SGMII mode with PHY side implementation and indicates &quot;00&quot;. In all the remaining modes the signal indicates the remote fault encoding.</td>
</tr>
</tbody>
</table>
**Table 2-12: Other Common Signals (Cont’d)**

<table>
<thead>
<tr>
<th>Signal</th>
<th>Direction</th>
<th>Clock Domain</th>
<th>Description</th>
</tr>
</thead>
</table>
| status_vector[15:0]     | Output    | See note     | • Bit[11:10]: **SPEED**
|                         |           |              | This signal indicates the speed negotiated and is only valid when Auto-Negotiation is enabled. The signal encoding follows: |
|                         |           |              | 1 1 Reserved                                    |
|                         |           |              | 1 0 1000 Mb/s                                   |
|                         |           |              | 0 1 100 Mb/s                                    |
|                         |           |              | 0 0 10 Mb/s                                     |
|                         |           |              | • Bit[12]: **Duplex Mode**
|                         |           |              | This bit indicates the Duplex mode negotiated with the link partner |
|                         |           |              | 1 = Full Duplex                                  |
|                         |           |              | 0 = Half Duplex                                  |
|                         |           |              | • Bit[13]: Remote Fault
|                         |           |              | When this bit is logic one, it indicates that a remote fault is detected and the type of remote fault is indicated by status_vector bits[9:8]. |
|                         |           |              | **Note:** This bit is only deasserted when a MDIO read is made to status register (register1). This signal has no significance in SGMII PHY mode. |
|                         |           |              | • Bits[15:14]: **Pause**
|                         |           |              | These bits reflect the bits [8:7] of Register 5 (Link Partner Base AN Register) |
|                         |           |              | 0 0 No Pause                                    |
|                         |           |              | 0 1 Symmetric Pause                             |
|                         |           |              | 1 0 Asymmetric Pause towards Link partner       |
|                         |           |              | 1 1 Both Symmetric Pause and Asymmetric Pause towards link partner |

**MDIO Management Interface Pinout (Optional)**

Table 2-12 describes the optional MDIO interface signals of the core that are used to access the PCS Management registers. These signals are typically connected to the MDIO port of a MAC device, either off-chip or to an internally integrated MAC core. For more information, see Management Registers.
### Table 2-12: Optional MDIO Interface Signal Pinout

<table>
<thead>
<tr>
<th>Signal</th>
<th>Direction</th>
<th>Clock Domain</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>mdc</td>
<td>Input</td>
<td>N/A</td>
<td>Management clock ($\leq 2.5$ MHz).</td>
</tr>
<tr>
<td>mdio_in(^a)</td>
<td>Input</td>
<td>mdc</td>
<td>Input data signal for communication with MDIO controller (for example, an Ethernet MAC). Tie high if unused.</td>
</tr>
<tr>
<td>mdio_out(^a)</td>
<td>Output</td>
<td>mdc</td>
<td>Output data signal for communication with MDIO controller (for example, an Ethernet MAC).</td>
</tr>
<tr>
<td>mdio_tri(^a)</td>
<td>Output</td>
<td>mdc</td>
<td>3-state control for MDIO signals; ‘0’ signals that the value on mdio_out should be asserted onto the MDIO interface.</td>
</tr>
<tr>
<td>phyad[4:0]</td>
<td>Input</td>
<td>N/A</td>
<td>Physical Address of the PCS Management register set. It is expected that this signal will be tied off to a logical value.</td>
</tr>
</tbody>
</table>

\(^a\) These signals can be connected to a 3-state buffer to create a bidirectional mdio signal suitable for connection to an external MDIO controller (for example, an Ethernet MAC).
### Additional Configuration Vector Interface

Table 2-13 shows the additional interface to program Management Registers 0 and 4 irrespective of the optional MDIO interface.

#### Table 2-13: Additional Configuration and Status Vectors

<table>
<thead>
<tr>
<th>Signal</th>
<th>Direction</th>
<th>Clock Domain</th>
<th>Description</th>
</tr>
</thead>
</table>
| configuration_vector[4:0]| Input     | See note     | • Bit[0]: Unidirectional Enable  
  When set to 1, Enable Transmit irrespective of state of RX (802.3ah). When set to 0, Normal operation  
• Bit[1]: Loopback Control  
  When the core with a device-specific transceiver is used, this places the core into internal loopback mode. With the TBI version, Bit 1 is connected to ewrap. When set to 1, this signal indicates to the external PMA module to enter loopback mode.  
• Bit[2]: Power Down  
  When the Zynq-7000, Virtex-7, Kintex-7, Artix-7, Virtex-6, Virtex-5 or Spartan-6 device transceivers are used and set to 1, the device-specific transceiver is placed in a low-power state. A reset must be applied to clear. With the TBI version this bit is unused.  
• Bit[3]: Isolate  
  When set to 1, the GMII should be electrically isolated. When set to 0, normal operation is enabled.  
• Bit[4]: Auto-Negotiation Enable  
  This signal is valid only if the AN module is enabled through the CORE Generator™ GUI). When set to 1, the signal enables the AN feature. When set to 0, AN is disabled. |
| configuration_valid     | Input     | See Note     | This signal is valid only when the MDIO interface is present. The rising edge of this signal is the enable signal to overwrite the Register 0 contents that were written from the MDIO interface. For triggering a fresh update of Register 0 through configuration_vector, this signal should be deasserted and then reasserted. |

*Note:* Signals are synchronous to the core internal 125 MHz reference clock; userclk2 when used with a device-specific transceiver; gtx_clk when used with TBI.
Auto-Negotiation Signal Pinout

Table 2-14 describes the signals present when the optional Auto-Negotiation functionality is present. For more information, see Chapter 9, Auto-Negotiation.

Table 2-14: Optional Auto-Negotiation Interface Signal Pinout

<table>
<thead>
<tr>
<th>Signal</th>
<th>Direction</th>
<th>Clock Domain</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>link_timer_value[8:0]</td>
<td>Input</td>
<td>See note</td>
<td>Used to configure the duration of the Auto-Negotiation function Link Timer. The duration of this timer is set to the binary number input into this port multiplied by 4096 clock periods of the 125 MHz reference clock (8 ns). It is expected that this signal will be tied off to a logical value. This port is replaced when using the dynamic switching mode.</td>
</tr>
<tr>
<td>an_adv_config_vector [15:0]</td>
<td>Input</td>
<td>See Note</td>
<td>In SGMII operating in MAC Mode, the AN_ADV register is hard wired internally to “0x4001” and this bus has no effect. For 1000BaseX and SGMII operating in PHY mode, the AN_ADV register is programmed by this bus as specified for the following bits.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>• Bit[0]: For 1000 BASEX-Reserved. For SGMII- Always 1</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>• Bits [4:1]: Reserved</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>• Bit [5]: For 1000 BASEX- Full Duplex 1 = Full Duplex Mode is advertised 0 = Full Duplex Mode is not advertised For SGMII- Reserved</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>• Bit [6]: Reserved</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>• Bits [8:7]: For 1000 BASEX- Pause 0 0 No Pause 0 1 Symmetric Pause 1 0 Asymmetric Pause towards link partner 1 1 Both Symmetric Pause and Asymmetric Pause towards link partner For SGMII - Reserved</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>• Bit [9]: Reserved</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>• Bits [11:10]: For 1000 BASEX- Reserved For SGMII- Speed 1 1 Reserved 1 0 1000 Mb/s 0 1 100 Mb/s 0 0 10 Mb/s</td>
</tr>
</tbody>
</table>
### Table 2-14: Optional Auto-Negotiation Interface Signal Pinout (Cont’d)

<table>
<thead>
<tr>
<th>Signal</th>
<th>Direction</th>
<th>Clock Domain</th>
<th>Description</th>
</tr>
</thead>
</table>
| an_adv_config_vector[15:0]| Input     | See Note     | - Bits [13:12]:  
  - 0 0 No Error  
  - 0 1 Offline  
  - 1 0 Link Failure  
  - 1 1 Auto-Negotiation Error  
  For SGMII- Bit[13]: Reserved  
- Bit[12]: Duplex Mode  
  - 1 Full Duplex  
  - 0 Half Duplex  
- Bit [14]:  
  - For 1000 BASEX- Reserved  
  - For SGMII- Acknowledge  
- Bit [15]:  
  - For 1000 BASEX- Reserved  
  - For SGMII- PHY Link Status  
  - 1 Link Up  
  - 0 Link Down  

| an_adv_config_val       | Input     | See Note     | This signal is valid only when the MDIO interface is present. The rising edge of this signal is the enable signal to overwrite the Register 4 contents that were written from the MDIO interface. For triggering a fresh update of Register 4 through an_adv_config_vector, this signal should be deasserted and then reasserted. |
| an_restart_config       | Input     | See Note     | This signal is valid only when AN is present. The rising edge of this signal is the enable signal to overwrite Bit 9 or Register 0. For triggering a fresh AN Start, this signal should be deasserted and then reasserted. |
| an_interrupt            | Output    | See Note     | When the MDIO module is selected through the GUI interface, this signal indicates an active-High interrupt for Auto-Negotiation cycle completion which needs to be cleared though MDIO. This interrupt can be enabled/disabled and cleared by writing to the appropriate PCS Management register. See the Ethernet 1000BASE-X PCS/PMA or SGMII User Guide. When the MDIO module is not selected, this signal indicates AN Complete, which is asserted as long as the Auto-Negotiation is complete and AN is not restarted and cannot be cleared. |

**Note:** Signals are synchronous to the core internal 125 MHz reference clock, userclk2 when the core is used with the device-specific transceiver, and gtx_clk when the core is used with TBI.
Dynamic Switching Signal Pinout

Table 2-15 describes the signals present when the optional Dynamic Switching mode (between 1000BASE-X and SGMII standards) is selected. In this case, the MDIO (Table 2-12) and device-specific transceiver (Table 2-16) interfaces are always present.

### Table 2-15: Optional Dynamic Standard Switching Signals

<table>
<thead>
<tr>
<th>Signal</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>link_timer_baseX<a href="1">8:0</a></td>
<td>Input</td>
<td>Used to configure the duration of the Auto-Negotiation Link Timer period when performing the 1000BASE-X standard. The duration of this timer is set to the binary number input into this port multiplied by 4096 clock periods of the 125 MHz reference clock (8 ns). It is expected that this signal will be tied off to a logical value.</td>
</tr>
<tr>
<td>link_timer_sgmii<a href="1">8:0</a></td>
<td>Input</td>
<td>Used to configure the duration of the Auto-Negotiation Link Timer period when performing the SGMII standard. The duration of this timer is set to the binary number input into this port multiplied by 4096 clock periods of the 125 MHz reference clock (8 ns). It is expected that this signal will be tied off to a logical value.</td>
</tr>
<tr>
<td>baseX_or_sgmii(1)</td>
<td>Input</td>
<td>Used as the reset default to select the standard. It is expected that this signal will be tied off to a logical value. ‘0’ signals that the core will come out of reset operating as 1000BASE-X. ‘1’ signals that the core will come out of reset operating as SGMII.</td>
</tr>
</tbody>
</table>

Note: The standard can be set following reset through the MDIO Management.

Notes:
1. Clock domain is userclk2.

Physical Side Interface

1000BASE-X PCS with PMA Using Transceiver Signal Pinout (Optional)

Table 2-16 describes the optional interface to the device-specific transceiver, or LVDS transceiver logic. The core is connected to the chosen transceiver in the appropriate HDL example design delivered with the core. For more information, see Appendix C, 1000BASE-X State Machines.

- Chapter 5, 1000BASE-X with Transceivers
- Chapter 6, SGMII / Dynamic Standards Switching with Transceivers
- Chapter 7, SGMII over LVDS
### Optional Transceiver Interface Pinout

<table>
<thead>
<tr>
<th>Signal</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>mgt_rx_reset (1)</td>
<td>Output</td>
<td>Reset signal issued by the core to the device-specific transceiver receiver path. Connect to RXRESET signal of device-specific transceiver.</td>
</tr>
<tr>
<td>mgt_tx_reset (1)</td>
<td>Output</td>
<td>Reset signal issued by the core to the device-specific transceiver transmitter path. Connect to TXRESET signal of device-specific transceiver.</td>
</tr>
<tr>
<td>userclk</td>
<td>Input</td>
<td>Also connected to TXUSRCLK and RXUSRCLK of the device-specific transceiver. Clock domain is not applicable.</td>
</tr>
<tr>
<td>userclk2</td>
<td>Input</td>
<td>Also connected to TXUSRCLK2 and RXUSRCLK2 of the device-specific transceiver. Clock domain is not applicable.</td>
</tr>
<tr>
<td>dcm_locked</td>
<td>Input</td>
<td>A Digital Clock Manager (DCM) can be used to derive userclk and userclk2. This is implemented in the HDL design example delivered with the core. The core uses this input to hold the device-specific transceiver in reset until the DCM obtains lock. Clock domain is not applicable. If DCM is not used, this signal should be tied to ‘1’.</td>
</tr>
<tr>
<td>rxbufstatus[1:0] (1)</td>
<td>Input</td>
<td>Connect to device-specific transceiver signal of the same name.</td>
</tr>
<tr>
<td>rxchariscomma (1)</td>
<td>Input</td>
<td>Connects to device-specific transceiver signal of the same name.</td>
</tr>
<tr>
<td>rxcharisk (1)</td>
<td>Input</td>
<td>Connects to device-specific transceiver signal of the same name.</td>
</tr>
<tr>
<td>rxclkcorcnt[2:0] (1)</td>
<td>Input</td>
<td>Connect to device-specific transceiver signal of the same name.</td>
</tr>
<tr>
<td>rxdata[7:0] (1)</td>
<td>Input</td>
<td>Connect to device-specific transceiver signal of the same name.</td>
</tr>
<tr>
<td>rxdisperr (1)</td>
<td>Input</td>
<td>Connects to device-specific transceiver signal of the same name.</td>
</tr>
<tr>
<td>rxnotintable (1)</td>
<td>Input</td>
<td>Connects to device-specific transceiver signal of the same name.</td>
</tr>
<tr>
<td>rxrundisp (1)</td>
<td>Input</td>
<td>Connects to device-specific transceiver signal of the same name.</td>
</tr>
<tr>
<td>txbuferr (1)</td>
<td>Input</td>
<td>Connects to device-specific transceiver signal of the same name.</td>
</tr>
<tr>
<td>powerdown (1)</td>
<td>Output</td>
<td>Connects to device-specific transceiver signal of the same name.</td>
</tr>
<tr>
<td>txchardispmode (1)</td>
<td>Output</td>
<td>Connects to device-specific transceiver signal of the same name.</td>
</tr>
<tr>
<td>txchardispval (1)</td>
<td>Output</td>
<td>Connects to device-specific transceiver signal of the same name.</td>
</tr>
<tr>
<td>txcharisk (1)</td>
<td>Output</td>
<td>Connects to device-specific transceiver signal of the same name.</td>
</tr>
<tr>
<td>txdata[7:0] (1)</td>
<td>Output</td>
<td>Connect to device-specific transceiver signal of the same name.</td>
</tr>
<tr>
<td>enablealign (1)</td>
<td>Output</td>
<td>Allows the transceivers to serially realign to a comma character. Connects to ENMCOMMAALIGN and ENPCOMMAALIGN of the device-specific transceiver.</td>
</tr>
</tbody>
</table>

**Notes:**
1. When the core is used with a device-specific transceiver, userclk2 is used as the 125 MHz reference clock for the entire core.
### 1000BASE-X PCS with TBI Pinout

Table 2-17 describes the optional TBI signals, used as an alternative to the transceiver interfaces. The appropriate HDL example design delivered with the core connects these signals to IOBs to provide an external TBI suitable for connection to an off-device PMA SERDES device. When the core is used with the TBI, `gtx_clk` is used as the 125 MHz reference clock for the entire core. For more information, see Chapter 4, The Ten-Bit Interface.

**Table 2-17: Optional TBI Interface Signal Pinout**

<table>
<thead>
<tr>
<th>Signal</th>
<th>Direction</th>
<th>Clock Domain</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>gtx_clk</td>
<td>Input</td>
<td>N/A</td>
<td>Clock signal at 125 MHz. Tolerance must be within IEEE 802.3-2008 specification.</td>
</tr>
<tr>
<td>tx_code_group[9:0]</td>
<td>Output</td>
<td>gtx_clk</td>
<td>10-bit parallel transmit data to PMA Sublayer (SERDES).</td>
</tr>
<tr>
<td>loc_ref</td>
<td>Output</td>
<td>N/A</td>
<td>Causes the PMA sublayer clock recovery unit to lock to pma_tx_clk. This signal is currently tied to Ground.</td>
</tr>
<tr>
<td>ewrap</td>
<td>Output</td>
<td>gtx_clk</td>
<td>When ‘1,’ this indicates to the external PMA SERDES device to enter loopback mode. When ‘0,’ this indicates normal operation.</td>
</tr>
<tr>
<td>rx_code_group0[9:0]</td>
<td>Input</td>
<td>pma_rx_clk0</td>
<td>10-bit parallel received data from PMA Sublayer (SERDES). This is synchronous to pma_rx_clk0.</td>
</tr>
<tr>
<td>rx_code_group1[9:0]</td>
<td>Input</td>
<td>pma_rx_clk1</td>
<td>10-bit parallel received data from PMA Sublayer (SERDES). This is synchronous to pma_rx_clk1.</td>
</tr>
<tr>
<td>pma_rx_clk0</td>
<td>Input</td>
<td>N/A</td>
<td>Received clock signal from PMA Sublayer (SERDES) at 62.5 MHz.</td>
</tr>
<tr>
<td>pma_rx_clk1</td>
<td>Input</td>
<td>N/A</td>
<td>Received clock signal from PMA Sublayer (SERDES) at 62.5 MHz. This is 180 degrees out of phase with pma_rx_clk0.</td>
</tr>
<tr>
<td>en_cdet</td>
<td>Output</td>
<td>gtx_clk</td>
<td>Enables the PMA Sublayer to perform comma realignment. This is driven from the PCS Receive Engine during the Loss-Of-Sync state.</td>
</tr>
</tbody>
</table>

---

### Register Space

This section provides general guidelines for configuring and monitoring the Ethernet 1000BASE-X PCS/PMA or SGMII core, including a detailed description of the core management registers. It also describes Configuration Vector and status signals, an alternative to using the optional MDIO Management interface.
MDIO Management Interface

When the optional MDIO Management interface is selected, configuration and status of the core is achieved by the Management registers accessed through the serial Management Data Input/Output Interface (MDIO).

MDIO Bus System

The MDIO interface for 1 Gb/s operation (and slower speeds) is defined in IEEE 802.3-2008, clause 22. Figure 2-7 illustrates an example MDIO bus system. This two-wire interface consists of a clock (MDC) and a shared serial data line (MDIO). The maximum permitted frequency of Management Data Clock (MDC) is set at 2.5 MHz. An Ethernet MAC is shown as the MDIO bus master (the Station Management (STA) entity). Two PHY devices are shown connected to the same bus, both of which are MDIO slaves (MDIO Managed Device (MMD) entities).

Figure 2-7: A Typical MDIO-Managed System
The MDIO bus system is a standardized interface for accessing the configuration and status registers of Ethernet PHY devices. In the example illustrated, the Management Host Bus I/F of the Ethernet MAC is able to access the configuration and status registers of two PHY devices using the MDIO bus.

**MDIO Transactions**

All transactions, read or write, are initiated by the MDIO master. All MDIO slave devices, when addressed, must respond. MDIO transactions take the form of an MDIO frame, containing fields for transaction type, address and data. This MDIO frame is transferred across the MDIO wire synchronously to MDC. The abbreviations are used in this section are explained in Table 2-18.

**Table 2-18: Abbreviations and Terms**

<table>
<thead>
<tr>
<th>Abbreviation</th>
<th>Term</th>
</tr>
</thead>
<tbody>
<tr>
<td>PRE</td>
<td>Preamble</td>
</tr>
<tr>
<td>ST</td>
<td>Start of frame</td>
</tr>
<tr>
<td>OP</td>
<td>Operation code</td>
</tr>
<tr>
<td>PHYAD</td>
<td>Physical address</td>
</tr>
<tr>
<td>REGAD</td>
<td>Register address</td>
</tr>
<tr>
<td>TA</td>
<td>Turnaround</td>
</tr>
</tbody>
</table>

**Write Transaction**

Figure 2-8 shows a write transaction across the MDIO, defined as OP=“01.” The addressed PHY device (with physical address PHYAD) takes the 16-bit word in the Data field and writes it to the register at REGAD.

![Figure 2-8: MDIO Write Transaction](image)
Read Transaction

Figure 2-9 shows a read transaction, defined as OP="10." The addressed PHY device (with physical address PHYAD) takes control of the MDIO wire during the turnaround cycle and then returns the 16-bit word from the register at REGAD.

MDIO Addressing

MDIO Addresses consists of two stages: Physical Address (PHYAD) and Register Address (REGAD).

Physical Address (PHYAD)

As shown in Figure 2-7, two PHY devices are attached to the MDIO bus. Each of these has a different physical address. To address the intended PHY, its physical address should be known by the MDIO master (in this case an Ethernet MAC) and placed into the PHYAD field of the MDIO frame (see MDIO Transactions).

The PHYAD field for an MDIO frame is a 5-bit binary value capable of addressing 32 unique addresses. However, every MDIO slave must respond to physical address 0. This requirement dictates that the physical address for any particular PHY must not be set to 0 to avoid MDIO contention. Physical Addresses 1 through to 31 can be used to connect up to 31 PHY devices onto a single MDIO bus.

Physical Address 0 can be used to write a single command that is obeyed by all attached PHYs, such as a reset or power-down command.

Register Address (REGAD)

Having targeted a particular PHY using PHYAD, the individual configuration or status register within that particular PHY must now be addressed. This is achieved by placing the individual register address into the REGAD field of the MDIO frame (see MDIO Transactions).
The REGAD field for an MDIO frame is a 5-bit binary value capable of addressing 32 unique addresses. The first 16 of these (registers 0 to 15) are defined by the IEEE 802.3-2008. The remaining 16 (registers 16 to 31) are reserved for PHY vendors own register definitions.

For details of the register map of PHY layer devices and a more extensive description of the operation of the MDIO Interface, see IEEE 802.3-2008.

**Connecting the MDIO to an Internally Integrated STA**

The MDIO ports of the Ethernet 1000BASE-X PCS/PMA or SGMII core can be connected to the MDIO ports of an internally integrated Station Management (STA) entity, such as the MDIO port of the Tri-Mode Ethernet MAC core (see Chapter 12, Interfacing to Other Cores).

**Connecting the MDIO to an External STA**

Figure 2-10 shows the MDIO ports of the Ethernet 1000BASE-X PCS/PMA or SGMII core connected to the MDIO of an external STA entity. In this situation, \texttt{mdio\_in}, \texttt{mdio\_out}, and \texttt{mdio\_tri} must be connected to a 3-state buffer to create a bidirectional wire, \texttt{mdio}. This 3-state buffer can either be external to the FPGA or internally integrated by using an IOB \texttt{IOBUF} component with an appropriate SelectIO™ interface standard suitable for the external PHY.
Management Registers

The contents of the Management registers can be accessed using the REGAD field of the MDIO frame. Contents will vary depending on the CORE Generator™ or Vivado™ IP catalog tool options, and are defined in the following sections in this guide.

- 1000BASE-X Standard Using the Optional Auto-Negotiation
- 1000BASE-X Standard Without the Optional Auto-Negotiation
- SGMII Standard Using the Optional Auto-Negotiation
- SGMII Standard without the Optional Auto-Negotiation
- Both 1000BASE-X and SGMII Standards

The core can be reset three ways: reset, DCM_LOCKED and soft reset. All of these methods reset all the registers to the default values.

1000BASE-X Standard Using the Optional Auto-Negotiation

More information on the 1000BASE-X PCS registers can be found in clause 22 and clause 37 of the IEEE 802.3-2006 specification. Registers at undefined addresses are read-only and return 0s. The core can be reset three ways: reset, DCM_LOCKED and soft reset. All of these methods reset all the registers to the default values.

Table 2-19: MDIO Registers for 1000BASE-X with Auto-Negotiation

<table>
<thead>
<tr>
<th>Register Address</th>
<th>Register Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Control Register</td>
</tr>
<tr>
<td>1</td>
<td>Status Register</td>
</tr>
<tr>
<td>2,3</td>
<td>PHY Identifier</td>
</tr>
<tr>
<td>4</td>
<td>Auto-Negotiation Advertisement Register</td>
</tr>
<tr>
<td>5</td>
<td>Auto-Negotiation Link Partner Ability Base Register</td>
</tr>
<tr>
<td>6</td>
<td>Auto-Negotiation Expansion Register</td>
</tr>
<tr>
<td>7</td>
<td>Auto-Negotiation Next Page Transmit Register</td>
</tr>
<tr>
<td>8</td>
<td>Auto-Negotiation Next Page Receive Register</td>
</tr>
<tr>
<td>15</td>
<td>Extended Status Register</td>
</tr>
<tr>
<td>16</td>
<td>Vendor Specific: Auto-Negotiation Interrupt Control</td>
</tr>
</tbody>
</table>
### Register 0: Control Register

![Figure 2-11: MDIO Register 0: Control Register](image)

#### Table 2-20: Control Register (Register 0)

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>Attributes</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.15</td>
<td>Reset</td>
<td>1 = Core Reset 0 = Normal Operation</td>
<td>Read/write Self clearing</td>
<td>0</td>
</tr>
<tr>
<td>0.14</td>
<td>Loopback</td>
<td>1 = Enable Loopback Mode 0 = Disable Loopback Mode</td>
<td>Read/write</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>When used with a device-specific transceiver, the core is placed in internal loopback mode. With the TBI version, Bit 1 is connected to ewrap. When set to '1,' indicates to the external PMA module to enter loopback mode. See Loopback.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0.13</td>
<td>Speed Selection (LSB)</td>
<td>Always returns a 0 for this bit. Together with bit 0.6, speed selection of 1000 Mb/s is identified</td>
<td>Returns 0</td>
<td>0</td>
</tr>
<tr>
<td>0.12</td>
<td>Auto-Negotiation Enable</td>
<td>1 = Enable Auto-Negotiation Process 0 = Disable Auto-Negotiation Process</td>
<td>Read/write</td>
<td>1</td>
</tr>
<tr>
<td>0.11</td>
<td>Power Down</td>
<td>1 = Power down 0 = Normal operation</td>
<td>Read/ write</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>With the PMA option, when set to '1' the device-specific transceiver is placed in a low-power state. This bit requires a reset (see bit 0.15) to clear. With the TBI version this register bit has no effect.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0.10</td>
<td>Isolate</td>
<td>1 = Electrically Isolate PHY from GMII 0 = Normal operation</td>
<td>Read/write</td>
<td>1</td>
</tr>
</tbody>
</table>
Table 2-20: Control Register (Register 0) (Cont’d)

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>Attributes</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.9</td>
<td>Restart Auto-Negotiation</td>
<td>1 = Restart Auto-Negotiation Process 0 = Normal Operation</td>
<td>Read/write</td>
<td>0</td>
</tr>
<tr>
<td>0.8</td>
<td>Duplex Mode</td>
<td>Always returns a ‘1’ for this bit to signal Full-Duplex Mode.</td>
<td>Returns 1</td>
<td>1</td>
</tr>
<tr>
<td>0.7</td>
<td>Collision Test</td>
<td>Always returns a ‘0’ for this bit to disable COL test.</td>
<td>Returns 0</td>
<td>0</td>
</tr>
<tr>
<td>0.6</td>
<td>Speed Selection (MSB)</td>
<td>Always returns a ‘1’ for this bit. Together with bit 0.13, speed selection of 1000 Mb/s is identified.</td>
<td>Returns 1</td>
<td>1</td>
</tr>
<tr>
<td>0.5</td>
<td>Unidirectional Enable</td>
<td>Enable transmit regardless of whether a valid link has been established. This feature is only possible if Auto-Negotiation Enable bit 0.12 is disabled</td>
<td>Read/write</td>
<td>0</td>
</tr>
<tr>
<td>0.4:0</td>
<td>Reserved</td>
<td>Always return 0s, writes ignored.</td>
<td>Returns 0s</td>
<td>00000</td>
</tr>
</tbody>
</table>

Register 1: Status Register

![Figure 2-12: MDIO Register 1: Status Register]

Table 2-21: Status Register (Register 1)

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>Attributes</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.15</td>
<td>100BASE-T4</td>
<td>Always returns a ‘0’ as 100BASE-T4 is not supported.</td>
<td>Returns 0</td>
<td>0</td>
</tr>
<tr>
<td>1.14</td>
<td>100BASE-X Full Duplex</td>
<td>Always returns a ‘0’ as 100BASE-X full duplex is not supported.</td>
<td>Returns 0</td>
<td>0</td>
</tr>
<tr>
<td>1.13</td>
<td>100BASE-X Half Duplex</td>
<td>Always returns a ‘0’ as 100BASE-X half duplex is not supported.</td>
<td>Returns 0</td>
<td>0</td>
</tr>
</tbody>
</table>
### Table 2-21: Status Register (Register 1) (Cont’d)

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>Attributes</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.12</td>
<td>10 Mb/s Full Duplex</td>
<td>Always returns a ‘0’ as 10 Mb/s full duplex is not supported.</td>
<td>Returns 0</td>
<td>0</td>
</tr>
<tr>
<td>1.11</td>
<td>10 Mb/s Half Duplex</td>
<td>Always returns a ‘0’ as 10 Mb/s half duplex is not supported.</td>
<td>Returns 0</td>
<td>0</td>
</tr>
<tr>
<td>1.10</td>
<td>100BASE-T2 Full Duplex</td>
<td>Always returns a ‘0’ as 100BASE-T2 full duplex is not supported.</td>
<td>Returns 0</td>
<td>0</td>
</tr>
<tr>
<td>1.9</td>
<td>100BASE-T2 Half Duplex</td>
<td>Always returns a ‘0’ as 100BASE-T2 Half Duplex is not supported.</td>
<td>Returns 0</td>
<td>0</td>
</tr>
<tr>
<td>1.8</td>
<td>Extended Status</td>
<td>Always returns a ‘1’ to indicate the presence of the Extended Register (Register 15).</td>
<td>Returns 1</td>
<td>1</td>
</tr>
<tr>
<td>1.7</td>
<td>Unidirectional Ability</td>
<td>Always returns a ‘1,’ writes ignored</td>
<td>Returns 1</td>
<td>1</td>
</tr>
<tr>
<td>1.6</td>
<td>MF Preamble Suppression</td>
<td>Always returns a ‘1’ to indicate that Management Frame Preamble Suppression is supported.</td>
<td>Returns 1</td>
<td>1</td>
</tr>
<tr>
<td>1.5</td>
<td>Auto-Negotiation Complete</td>
<td>1 = Auto-Negotiation process completed 0 = Auto-Negotiation process not completed</td>
<td>Read only</td>
<td>0</td>
</tr>
<tr>
<td>1.4</td>
<td>Remote Fault</td>
<td>1 = Remote fault condition detected 0 = No remote fault condition detected</td>
<td>Read only Self-clearing on read</td>
<td>0</td>
</tr>
<tr>
<td>1.3</td>
<td>Auto-Negotiation Ability</td>
<td>Always returns a ‘1’ for this bit to indicate that the PHY is capable of Auto-Negotiation.</td>
<td>Returns 1</td>
<td>1</td>
</tr>
<tr>
<td>1.2</td>
<td>Link Status</td>
<td>1 = Link is up 0 = Link is down (or has been down) Latches ‘0’ if Link Status goes down. Clears to current Link Status on read. See the following Link Status section for further details.</td>
<td>Read only Self-clearing on read</td>
<td>0</td>
</tr>
<tr>
<td>1.1</td>
<td>Jabber Detect</td>
<td>Always returns a ‘0’ for this bit because Jabber Detect is not supported.</td>
<td>Returns 0</td>
<td>0</td>
</tr>
<tr>
<td>1.0</td>
<td>Extended Capability</td>
<td>Always returns a ‘0’ for this bit because no extended register set is supported.</td>
<td>Returns 0</td>
<td>0</td>
</tr>
</tbody>
</table>

**Link Status**

When high, the link is valid and has remained valid after this register was last read; synchronization of the link has been obtained and Auto-Negotiation (if enabled) has completed.

When low, either:
• A valid link has not been established: link synchronization has failed or Auto-Negotiation (if enabled) has failed to complete.

OR

• Link synchronization was lost at some point after this register was previously read. However, the current link status might be good. **Therefore read this register a second time to get confirmation of the current link status.**

Regardless of whether Auto-Negotiation is enabled or disabled, there can be some delay to the deassertion of Link Status following the loss of synchronization of a previously successful link. This is due to the Auto-Negotiation state machine which requires that synchronization is lost for an entire link timer duration before changing state. For more information, see the 802.3 specification (the `an_sync_status` variable).

**Registers 2 and 3: PHY Identifiers**

![Registers 2 and 3: PHY Identifiers](image)

**Table 2-22: PHY Identifier (Registers 2 and 3)**

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>Attributes</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>2.15:0</td>
<td>Organizationally Unique Identifier</td>
<td>Always return 0s</td>
<td>returns 0s</td>
<td>0000000000000000</td>
</tr>
<tr>
<td>3.15:10</td>
<td>Organizationally Unique Identifier</td>
<td>Always return 0s</td>
<td>returns 0s</td>
<td>0000000000000000</td>
</tr>
<tr>
<td>3.9:4</td>
<td>Manufacturer model number</td>
<td>Always return 0s</td>
<td>returns 0s</td>
<td>0000000000000000</td>
</tr>
<tr>
<td>3.3:0</td>
<td>Revision Number</td>
<td>Always return 0s</td>
<td>returns 0s</td>
<td>0000000000000000</td>
</tr>
</tbody>
</table>
Register 4: Auto-Negotiation Advertisement

![MDIO Register 4: Auto-Negotiation Advertisement](image)

**Table 2-23:** Auto-Negotiation Advertisement Register (Register 4)

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>Attributes</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>4.15</td>
<td>Next Page</td>
<td>Core currently does not support Next Page. Can be enabled, if requested. Writes ignored.</td>
<td>read/write</td>
<td>0</td>
</tr>
<tr>
<td>4.14</td>
<td>Reserved</td>
<td>Always returns '0,' writes ignored</td>
<td>returns 0</td>
<td>0</td>
</tr>
</tbody>
</table>
| 4.13:12| Remote Fault    | 00 = No Error  
01 = Offline  
10 = Link Failure  
11 = Auto-Negotiation Error | read/write  
self clearing to 00 after Auto-Negotiation | 00            |
| 4.11:9 | Reserved        | Always return 0s, writes ignored                                          | returns 0                   | 0             |
| 4.8:7  | Pause           | 00 = No PAUSE  
01 = Symmetric PAUSE  
10 = Asymmetric PAUSE towards link partner  
11 = Both Symmetric PAUSE and Asymmetric PAUSE towards link partner | read/write                  | 11            |
| 4.6    | Half Duplex     | Always returns a ‘0’ for this bit because Half Duplex Mode is not supported | returns 0                   | 0             |
| 4.5    | Full Duplex     | 1 = Full Duplex Mode is advertised  
0 = Full Duplex Mode is not advertised | read/write                  | 1             |
| 4.4:0  | Reserved        | Always return 0s, writes ignored                                          | returns 0s                  | 00000         |
Register 5: Auto-Negotiation Link Partner Base

![MDIO Register 5: Auto-Negotiation Link Partner Base](image_url)

Table 2-24: Auto-Negotiation Link Partner Ability Base Register (Register 5)

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>Attributes</th>
<th>Default Value</th>
</tr>
</thead>
</table>
| 5.15   | Next Page          | 1 = Next Page functionality is supported  
0 = Next Page functionality is not supported                                                                          | read only  | 0             |
| 5.14   | Acknowledge        | Used by Auto-Negotiation function to indicate reception of a link partner’s base or next page                         | read only  | 0             |
| 5.13:12| Remote Fault      | 00 = No Error  
01 = Offline  
10 = Link Failure  
11 = Auto-Negotiation Error                                                                                     | read only  | 00            |
| 5.11:9 | Reserved           | Always return 0s                                                                                                       | returns 0s | 000           |
| 5.8:7  | Pause              | 00 = No PAUSE  
01 = Symmetric PAUSE  
10 = Asymmetric PAUSE towards link partner  
11 = Both Symmetric PAUSE and Asymmetric PAUSE supported                                                            | read only  | 0             |
| 5.6    | Half Duplex        | 1 = Half Duplex Mode is supported  
0 = Half Duplex Mode is not supported                                                                                | read only  | 0             |
| 5.5    | Full Duplex        | 1 = Full Duplex Mode is supported  
0 = Full Duplex Mode is not supported                                                                               | read only  | 0             |
| 5.4:0  | Reserved           | Always return 0s                                                                                                       | returns 0s | 00000         |
Register 6: Auto-Negotiation Expansion

![Figure 2-16: MDIO Register 6: Auto-Negotiation Expansion](image)

Table 2-25: Auto-Negotiation Expansion Register (Register 6)

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>Attributes</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>6.15:3</td>
<td>Reserved</td>
<td>Always returns 0s</td>
<td>returns 0s</td>
<td>0000000000000</td>
</tr>
<tr>
<td>6.2</td>
<td>Next Page Able</td>
<td>This bit is ignored as the core currently does not support next page. This feature can be enabled on request.</td>
<td>returns 1</td>
<td>1</td>
</tr>
<tr>
<td>6.1</td>
<td>Page Received</td>
<td>1 = A new page has been received</td>
<td>read only</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = A new page has not been received</td>
<td>self clearing on read</td>
<td></td>
</tr>
<tr>
<td>6.0</td>
<td>Reserved</td>
<td>Always returns 0s</td>
<td>returns 0s</td>
<td>00000000</td>
</tr>
</tbody>
</table>

Register 7: Next Page Transmit

![Figure 2-17: MDIO Register 7: Next Page Transmit](image)
### Table 2-26: Auto-Negotiation Next Page Transmit (Register 7)

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>Attributes</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>7.15</td>
<td>Next Page</td>
<td>1 = Additional Next Page(s) will follow</td>
<td>read/write</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = Last page</td>
<td></td>
<td></td>
</tr>
<tr>
<td>7.14</td>
<td>Reserved</td>
<td>Always returns ‘0’</td>
<td>returns 0</td>
<td>0</td>
</tr>
<tr>
<td>7.13</td>
<td>Message Page</td>
<td>1 = Message Page</td>
<td>read/write</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = Unformatted Page</td>
<td></td>
<td></td>
</tr>
<tr>
<td>7.12</td>
<td>Acknowledge 2</td>
<td>1 = Comply with message</td>
<td>read/write</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = Cannot comply with message</td>
<td></td>
<td></td>
</tr>
<tr>
<td>7.11</td>
<td>Toggle</td>
<td>Value toggles between subsequent Next Pages</td>
<td>read only</td>
<td>0</td>
</tr>
<tr>
<td>7.10:0</td>
<td>Message / Unformatted Code Field</td>
<td>Message Code Field or Unformatted Page Encoding as dictated by 7.13</td>
<td>read/write</td>
<td>00000000001 (Null Message Code)</td>
</tr>
</tbody>
</table>

**Notes:**
1. This register returns the default values as the core currently does not support next page. This feature can be enabled on request.

### Register 8: Next Page Receive

![MDIO Register 8: Next Page Receive](X12808)

**Figure 2-18:** MDIO Register 8: Next Page Receive

### Table 2-27: Auto-Negotiation Next Page Receive (Register 8)

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>Attributes</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>8.15</td>
<td>Next Page</td>
<td>1 = Additional Next Page(s) will follow</td>
<td>read only</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = Last page</td>
<td></td>
<td></td>
</tr>
<tr>
<td>8.14</td>
<td>Acknowledge</td>
<td>Used by Auto-Negotiation function to indicate reception of a link partner’s base or next page</td>
<td>read only</td>
<td>0</td>
</tr>
<tr>
<td>8.13</td>
<td>Message Page</td>
<td>1 = Message Page</td>
<td>read only</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = Unformatted Page</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
### Table 2-27: Auto-Negotiation Next Page Receive (Register 8) (Cont’d)

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>Attributes</th>
<th>Default Value</th>
</tr>
</thead>
</table>
| 8.12   | Acknowledge 2                 | 1 = Comply with message  
|        |                               | 0 = Cannot comply with message                                              | read only  | 0             |
| 8.11   | Toggle                        | Value toggles between subsequent Next Pages                                  | read only  | 0             |
| 8.10:0 | Message / Unformatted Code    | Message Code Field or Unformatted Page Encoding as dictated by 8.13          | read only  | 000000000000  |

### Register 15: Extended Status

<table>
<thead>
<tr>
<th>Reg 15</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>0</td>
</tr>
</tbody>
</table>

**Figure 2-19:** MDIO Register 15: Extended Status Register

### Table 2-28: Extended Status Register (Register 15)

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>Attributes</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>15.15</td>
<td>1000BASE-X Full Duplex</td>
<td>Always returns a ‘1’ for this bit because 1000BASE-X Full Duplex is supported</td>
<td>returns 1</td>
<td>1</td>
</tr>
<tr>
<td>15.14</td>
<td>1000BASE-X Half Duplex</td>
<td>Always returns a ‘0’ for this bit because 1000BASE-X Half Duplex is not supported</td>
<td>returns 0</td>
<td>0</td>
</tr>
<tr>
<td>15.13</td>
<td>1000BASE-T Full Duplex</td>
<td>Always returns a ‘0’ for this bit because 1000BASE-T Full Duplex is not supported</td>
<td>returns 0</td>
<td>0</td>
</tr>
<tr>
<td>15.12</td>
<td>1000BASE-T Half Duplex</td>
<td>Always returns a ‘0’ for this bit because 1000BASE-T Half Duplex is not supported</td>
<td>returns 0</td>
<td>0</td>
</tr>
<tr>
<td>15:11:0</td>
<td>Reserved</td>
<td>Always return 0s</td>
<td>returns 0s</td>
<td>000000000000</td>
</tr>
</tbody>
</table>
Register 16: Vendor-Specific Auto-Negotiation Interrupt Control

Figure 2-20: MDIO Register 16: Vendor Specific Auto-Negotiation Interrupt Control

Table 2-29: Vendor Specific Register: Auto-Negotiation Interrupt Control Register (Register 16)

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>Attributes</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>16.15:2</td>
<td>Reserved</td>
<td>Always return 0s</td>
<td>returns 0s</td>
<td>00000000000000</td>
</tr>
</tbody>
</table>
| 16.1   | Interrupt Status   | 1 = Interrupt is asserted 
0 = Interrupt is not asserted 
If the interrupt is enabled, this bit is asserted on the completion of an Auto-Negotiation cycle; it is only cleared by writing '0' to this bit. 
If the Interrupt is disabled, the bit is set to '0.' 
**Note:** The an_interrupt port of the core is wired to this bit. | read/write | 0 |
| 16.0   | Interrupt Enable   | 1 = Interrupt enabled 
0 = Interrupt disabled | read/write | 1 |

1000BASE-X Standard Without the Optional Auto-Negotiation

It is not in the scope of this document to fully describe the 1000BASE-X PCS registers. See clauses 22 and 37 of the IEEE 802.3-2008 specification for further information.

Registers at undefined addresses are read-only and return 0s. The core can be reset three ways: reset, DCM_LOCKED and soft reset. All of these methods reset all the registers to the default values.

Table 2-30: MDIO Registers for 1000BASE-X without Auto-Negotiation

<table>
<thead>
<tr>
<th>Register Address</th>
<th>Register Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Control Register</td>
</tr>
<tr>
<td>1</td>
<td>Status Register</td>
</tr>
<tr>
<td>2,3</td>
<td>PHY Identifier</td>
</tr>
<tr>
<td>15</td>
<td>Extended Status Register</td>
</tr>
</tbody>
</table>
Register 0: Control Register

Table 2-31: Control Register (Register 0)

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>Attributes</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.15</td>
<td>Reset</td>
<td>1 = PCS/PMA reset&lt;br&gt;0 = Normal Operation</td>
<td>read/write self clearing</td>
<td>0</td>
</tr>
<tr>
<td>0.14</td>
<td>Loopback</td>
<td>1 = Enable Loopback Mode&lt;br&gt;0 = Disable Loopback Mode&lt;br&gt;When used with a device-specific transceiver, the core is placed in internal loopback mode. With the TBI version, Bit 1 is connected to ewrap. When set to ‘1’ indicates to the external PMA module to enter loopback mode. See Loopback.</td>
<td>read/write</td>
<td>0</td>
</tr>
<tr>
<td>0.13</td>
<td>Speed Selection (LSB)</td>
<td>Always returns a 0 for this bit. Together with bit 0.6, speed selection of 1000 Mb/s is identified.</td>
<td>returns 0</td>
<td>0</td>
</tr>
<tr>
<td>0.12</td>
<td>Auto-Negotiation Enable</td>
<td>Ignore this bit because Auto-Negotiation is not included.</td>
<td>read/write</td>
<td>1</td>
</tr>
<tr>
<td>0.11</td>
<td>Power Down</td>
<td>1 = Power down&lt;br&gt;0 = Normal operation&lt;br&gt;With the PMA option, when set to ‘1’ the device-specific transceiver is placed in a low-power state. This bit requires a reset (see bit 0.15) to clear.&lt;br&gt;With the TBI version this register bit has no effect.</td>
<td>read/write</td>
<td>0</td>
</tr>
<tr>
<td>0.10</td>
<td>Isolate</td>
<td>1 = Electrically Isolate PHY from GMII&lt;br&gt;0 = Normal operation</td>
<td>read/write</td>
<td>1</td>
</tr>
<tr>
<td>0.9</td>
<td>Restart Auto-Negotiation</td>
<td>Ignore this bit because Auto-Negotiation is not included.</td>
<td>read/write</td>
<td>0</td>
</tr>
</tbody>
</table>
Table 2-31: Control Register (Register 0) (Cont’d)

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>Attributes</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.8</td>
<td>Duplex Mode</td>
<td>Always returns a ‘1’ for this bit to signal Full-Duplex Mode.</td>
<td>returns 1</td>
<td>1</td>
</tr>
<tr>
<td>0.7</td>
<td>Collision Test</td>
<td>Always returns a ‘0’ for this bit to disable COL test.</td>
<td>returns 0</td>
<td>0</td>
</tr>
<tr>
<td>0.6</td>
<td>Speed Selection (MSB)</td>
<td>Always returns a ‘1’ for this bit. Together with bit 0.13, speed selection of 1000 Mb/s is identified</td>
<td>returns 1</td>
<td>1</td>
</tr>
<tr>
<td>0.5</td>
<td>Unidirectional Enable</td>
<td>Enables transmit irrespective of receive. Unidirectional feature is enabled automatically when this bit is set because optional Auto-Negotiation is not present.</td>
<td>read/ write</td>
<td>0</td>
</tr>
<tr>
<td>0.4:0</td>
<td>Reserved</td>
<td>Always return 0s , writes ignored.</td>
<td>returns 0s</td>
<td>00000</td>
</tr>
</tbody>
</table>

Register 1: Status Register

Figure 2-22: MDIO Register 1: Status Register

Table 2-32: Status Register (Register 1)

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>Attributes</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.15</td>
<td>100BASE-T4</td>
<td>Always returns a ‘0’ for this bit because 100BASE-T4 is not supported</td>
<td>returns 0</td>
<td>0</td>
</tr>
<tr>
<td>1.14</td>
<td>100BASE-X Full Duplex</td>
<td>Always returns a ‘0’ for this bit because 100BASE-X Full Duplex is not supported</td>
<td>returns 0</td>
<td>0</td>
</tr>
<tr>
<td>1.13</td>
<td>100BASE-X Half Duplex</td>
<td>Always returns a ‘0’ for this bit because 100BASE-X Half Duplex is not supported</td>
<td>returns 0</td>
<td>0</td>
</tr>
<tr>
<td>1.12</td>
<td>10 Mb/s Full Duplex</td>
<td>Always returns a ‘0’ for this bit because 10 Mb/s Full Duplex is not supported</td>
<td>returns 0</td>
<td>0</td>
</tr>
</tbody>
</table>
Table 2-32: Status Register (Register 1) (Cont’d)

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>Attributes</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.11</td>
<td>10 Mb/s Half Duplex</td>
<td>Always returns a ‘0’ for this bit because 10 Mb/ s Half Duplex is not supported</td>
<td>returns 0</td>
<td>0</td>
</tr>
<tr>
<td>1.10</td>
<td>100BASE-T2 Full Duplex</td>
<td>Always returns a ‘0’ for this bit because 100BASE-T2 Full Duplex is not supported</td>
<td>returns 0</td>
<td>0</td>
</tr>
<tr>
<td>1.9</td>
<td>100BASE-T2 Half Duplex</td>
<td>Always returns a ‘0’ for this bit because 100BASE-T2 Half Duplex is not supported</td>
<td>returns 0</td>
<td>0</td>
</tr>
<tr>
<td>1.8</td>
<td>Extended Status</td>
<td>Always returns a ‘1’ for this bit to indicate the presence of the Extended Register</td>
<td>returns 1</td>
<td>1</td>
</tr>
<tr>
<td>1.7</td>
<td>Unidirectional Ability</td>
<td>Always returns 1, writes ignored</td>
<td>returns 1</td>
<td>1</td>
</tr>
<tr>
<td>1.6</td>
<td>MF Preamble Suppression</td>
<td>Always returns a ‘1’ for this bit to indicate that Management Frame Preamble Suppression is supported</td>
<td>returns 1</td>
<td>1</td>
</tr>
<tr>
<td>1.5</td>
<td>Auto-Negotiation Complete</td>
<td>Ignore this bit because Auto-Negotiation is not included.</td>
<td>returns 1</td>
<td>1</td>
</tr>
<tr>
<td>1.4</td>
<td>Remote Fault</td>
<td>Always returns a ‘0’ for this bit because Auto-Negotiation is not included.</td>
<td>returns 0</td>
<td>0</td>
</tr>
<tr>
<td>1.3</td>
<td>Auto-Negotiation Ability</td>
<td>Ignore this bit because Auto-Negotiation is not included.</td>
<td>returns 0</td>
<td>0</td>
</tr>
</tbody>
</table>
| 1.2    | Link Status                   | 1 = Link is up  
0 = Link is down  
Latches ‘0’ if Link Status goes down. Clears to current Link Status on read.  
See the following Link Status section for further details. | read only self clearing on read | 0             |
| 1.1    | Jabber Detect                 | Always returns a ‘0’ for this bit because Jabber Detect is not supported    | returns 0  | 0             |
| 1.0    | Extended Capability           | Always returns a ‘0’ for this bit because no extended register set is supported | returns 0  | 0             |

**Link Status**

When high, the link is valid and has remained valid after this register was last read; synchronization of the link has been obtained.

When low, either:

- A valid link has not been established; link synchronization has failed.

   OR
Link synchronization was lost at some point after this register was previously read. However, the current link status might be good. Therefore read this register a second time to get confirmation of the current link status.

**Registers 2 and 3: Phy Identifier**

![Figure 2-23: MDIO Registers 2 and 3: PHY Identifier](image)

**Table 2-33: PHY Identifier (Registers 2 and 3)**

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>Attributes</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>2.15:0</td>
<td>Organizationally Unique Identifier</td>
<td>Always return 0s</td>
<td>returns 0s</td>
<td>00000000000000000</td>
</tr>
<tr>
<td>3.15:10</td>
<td>Organizationally Unique Identifier</td>
<td>Always return 0s</td>
<td>returns 0s</td>
<td>00000000000000000</td>
</tr>
<tr>
<td>3.9:4</td>
<td>Manufacturer model number</td>
<td>Always return 0s</td>
<td>returns 0s</td>
<td>00000000000000000</td>
</tr>
<tr>
<td>3.3:0</td>
<td>Revision Number</td>
<td>Always return 0s</td>
<td>returns 0s</td>
<td>00000000000000000</td>
</tr>
</tbody>
</table>
Register 15: Extended Status

Table 2-34: Extended Status (Register 15)

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>Attributes</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>15.15</td>
<td>1000BASE-X Full Duplex</td>
<td>Always returns a ‘1’ because 1000BASE-X Full Duplex is supported</td>
<td>returns 1</td>
<td>1</td>
</tr>
<tr>
<td>15.14</td>
<td>1000BASE-X Half Duplex</td>
<td>Always returns a ‘0’ because 1000BASE-X Half Duplex is not supported</td>
<td>returns 0</td>
<td>0</td>
</tr>
<tr>
<td>15.13</td>
<td>1000BASE-T Full Duplex</td>
<td>Always returns a ‘0’ because 1000BASE-T Full Duplex is not supported</td>
<td>returns 0</td>
<td>0</td>
</tr>
<tr>
<td>15.12</td>
<td>1000BASE-T Half Duplex</td>
<td>Always returns a ‘0’ because 1000BASE-T Half Duplex is not supported</td>
<td>returns 0</td>
<td>0</td>
</tr>
<tr>
<td>15:11:0</td>
<td>Reserved</td>
<td>Always return 0s</td>
<td>returns 0s</td>
<td>000000000000</td>
</tr>
</tbody>
</table>

SGMII Standard Using the Optional Auto-Negotiation

The registers provided for SGMII operation in this core are adaptations of those defined in clauses 22 and 37 of the IEEE 802.3-2008 specification. In an SGMII implementation, two different types of links exist. They are the SGMII link between the MAC and PHY (SGMII link) and the link across the Ethernet Medium itself (Medium). See Figure 9-2.

Information regarding the state of both of these links is contained within the following registers. Where applicable, the abbreviations SGMII link and Medium are used in the register descriptions. Registers at undefined addresses are read-only and return 0s. The core can be reset three ways: reset, DCM_LOCKED and soft reset. All of these methods reset all the registers to the default values.
### Table 2-35: MDIO Registers for SGMII with Auto-Negotiation

<table>
<thead>
<tr>
<th>Register Address</th>
<th>Register Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>SGMII Control Register</td>
</tr>
<tr>
<td>1</td>
<td>SGMII Status Register</td>
</tr>
<tr>
<td>2,3</td>
<td>PHY Identifier</td>
</tr>
<tr>
<td>4</td>
<td>SGMII Auto-Negotiation Advertisement Register</td>
</tr>
<tr>
<td>5</td>
<td>SGMII Auto-Negotiation Link Partner Ability Base Register</td>
</tr>
<tr>
<td>6</td>
<td>SGMII Auto-Negotiation Expansion Register</td>
</tr>
<tr>
<td>7</td>
<td>SGMII Auto-Negotiation Next Page Transmit Register</td>
</tr>
<tr>
<td>8</td>
<td>SGMII Auto-Negotiation Next Page Receive Register</td>
</tr>
<tr>
<td>15</td>
<td>SGMII Extended Status Register</td>
</tr>
<tr>
<td>16</td>
<td>SGMII Vendor Specific: Auto-Negotiation Interrupt Control</td>
</tr>
</tbody>
</table>

#### Register 0: SGMII Control

![MDIO Register 0: SGMII Control](image)

*Figure 2-25: MDIO Register 0: SGMII Control*
## Table 2-36: SGMII Control (Register 0)

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>Attributes</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.15</td>
<td>Reset</td>
<td>1 = Core Reset 0 = Normal Operation</td>
<td>read/write self clearing</td>
<td>0</td>
</tr>
<tr>
<td>0.14</td>
<td>Loopback</td>
<td>1 = Enable Loopback Mode 0 = Disable Loopback Mode When used with a device-specific transceiver, the core is placed in internal loopback mode. With the TBI version, Bit 1 is connected to ewrap. When set to ‘1’ indicates to the external PMA module to enter loopback mode. See Loopback.</td>
<td>read/write</td>
<td>0</td>
</tr>
<tr>
<td>0.13</td>
<td>Speed Selection (LSB)</td>
<td>Always returns a ‘0’ for this bit. Together with bit 0.6, speed selection of 1000 Mb/s is identified</td>
<td>returns 0</td>
<td>0</td>
</tr>
<tr>
<td>0.12</td>
<td>Auto-Negotiation Enable</td>
<td>1 = Enable SGMII Auto-Negotiation Process 0 = Disable SGMII Auto-Negotiation Process</td>
<td>read/write</td>
<td>1</td>
</tr>
<tr>
<td>0.11</td>
<td>Power Down</td>
<td>1 = Power down 0 = Normal operation With the PMA option, when set to ‘1’ the device-specific transceiver is placed in a low-power state. This bit requires a reset (see bit 0.15) to clear. With the TBI version this register bit has no effect.</td>
<td>read/write</td>
<td>0</td>
</tr>
<tr>
<td>0.10</td>
<td>Isolate</td>
<td>1 = Electrically Isolate SGMII logic from GMII 0 = Normal operation</td>
<td>read/write</td>
<td>1</td>
</tr>
<tr>
<td>0.9</td>
<td>Restart Auto-Negotiation</td>
<td>1 = Restart Auto-Negotiation Process across SGMII link 0 = Normal Operation</td>
<td>read/write self clearing</td>
<td>0</td>
</tr>
<tr>
<td>0.8</td>
<td>Duplex Mode</td>
<td>Always returns a ‘1’ for this bit to signal Full-Duplex Mode</td>
<td>returns 1</td>
<td>1</td>
</tr>
<tr>
<td>0.7</td>
<td>Collision Test</td>
<td>Always returns a ‘0’ for this bit to disable COL test</td>
<td>returns 0</td>
<td>0</td>
</tr>
<tr>
<td>0.6</td>
<td>Speed Selection (MSB)</td>
<td>Always returns a ‘1’ for this bit. Together with bit 0.13, speed selection of 1000 Mb/s is identified</td>
<td>returns 1</td>
<td>1</td>
</tr>
</tbody>
</table>
Table 2-36: SGMII Control (Register 0) (Cont’d)

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>Attributes</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.5</td>
<td>Unidirectional Enable</td>
<td>Enable transmit regardless of whether a valid link has been established. This feature is only possible if Auto-Negotiation Enable bit 0.12 is disabled.</td>
<td>read/ write</td>
<td>0</td>
</tr>
<tr>
<td>0:4:0</td>
<td>Reserved</td>
<td>Always return 0s , writes ignored</td>
<td>returns 0s</td>
<td>00000</td>
</tr>
</tbody>
</table>

Register 1: SGMII Status

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>Attributes</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.15</td>
<td>100BASE-T4</td>
<td>Always returns a ‘0’ for this bit because 100BASE-T4 is not supported</td>
<td>returns 0</td>
<td>0</td>
</tr>
<tr>
<td>1.14</td>
<td>100BASE-X Full Duplex</td>
<td>Always returns a ‘0’ for this bit because 100BASE-X Full Duplex is not supported</td>
<td>returns 0</td>
<td>0</td>
</tr>
<tr>
<td>1.13</td>
<td>100BASE-X Half Duplex</td>
<td>Always returns a ‘0’ for this bit because 100BASE-X Half Duplex is not supported</td>
<td>returns 0</td>
<td>0</td>
</tr>
<tr>
<td>1.12</td>
<td>10Mb/s Full Duplex</td>
<td>Always returns a ‘0’ for this bit because 10Mb/s Full Duplex is not supported</td>
<td>returns 0</td>
<td>0</td>
</tr>
<tr>
<td>1.11</td>
<td>10Mb/s Half Duplex</td>
<td>Always returns a ‘0’ for this bit because 10Mb/s Half Duplex is not supported</td>
<td>returns 0</td>
<td>0</td>
</tr>
<tr>
<td>1.10</td>
<td>100BASE-T2 Full Duplex</td>
<td>Always returns a ‘0’ for this bit because 100BASE-T2 Full Duplex is not supported</td>
<td>returns 0</td>
<td>0</td>
</tr>
<tr>
<td>1.9</td>
<td>100BASE-T2 Half Duplex</td>
<td>Always returns a ‘0’ for this bit because 100BASE-T2 Half Duplex is not supported</td>
<td>returns 0</td>
<td>0</td>
</tr>
</tbody>
</table>
Table 2-37: SGMII Status (Register 1) (Cont’d)

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>Attributes</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.8</td>
<td>Extended Status</td>
<td>Always returns a ‘1’ for this bit to indicate the presence of the Extended Register (Register 15)</td>
<td>returns 1</td>
<td>1</td>
</tr>
<tr>
<td>1.7</td>
<td>Unidirectional Ability</td>
<td>Always returns ‘1,’ writes ignored</td>
<td>returns 1</td>
<td>1</td>
</tr>
<tr>
<td>1.6</td>
<td>MF Preamble Suppression</td>
<td>Always returns a ‘1’ for this bit to indicate that Management Frame Preamble Suppression is supported</td>
<td>returns 1</td>
<td>1</td>
</tr>
<tr>
<td>1.5</td>
<td>Auto-Negotiation Complete</td>
<td>1 = Auto-Negotiation process completed across SGMII link</td>
<td>read only</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = Auto-Negotiation process not completed across SGMII link</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1.4</td>
<td>Remote Fault</td>
<td>1 = A fault on the Medium has been detected</td>
<td>read only self clearing on read</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = No fault of the Medium has been detected</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1.3</td>
<td>Auto-Negotiation Ability</td>
<td>Always returns a ‘1’ for this bit to indicate that the SGMII core is capable of Auto-Negotiation</td>
<td>returns 1</td>
<td>1</td>
</tr>
<tr>
<td>1.2</td>
<td>SGMII Link Status</td>
<td>1 = SGMII Link is up</td>
<td>read only self clearing on read</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = SGMII Link is down</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Latches ‘0’ if SGMII Link Status goes down.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Clears to current SGMII Link Status on read.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>See the following Link Status section for further details.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1.1</td>
<td>Jabber Detect</td>
<td>Always returns a ‘0’ for this bit because Jabber Detect is not supported</td>
<td>returns 0</td>
<td>0</td>
</tr>
<tr>
<td>1.0</td>
<td>Extended Capability</td>
<td>Always returns a ‘0’ for this bit because no extended register set is supported</td>
<td>returns 0</td>
<td>0</td>
</tr>
</tbody>
</table>

**Link Status**

When high, the link is valid and has remained valid after this register was last read: synchronization of the link has been obtained and Auto-Negotiation (if enabled) has completed.

When low, either:

- A valid link has not been established; link synchronization has failed or Auto-Negotiation (if enabled) has failed to complete.

OR
• Link synchronization was lost at some point when the register was previously read. However, the current link status might be good. Therefore read this register a second time to get confirmation of the current link status.

Regardless of whether Auto-Negotiation is enabled or disabled, there can be some delay to the deassertion of Link Status following the loss of synchronization of a previously successful link. This is due to the Auto-Negotiation state machine which requires that synchronization is lost for an entire link timer duration before changing state. For more information, see the 802.3 specification (the `an_sync_status` variable).

**Registers 2 and 3: PHY Identifier**

![Diagram of MDIO Registers 2 and 3: PHY Identifier](image)

**Figure 2-27:** MDIO Registers 2 and 3: PHY Identifier

**Table 2-38:** PHY Identifier (Registers 2 and 3)

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>Attributes</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>2.15:0</td>
<td>Organizationally Unique Identifier</td>
<td>Always return 0s</td>
<td>returns 0s</td>
<td>0000000000000000</td>
</tr>
<tr>
<td>3.15:10</td>
<td>Organizationally Unique Identifier</td>
<td>Always return 0s</td>
<td>returns 0s</td>
<td>0000000000</td>
</tr>
<tr>
<td>3.9:4</td>
<td>Manufacturer model number</td>
<td>Always return 0s</td>
<td>returns 0s</td>
<td>00000000</td>
</tr>
<tr>
<td>3.3:0</td>
<td>Revision Number</td>
<td>Always return 0s</td>
<td>returns 0s</td>
<td>0000</td>
</tr>
</tbody>
</table>
Register 4: SGMII Auto-Negotiation Advertisement

**MAC Mode of Operation**

![Figure 2-28: MDIO Register 4: SGMII Auto-Negotiation Advertisement](image)

**Table 2-39: SGMII Auto-Negotiation Advertisement (Register 4)**

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>Attributes</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>4.15:0</td>
<td>All bits</td>
<td>SGMII defined value sent from the MAC to the PHY</td>
<td>read only</td>
<td>0100000000000001</td>
</tr>
</tbody>
</table>

**PHY Mode of Operation**

![Figure 2-29: MDIO Register 4: SGMII Auto-Negotiation Advertisement](image)

**Table 2-40: SGMII Auto-Negotiation Advertisement in PHY Mode (Register 4)**

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>Attributes</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>4.15</td>
<td>PHY Link Status</td>
<td>This refers to the link status of the PHY with its link partner across the Medium. 1 = Link Up 0 = Link Down</td>
<td>read/write</td>
<td>0</td>
</tr>
<tr>
<td>4.14</td>
<td>Acknowledge</td>
<td>Used by Auto-Negotiation function to indicate reception of a link partner’s base or next page</td>
<td>read/write</td>
<td>0</td>
</tr>
<tr>
<td>4.13</td>
<td>Reserved</td>
<td>Always returns ‘0,’ writes ignored</td>
<td>returns 0</td>
<td>0</td>
</tr>
</tbody>
</table>
Register 5: SGMII Auto-Negotiation Link Partner Ability

The Auto-Negotiation Ability Base Register (Register 5) contains information related to the status of the link between the PHY and its physical link partner across the Medium.

Table 2-41: SGMII Auto-Negotiation Link Partner Ability Base (Register 5)

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>Attributes</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>5.15</td>
<td>PHY Link Status</td>
<td>This refers to the link status of the PHY with its link partner across the Medium.</td>
<td>read only</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1 = Link Up</td>
<td></td>
<td></td>
</tr>
<tr>
<td>5.14</td>
<td>Acknowledge</td>
<td>Used by Auto-Negotiation function to indicate reception of a link partner’s base or next page</td>
<td>read only</td>
<td>0</td>
</tr>
<tr>
<td>5.13</td>
<td>Reserved</td>
<td>Always returns ‘0,’ writes ignored</td>
<td>returns 0</td>
<td>0</td>
</tr>
<tr>
<td>5.12</td>
<td>Duplex Mode</td>
<td>1= Full Duplex</td>
<td>read only</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = Half Duplex</td>
<td></td>
<td></td>
</tr>
<tr>
<td>5.11:10</td>
<td>Speed</td>
<td>11 = Reserved</td>
<td>read only</td>
<td>00</td>
</tr>
<tr>
<td></td>
<td></td>
<td>10 = 1 Gb/s</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>01 = 100 Mb/s</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>00 = 10 Mb/s</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Table 2-41: SGMII Auto-Negotiation Link Partner Ability Base (Register 5) (Cont’d)

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>Attributes</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>5.9:1</td>
<td>Reserved</td>
<td>Always return 0s</td>
<td>returns 0s</td>
<td>0000000000</td>
</tr>
<tr>
<td>5:0</td>
<td>Reserved</td>
<td>Always returns ‘1’</td>
<td>returns 1</td>
<td>1</td>
</tr>
</tbody>
</table>

Register 6: SGMII Auto-Negotiation Expansion

Figure 2-31: MDIO Register 6: SGMII Auto-Negotiation Expansion

Table 2-42: SGMII Auto-Negotiation Expansion (Register 6)

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>Attributes</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>6.15:3</td>
<td>Reserved</td>
<td>Always return 0s</td>
<td>returns 0s</td>
<td>00000000000000</td>
</tr>
<tr>
<td>6.2</td>
<td>Next Page Able</td>
<td>This bit is ignored as the core currently does not support next page. This feature can be enabled on request.</td>
<td>returns 1</td>
<td>1</td>
</tr>
<tr>
<td>6.1</td>
<td>Page Received</td>
<td>1 = A new page has been received 0 = A new page has not been received</td>
<td>read only self clearing on read</td>
<td>0</td>
</tr>
<tr>
<td>6.0</td>
<td>Reserved</td>
<td>Always return 0s</td>
<td>returns 0s</td>
<td>00000000</td>
</tr>
</tbody>
</table>
Register 7: SGMII Auto-Negotiation Next Page Transmit

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>Attributes</th>
<th>Default Value(1)</th>
</tr>
</thead>
<tbody>
<tr>
<td>7.15</td>
<td>Next Page</td>
<td>1 = Additional Next Page(s) will follow</td>
<td>read/write</td>
<td>0</td>
</tr>
<tr>
<td>0 = Last page</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>7.14</td>
<td>Reserved</td>
<td>Always returns ‘0’</td>
<td>returns 0</td>
<td>0</td>
</tr>
<tr>
<td>7.13</td>
<td>Message Page</td>
<td>1 = Message Page</td>
<td>read/write</td>
<td>1</td>
</tr>
<tr>
<td>0 = Unformatted Page</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>7.12</td>
<td>Acknowledge 2</td>
<td>1 = Comply with message</td>
<td>read/write</td>
<td>0</td>
</tr>
<tr>
<td>0 = Cannot comply with message</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>7.11</td>
<td>Toggle</td>
<td>Value toggles between subsequent Next Pages</td>
<td>read only</td>
<td>0</td>
</tr>
<tr>
<td>7.10:0</td>
<td>Message / Unformatted Code Field</td>
<td>Message Code Field or Unformatted Page Encoding as dictated by 7.13</td>
<td>read/write</td>
<td>000000000001 (Null Message Code)</td>
</tr>
</tbody>
</table>

**Notes:**
1. This register returns the default values because the core does not support next page. The feature can be enabled, if requested.

Register 8: SGMII Next Page Receive

---

1000BASE-X PCS/PMA or SGMII v11.4 www.xilinx.com 78
PG047 October 16, 2012
### Table 2-44: SGMII Auto-Negotiation Next Page Receive (Register 8)

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>Attributes</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>8.15</td>
<td>Next Page</td>
<td>1 = Additional Next Page(s) will follow 0 = Last page</td>
<td>read only</td>
<td>0</td>
</tr>
<tr>
<td>8.14</td>
<td>Acknowledge</td>
<td>Used by Auto-Negotiation function to indicate reception of a link partner’s base or next page</td>
<td>read only</td>
<td>0</td>
</tr>
<tr>
<td>8.13</td>
<td>Message Page</td>
<td>1 = Message Page 0 = Unformatted Page</td>
<td>read only</td>
<td>0</td>
</tr>
<tr>
<td>8.12</td>
<td>Acknowledge 2</td>
<td>1 = Comply with message 0 = Cannot comply with message</td>
<td>read only</td>
<td>0</td>
</tr>
<tr>
<td>8.11</td>
<td>Toggle</td>
<td>Value toggles between subsequent Next Pages</td>
<td>read only</td>
<td>0</td>
</tr>
<tr>
<td>8.10:0</td>
<td>Message / Unformatted Code Field</td>
<td>Message Code Field or Unformatted Page Encoding as dictated by 8.13</td>
<td>read only</td>
<td>00000000000</td>
</tr>
</tbody>
</table>

### Register 15: SGMII Extended Status

![MDIO Register 15: SGMII Extended Status](image)

### Table 2-45: SGMII Extended Status Register (Register 15)

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>Attributes</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>15.15</td>
<td>1000BASE-X Full Duplex</td>
<td>Always returns a '1' for this bit because 1000BASE-X Full Duplex is supported</td>
<td>returns 1</td>
<td>1</td>
</tr>
<tr>
<td>15.14</td>
<td>1000BASE-X Half Duplex</td>
<td>Always returns a '0' for this bit because 1000BASE-X Half Duplex is not supported</td>
<td>returns 0</td>
<td>0</td>
</tr>
<tr>
<td>15.13</td>
<td>1000BASE-T Full Duplex</td>
<td>Always returns a '0' for this bit because 1000BASE-T Full Duplex is not supported</td>
<td>returns 0</td>
<td>0</td>
</tr>
</tbody>
</table>
Chapter 2: Product Specification

Table 2-45: SGMII Extended Status Register (Register 15)

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>Attributes</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>15.12</td>
<td>1000BASE-T Half Duplex</td>
<td>Always returns a ‘0’ for this bit because 1000BASE-T Half Duplex is not supported</td>
<td>returns 0</td>
<td>0</td>
</tr>
<tr>
<td>15:11:0</td>
<td>Reserved</td>
<td>Always return 0s</td>
<td>returns 0s</td>
<td>000000000000</td>
</tr>
</tbody>
</table>

Register 16: SGMII Auto-Negotiation Interrupt Control

![Register 16: SGMII Auto-Negotiation Interrupt Control](image)

Table 2-46: SGMII Auto-Negotiation Interrupt Control (Register 16)

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>Attributes</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>16.15:2</td>
<td>Reserved</td>
<td>Always return 0s</td>
<td>returns 0s</td>
<td>00000000000000</td>
</tr>
<tr>
<td>16.1</td>
<td>Interrupt Status</td>
<td>1 = Interrupt is asserted 0 = Interrupt is not asserted</td>
<td>read/write</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>If the interrupt is enabled, this bit is asserted on completion of an Auto-Negotiation cycle across the SGMII link; it is only cleared by writing '0' to this bit. If the Interrupt is disabled, the bit is set to '0.' The an_interrupt port of the core is wired to this bit.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16.0</td>
<td>Interrupt Enable</td>
<td>1 = Interrupt enabled 0 = Interrupt disabled</td>
<td>read/write</td>
<td>1</td>
</tr>
</tbody>
</table>
SGMII Standard without the Optional Auto-Negotiation

The registers provided for SGMII operation in this core are adaptations of those defined in clauses 22 and 37 of the IEEE 802.3-2008 specification. In an SGMII implementation, two different types of links exist. They are the SGMII link between the MAC and PHY (SGMII link) and the link across the Ethernet Medium itself (Medium). See Figure 9-2. Information about the state of the SGMII link is available in registers that follow.

The state of the link across the Ethernet Medium itself is not directly available when SGMII Auto-Negotiation is not present. For this reason, the status of the link and the results of the PHYs Auto-Negotiation (for example, Speed and Duplex mode) must be obtained directly from the management interface of connected PHY module. Registers at undefined addresses are read-only and return 0s.

The core can be reset three ways: reset, DCM_LOCKED and soft reset. All of these methods reset all the registers to the default values.

Table 2-47: MDIO Registers for SGMII with Auto-Negotiation

<table>
<thead>
<tr>
<th>Register Address</th>
<th>Register Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>SGMII Control Register</td>
</tr>
<tr>
<td>1</td>
<td>SGMII Status Register</td>
</tr>
<tr>
<td>2,3</td>
<td>PHY Identifier</td>
</tr>
<tr>
<td>4</td>
<td>SGMII Auto-Negotiation Advertisement Register</td>
</tr>
<tr>
<td>15</td>
<td>SGMII Extended Status Register</td>
</tr>
</tbody>
</table>

Register 0: SGMII Control

![Figure 2-36: MDIO Register 0: SGMII Control](image)
### Table 2-48: SGMII Control (Register 0)

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>Attributes</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.15</td>
<td>Reset</td>
<td>1 = Core Reset 0 = Normal Operation</td>
<td>read/write</td>
<td>0</td>
</tr>
<tr>
<td>0.14</td>
<td>Loopback</td>
<td>1 = Enable Loopback Mode 0 = Disable Loopback Mode When used with a device-specific transceiver, the core is placed in internal loopback mode. With the TBI version, Bit 1 is connected to ewrap. When set to ‘1’ indicates to the external PMA module to enter loopback mode. See Loopback.</td>
<td>read/write</td>
<td>0</td>
</tr>
<tr>
<td>0.13</td>
<td>Speed Selection (LSB)</td>
<td>Always returns a ‘0’ for this bit. Together with bit 0.6, speed selection of 1000 Mb/s is identified</td>
<td>returns 0</td>
<td>0</td>
</tr>
<tr>
<td>0.12</td>
<td>Auto-Negotiation Enable</td>
<td>1 = Enable SGMII Auto-Negotiation Process 0 = Disable SGMII Auto-Negotiation Process</td>
<td>read/write</td>
<td>1</td>
</tr>
<tr>
<td>0.11</td>
<td>Power Down</td>
<td>1 = Power down 0 = Normal operation With the PMA option, when set to ‘1’ the device-specific transceiver is placed in a low-power state. This bit requires a reset (see bit 0.15) to clear. With the TBI version this register bit has no effect.</td>
<td>read/write</td>
<td>0</td>
</tr>
<tr>
<td>0.10</td>
<td>Isolate</td>
<td>1 = Electrically Isolate SGMII logic from GMII 0 = Normal operation</td>
<td>read/write</td>
<td>1</td>
</tr>
<tr>
<td>0.9</td>
<td>Restart Auto-Negotiation</td>
<td>1 = Restart Auto-Negotiation Process across SGMII link 0 = Normal Operation</td>
<td>read/write</td>
<td>0</td>
</tr>
<tr>
<td>0.8</td>
<td>Duplex Mode</td>
<td>Always returns a ‘1’ for this bit to signal Full-Duplex Mode</td>
<td>returns 1</td>
<td>1</td>
</tr>
<tr>
<td>0.7</td>
<td>Collision Test</td>
<td>Always returns a ‘0’ for this bit to disable COL test</td>
<td>returns 0</td>
<td>0</td>
</tr>
<tr>
<td>0.6</td>
<td>Speed Selection (MSB)</td>
<td>Always returns a ‘1’ for this bit. Together with bit 0.13, speed selection of 1000 Mb/s is identified</td>
<td>returns 1</td>
<td>1</td>
</tr>
<tr>
<td>0.5</td>
<td>Unidirectional Enable</td>
<td>Enable transmit regardless of whether a valid link has been established</td>
<td>read/write</td>
<td>0</td>
</tr>
<tr>
<td>0.4:0</td>
<td>Reserved</td>
<td>Always return 0s , writes ignored</td>
<td>returns 0s</td>
<td>00000</td>
</tr>
</tbody>
</table>
Register 1: SGMII Status

Table 2-49: SGMII Status (Register 1)

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>Attributes</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.15</td>
<td>100BASE-T4</td>
<td>Always returns a '0' for this bit because 100BASE-T4 is not supported</td>
<td>returns 0</td>
<td>0</td>
</tr>
<tr>
<td>1.14</td>
<td>100BASE-X Full Duplex</td>
<td>Always returns a '0' for this bit because 100BASE-X Full Duplex is not supported</td>
<td>returns 0</td>
<td>0</td>
</tr>
<tr>
<td>1.13</td>
<td>100BASE-X Half Duplex</td>
<td>Always returns a '0' for this bit because 100BASE-X Half Duplex is not supported</td>
<td>returns 0</td>
<td>0</td>
</tr>
<tr>
<td>1.12</td>
<td>10 Mb/s Full Duplex</td>
<td>Always returns a '0' for this bit because 10 Mb/s Full Duplex is not supported</td>
<td>returns 0</td>
<td>0</td>
</tr>
<tr>
<td>1.11</td>
<td>10 Mb/s Half Duplex</td>
<td>Always returns a '0' for this bit because 10 Mb/s Half Duplex is not supported</td>
<td>returns 0</td>
<td>0</td>
</tr>
<tr>
<td>1.10</td>
<td>100BASE-T2 Full Duplex</td>
<td>Always returns a '0' for this bit because 100BASE-T2 Full Duplex is not supported</td>
<td>returns 0</td>
<td>0</td>
</tr>
<tr>
<td>1.9</td>
<td>100BASE-T2 Half Duplex</td>
<td>Always returns a '0' for this bit because 100BASE-T2 Half Duplex is not supported</td>
<td>returns 0</td>
<td>0</td>
</tr>
<tr>
<td>1.8</td>
<td>Extended Status</td>
<td>Always returns a '1' for this bit to indicate the presence of the Extended Register (Register 15)</td>
<td>returns 1</td>
<td>1</td>
</tr>
<tr>
<td>1.7</td>
<td>Unidirectional Ability</td>
<td>Always returns '1,' writes ignored</td>
<td>returns 1</td>
<td>1</td>
</tr>
<tr>
<td>1.6</td>
<td>MF Preamble Suppression</td>
<td>Always returns a '1' for this bit to indicate that Management Frame Preamble Suppression is supported</td>
<td>returns 1</td>
<td>1</td>
</tr>
<tr>
<td>1.5</td>
<td>Auto-Negotiation Complete</td>
<td>Ignore this bit because Auto-Negotiation is not included.</td>
<td>returns 1</td>
<td>0</td>
</tr>
</tbody>
</table>
Table 2-49: SGMII Status (Register 1) (Cont’d)

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>Attributes</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.4</td>
<td>Remote Fault</td>
<td>Ignore this bit because Auto-Negotiation is not included</td>
<td>returns 0</td>
<td>0</td>
</tr>
<tr>
<td>1.3</td>
<td>Auto-Negotiation Ability</td>
<td>Ignore this bit because Auto-Negotiation is not included</td>
<td>returns 0</td>
<td>0</td>
</tr>
</tbody>
</table>
| 1.2    | SGMII Link Status           | 1 = SGMII Link is up  
0 = SGMII Link is down  
Latches ‘0’ if SGMII Link Status goes down.  
Clears to current SGMII Link Status on read.  
See the following Link Status section for further details. | read only self-clearing on read | 0             |
| 1.1    | Jabber Detect               | Always returns a ‘0’ for this bit because Jabber Detect is not supported    | returns 0                  | 0             |
| 1.0    | Extended Capability         | Always returns a ‘0’ for this bit because no extended register set is supported | returns 0                  | 0             |

**Link Status**

When high, the link is valid and has remained valid after this register was last read; synchronization of the link has been obtained.

When low, either:

- A valid link has not been established; link synchronization has failed.

  OR

- Link synchronization was lost at some point when this register was previously read. However, the current link status might be good. Therefore read this register a second time to get confirmation of the current link status.
Chapter 2: Product Specification

Registers 2 and 3: PHY Identifier

![Figure 2-38: MDIO Registers 2 and 3: PHY Identifier](image)

Table 2-50: PHY Identifier (Registers 2 and 3)

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>Attributes</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>2.15:0</td>
<td>Organizationally Unique Identifier</td>
<td>Always return 0s</td>
<td>returns 0s</td>
<td>00000000000000000000000000000000</td>
</tr>
<tr>
<td>3.15:10</td>
<td>Organizationally Unique Identifier</td>
<td>Always return 0s</td>
<td>returns 0s</td>
<td>0000000000000000</td>
</tr>
<tr>
<td>3.9:4</td>
<td>Manufacturer model number</td>
<td>Always return 0s</td>
<td>returns 0s</td>
<td>0000000000000000</td>
</tr>
<tr>
<td>3.3:0</td>
<td>Revision Number</td>
<td>Always return 0s</td>
<td>returns 0s</td>
<td>0000000000000000</td>
</tr>
</tbody>
</table>

Register 4: SGMII Auto-Negotiation Advertisement

![Figure 2-39: MDIO Register 4: SGMII Auto-Negotiation Advertisement](image)

Table 2-51: SGMII Auto-Negotiation Advertisement (Register 4)

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>Attributes</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>4.15:0</td>
<td>All bits</td>
<td>Ignore this register because Auto-Negotiation is not included</td>
<td>read only</td>
<td>000000000000000000000000000000001</td>
</tr>
</tbody>
</table>
Table 2-52: SGMII Extended Status Register (Register 15)

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Name</th>
<th>Description</th>
<th>Attributes</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>15.15</td>
<td>1000BASE-X Full Duplex</td>
<td>Always returns a ‘1’ for this bit because 1000BASE-X Full Duplex is supported</td>
<td>returns 1</td>
<td>1</td>
</tr>
<tr>
<td>15.14</td>
<td>1000BASE-X Half Duplex</td>
<td>Always returns a ‘0’ for this bit because 1000BASE-X Half Duplex is not supported</td>
<td>returns 0</td>
<td>0</td>
</tr>
<tr>
<td>15.13</td>
<td>1000BASE-T Full Duplex</td>
<td>Always returns a ‘0’ for this bit because 1000BASE-T Full Duplex is not supported</td>
<td>returns 0</td>
<td>0</td>
</tr>
<tr>
<td>15.12</td>
<td>1000BASE-T Half Duplex</td>
<td>Always returns a ‘0’ for this bit because 1000BASE-T Half Duplex is not supported</td>
<td>returns 0</td>
<td>0</td>
</tr>
<tr>
<td>15:11:0</td>
<td>Reserved</td>
<td>Always return 0s</td>
<td>returns 0s</td>
<td>000000000000</td>
</tr>
</tbody>
</table>

Both 1000BASE-X and SGMII Standards

Table 2-53 describes Register 17, the vendor-specific Standard Selection Register. This register is only present when the core is generated with the capability to dynamically switch between 1000BASE-X and SGMII standards. The component name is used as the base name of the output files generated for the core. See Component Name.

When this register is configured to perform the 1000BASE-X standard, registers 0 to 16 should be interpreted as per 1000BASE-X Standard Using the Optional Auto-Negotiation or 1000BASE-X Standard Without the Optional Auto-Negotiation.

When this register is configured to perform the SGMII standard, registers 0 to 16 should be interpreted as per SGMII Standard Using the Optional Auto-Negotiation or 1000BASE-X Standard Without the Optional Auto-Negotiation. This register can be written to at any time. See Chapter 10, Dynamic Switching of 1000BASE-X and SGMII Standards for more information.
Register 17: Vendor-Specific Standard Selection Register

Additional signals are brought out of the core to program Register 0 independent of the MDIO Management Interface. These signals are bundled into the CONFIGURATION_VECTOR signal as defined in Table 2-54.
These signals can be changed by the user application at any time. The Clock Domain heading denotes the clock domain the configuration signal is registered in before use by the core. It is not necessary to drive the signal from this clock domain.

### Table 2-54: Optional Configuration and Status Vectors

<table>
<thead>
<tr>
<th>Signal</th>
<th>Direction</th>
<th>Clock Domain</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>configuration_vector[4:0]</td>
<td>Input</td>
<td>See note(^1)</td>
<td><strong>Bit[0]: Unidirectional Enable</strong>&lt;br&gt;When set to 1, Enable Transmit irrespective of state of RX (802.3ah). When set to 0, Normal operation.</td>
</tr>
</tbody>
</table>
|                      |           |              | **Bit[1]: Loopback Control**<br>• When used with a device-specific transceiver, the core is placed in internal loopback mode.  
|                      |           |              | • With the TBI version, Bit 1 is connected to ewrap. When set to ‘1,’ this indicates to the external PMA module to enter loopback mode. See [Loopback](#). |
|                      |           |              | **Bit[2]: Power Down**<br>• When a device-specific transceiver is used, a setting of ‘1’ places the device-specific transceiver in a low-power state. A reset must be applied to clear.  
|                      |           |              | • With the TBI version, this bit is unused. |
|                      |           |              | **Bit[3]: Isolate**<br>• When set to ‘1,’ the GMII should be electrically isolated.  
|                      |           |              | • When set to ‘0,’ normal operation is enabled. |
|                      |           |              | **Bit[4] Auto-Negotiation Enable**<br>• This signal is valid only if the AN module is enabled through the CORE Generator or Vivado IP catalog tool Graphical User Interface (GUI).  
|                      |           |              | • When set to 1, the signal enables the AN feature. When set to 0, AN is disabled. |

**Notes:**

1. Signals are synchronous to the internal 125 MHz reference clock of the core; this is `userclk2` when used with a device-specific transceiver; `gtx_clk` when used with TBI.
Designing with the Core

This chapter includes guidelines and additional information to make designing with the core easier.

General Design Guidelines

Following are some design guidelines.

Understand the Features and Interfaces Provided by the Core Netlist

Chapter 1, Overview introduces the features and interfaces that are present in the logic of the Ethernet 1000BASE-X PCS/PMA or SGMII netlist. This chapter assumes a working knowledge of the IEEE802.3-2008 Ethernet specification, in particular the Gigabit Ethernet 1000BASE-X sections: clauses 34 through to 37.

Customize and Generate the Core

ISE Design Tools

Generate the core with your desired options using the Xilinx CORE Generator™ tool, as described in Chapter 17, Customizing and Generating the Core.

Vivado Design Suite

Generate the core with your desired options using Xilinx Vivado™ IP catalog, as described in Chapter 14, Customizing and Generating the Core.

Examine the Example Design Provided with the Core

An HDL example design built around the core is provided through the CORE Generator tool and Vivado tools that allow for a demonstration of core functionality using either a simulation package or in hardware if placed on a suitable board.
Five different example designs are provided depending upon the core customization options that have been selected. See the example design description in the appropriate chapter:

- **Example Design for 1000BASE-X with Transceivers**
- **Example Designs for the Ten-Bit Interface (TBI)**
- **SGMII Example Design / Dynamic Switching Example Design with Ten-Bit Interface**
- **SGMII Example Design / Dynamic Switching Example Design Using a Transceiver**
- **SGMII over LVDS**

Before implementing the core in your application, examine the example design provided with the core to identify the steps that can be performed:

1. Edit the HDL top level of the example design file to change the clocking scheme, add or remove Input/Output Blocks (IOBs) as required, and replace the GMII IOB logic with user-specific application logic (for example, an Ethernet MAC).
2. Synthesize the entire design.
3. Implement the entire design. After implementation is complete you can also create a bitstream that can be downloaded to a Xilinx device.
4. Download the bitstream to a target device.

**Implement the Ethernet 1000BASE-X PCS/PMA or SGMII Core in Your Application**

Before implementing your application, examine the example design delivered with the core for information about the following:

- Instantiating the core from HDL
- Connecting the physical-side interface of the core (device-specific transceiver or TBI)
- Deriving the clock management logic

It is expected that the block level module from the example design will be instantiated directly into customer designs rather than the core netlist itself. The block level contains the core and a completed physical interface.
Write an HDL Application

After reviewing the example design delivered with the core, write an HDL application that uses single or multiple instances of the block level module for the Ethernet 1000BASE-X PCS/PMA or SGMII core. Client-side interfaces and operation of the core are described in Chapter 8, Using the Client-Side GMII Datapath. See the following information for additional details: using the Ethernet 1000BASE-X PCS/PMA or SGMII core in conjunction with the Tri-Mode Ethernet MAC core in Chapter 12, Interfacing to Other Cores.

Synthesize your Design and Create a Bitstream

Synthesize your entire design using the desired synthesis tool.

IMPORTANT: Care must be taken to constrain the design correctly; the constraints provided with the core should be used as the basis for your own. See the constraint chapters in either the Vivado Design Suite or ISE Design Suite sections as appropriate.

Simulate and Download your Design

After creating a bitstream that can be downloaded to a Xilinx device, simulate the entire design and download it to the desired device.

Know the Degree of Difficulty

An Ethernet 1000BASE-X PCS/PMA or SGMII core is challenging to implement in any technology and as such, all Ethernet 1000BASE-X PCS/PMA or SGMII core applications require careful attention to system performance requirements. Pipelining, logic mapping, placement constraints, and logic duplication are all methods that help boost system performance.

Keep it Registered

To simplify timing and to increase system performance in an FPGA design, keep all inputs and outputs registered between the user application and the core. All inputs and outputs from the user application should come from, or connect to, a flip-flop. While registering signals might not be possible for all paths, it simplifies timing analysis and makes it easier for the Xilinx tools to place and route the design.

Recognize Timing Critical Signals

The constraints provided with the example design for the core identifies the critical signals and the timing constraints that should be applied. See Chapter 15, Constraining the Core (Vivado tools) and Chapter 18, Constraining the Core (CORE Generator tool) for more information.
Use Supported Design Flows

The core is pre-synthesized and is delivered as an NGC netlist. The example implementation scripts provided currently uses ISE® v14.2 tools as the synthesis tool for the HDL example design delivered with the core. Other synthesis tools can be used for the user application logic. The core will always be unknown to the synthesis tool and should appear as a black box. Post synthesis, only ISE v14.2 tools are supported.

Make Only Allowed Modifications

The Ethernet 1000BASE-X PCS/PMA or SGMII core should not be modified. Modifications can have adverse effects on system timing and protocol compliance. Supported user configurations of the Ethernet 1000BASE-X PCS/PMA or SGMII core can only be made by selecting the options from within the CORE Generator or Vivado IP catalog tool when the core is generated. See Chapter 17, Customizing and Generating the Core for Core Generator tool and Chapter 14, Customizing and Generating the Core for Vivado Design Suite.

Clocking

For clocking frequencies for Vivado tools, see Clock Frequencies in Chapter 15 or Chapter 18, Constraining the Core for CORE Generator tool.

For clocking information on client interface in SGMII mode, see Clock Generation in Chapter 8.

For clocking information on Phy interface, see the following:

- For TBI Clocking, see Chapter 4, The Ten-Bit Interface.
- For 1000 Base-X, see Chapter 5, 1000BASE-X with Transceivers.
- For SGMII and Dynamic Switching, see Chapter 6, SGMII / Dynamic Standards Switching with Transceivers.
- For Asynchronous Oversampling over LVDS for V6 devices see Clocking Logic in SGMII Support Using Asynchronous Oversampling over Virtex-6 FPGA LVDS in Chapter 7.
- For System Synchronous SGMII over Virtex7/Kintex 7 LVDS, see Clocking Logic in Synchronous SGMII over Virtex7/Kintex 7 FPGA LVDS in Chapter 7.
Resets

Due to the number of clock domains in this IP core, the reset structure is not simple and involves several separate reset regions, with the number of regions being dependent upon the particular parameterization of the core.
Reset Structure for Ethernet 1000BASE-X PCS/PMA or SGMII core with Transceiver

Figure 3-1 shows the most common reset structure for the core connected to the serial or LVDS Transceiver. The grayed out region of the figure indicates the logic that is activated under certain conditions based on parameterization of the core.

![Diagram of reset structure for Ethernet 1000BASE-X PCS/PMA or SGMII core with Transceiver](attachment:reset_structure_diagram.png)

**Figure 3-1:** Reset Structure for Ethernet 1000BASE-X PCS/PMA or SGMII Core with Transceiver
Reset Structure for Ethernet 1000BASE-X PCS/PMA or SGMII core with TBI

Figure 3-2 shows the most common reset structure for the core with TBI. The grayed out region of the figure indicates the logic that is activated under certain conditions based on parameterization of the core.

![Diagram of reset structure](image-url)

**Figure 3-2:** Reset Structure for Ethernet 1000BASE-X PCS/PMA or SGMII core with TBI
Chapter 4

The Ten-Bit Interface

This chapter provides general guidelines for creating 1000BASE-X, SGMII or Dynamic Standards Switching designs using the Ten-Bit Interface (TBI).

This chapter is organized into the following main sections:

- **Ten-Bit-Interface Logic**

  This section provides an explanation of the TBI physical interface logic in all supported device families. This section is common to both 1000BASE-X and SGMII implementations.

- **Clock Sharing across Multiple Cores with TBI**

  Providing guidance for using several core instantiations; clock sharing should occur whenever possible to save device resources.

- **Example Designs for the Ten-Bit Interface (TBI)**

  Providing an introduction to the CORE Generator™ and Vivado™ IP catalog tools example design deliverables, this section is split into the following two sub-sections:

  - Example Design for 1000BASE-X with Ten-Bit Interface
  - SGMII Example Design / Dynamic Switching Example Design with Ten-Bit Interface

  This section also provides an overview of the demonstration test bench that is provided with the example designs.

Virtex®-6 devices support TBI at 2.5 V only. See the *Virtex-6 FPGA Data Sheet: DC and Switching Characteristics* for more information. Kintex™-7, Virtex-5, Virtex-4, Spartan®-6, and Spartan-3 devices support TBI at 3.3 V or lower.
Ten-Bit-Interface Logic

The example design delivered with the core is split between two hierarchical layers, as illustrated in both Figure 4-14 and Figure 4-16. The block level is designed so that it can be instantiated directly into customer designs and provides the following functionality:

- Instantiates the core from HDL
- Connects the physical-side interface of the core to device IOBs, creating an external TBI

The TBI logic implemented in the block level is illustrated in all the figures in this chapter.

Transmitter Logic

Figure 4-1 illustrates the use of the physical transmitter interface of the core to create an external TBI in a Virtex-5 device. The signal names and logic shown exactly match those delivered with the example design when TBI is chosen. If other families are chosen, equivalent primitives and logic specific to that family are automatically used in the example design.

Figure 4-1 shows that the output transmitter datapath signals are registered in device IOBs before driving them to the device pads. The logic required to forward the transmitter clock is also shown. The logic uses an IOB output Double-Data-Rate (DDR) register so that the clock signal produced incurs exactly the same delay as the data and control signals. This clock signal, pma_tx_clk, is inverted with respect to gtx_clk so that the rising edge of pma_tx_clk occurs in the center of the data valid window to maximize setup and hold times across the interface.
Chapter 4: The Ten-Bit Interface

Figure 4-1: Ten-Bit Interface Transmitter Logic
Receiver Logic

Figure 4-2 illustrates the input timing for the TBI interface as defined in IEEE802.3-2008 clause 36 (see also TBI Input Setup/Hold Timing for further information).

The important point is that the input TBI data bus, rx_code_group[9:0], is synchronous to two clock sources: pma_rx_clk0 and pma_rx_clk1. As defined by the standard, the TBI data should be sampled alternatively on the rising edge of pma_rx_clk0, then pma_rx_clk1. Minimum setup and hold constraints are specified and apply to both clock sources.

In the IEEE802.3-2008 specification, there is no exact requirement that pma_rx_clk0 and pma_rx_clk1 be exactly 180 degrees out of phase with each other, so the safest approach is to use both pma_rx_clk0 and pma_rx_clk1 clocks as the specification intends. This is at the expense of clocking resources.

However, the data sheet for a particular external SERDES device that connects to the TBI might well specify that this is the case; that pma_rx_clk0 and pma_rx_clk1 are exactly 180 degrees out of phase. If this is the case, the TBI receiver clock logic can be simplified by ignoring the pma_rx_clk1 clock altogether, and simply using both the rising and falling edges of pma_rx_clk0.

For this reason, the following sections describe two different alternatives methods for implementing the TBI receiver clock logic: one which uses both pma_rx_clk0 and pma_rx_clk1 clock, and a second which only uses pma_rx_clk0 (but both rising and falling edges). Select the method carefully by referring to the data sheet of the external SERDES.

The example designs provided with the core only provides one of these methods (which vary on a family-by-family basis). However, the example HDL design can easily be edited to convert to the alternative method.
Spartan-3, Spartan-3E and Spartan-3A Devices

Method 1: Using Both pma_rx_clk0 and pma_rx_clk1 (Provided by the Example Design)

This is the implementation provided by the example design for the Spartan-3 families. This uses the pma_rx_clk0 and pma_rx_clk1 clocks as intended by the TBI specification. Contrast this with Method 2 which can save on clock resources if the external SERDES devices guarantee that they provide pma_rx_clk0 and pma_rx_clk1 exactly 180 degrees out of phase with each other.

In this implementation, a DCM is used on both the pma_rx_clk0 and pma_rx_clk1 clock paths (see Figure 4-3). Phase shifting should then be applied to the DCM to fine-tune the setup and hold times at the TBI IOB input flip-flops. Fixed phase shift is applied to the DCM using constraints in the example UCF for the example design. See Ten-Bit Interface Constraints for more information.
Method 2: An Alternative Using Only pma_rx_clk0

In this implementation, the falling edge of pma_rx_clk0 is used instead of pma_rx_clk1 (see Figure 4-4).

The DCM is used on the pma_rx_clk0 clock path. Phase shifting should then be applied to the DCM to fine-tune the setup and hold times at the rx_code_group[9:0] IOB input flip-flops.

The clock derived from the DCM should be inverted, as illustrated, before routing it to the pma_rx_clk1 input of the core. This does not create a clock on local routing. Instead the tools then use local clock inversion directly at the clock input of the flip-flops that this clock is routed to.
**CAUTION!** This logic relies on pma_rx_clk0 and pma_rx_clk1 being exactly 180 degrees out of phase with each other because the falling edge of pma_rx_clk0 is used in place of pma_rx_clk1. See the data sheet for the attached SERDES to verify that this is the case.

**Virtex-4 Devices**

**Method 1: Using Only pma_rx_clk0 (Provided by the Example Design)**

![Component Diagram](image_url)

**Figure 4-5:** Ten-Bit Interface Receiver Logic - Virtex-4 Device (Example Design)

The Virtex-4 FPGA logic used by the example design delivered with the core is illustrated in Figure 4-5. This shows a Virtex-4 device IDDR primitive used with the DDR_CLK_EDGE attribute set to SAME_EDGE (see the Virtex-4 FPGA User Guide). This uses local inversion of pma_rx_clk0 within the IOB logic to receive the rx_code_group[9:0] data bus on both the rising and falling edges of pma_rx_clk0. The SAME_EDGE attribute causes the IDDR to output both Q1 and Q2 data on the rising edge of pma_rx_clk0.
CAUTION! This logic relies on pma_rx_clk0 and pma_rx_clk1 being exactly 180 degrees out of phase with each other because the falling edge of pma_rx_clk0 is used in place of pma_rx_clk1. See the data sheet for the attached SERDES to verify that this is the case.

The DCM is used on the pma_rx_clk0 clock path. Phase shifting should then be applied to the DCM to fine-tune the setup and hold times at the rx_code_group[9:0] IOB input flip-flops. Fixed phase shift is applied to the DCM using constraints in the example UCF for the example design. See Ten-Bit Interface Constraints for more information.

Method 2: An Alternative Using Both pma_rx_clk0 and pma_rx_clk1

Figure 4-6: Alternate Ten-Bit Interface Receiver Logic for Virtex-4 Devices
This logic from Method 1 relies on `pma_rx_clk0` and `pma_rx_clk1` being exactly 180 degrees out of phase with each other because the falling edge of `pma_rx_clk0` is used in place of `pma_rx_clk1`. See the data sheet for the attached SERDES to verify that this is the case. If not, then the logic of Figure 4-6 illustrates an alternative implementation where both `pma_rx_clk0` and `pma_rx_clk1` are used as intended. Each bit of `rx_code_group[9:0]` must be routed to two separate device pads.

In this implementation, a DCM is used on both the `pma_rx_clk0` and `pma_rx_clk1` clock paths (see Figure 4-6). Phase shifting should then be applied to the DCMs to fine-tune the setup and hold times at the TBI IOB input flip-flops.

**Virtex-5 Devices**

**Method 1: Using Only pma_rx_clk0 (Provided by the Example Design)**

*Figure 4-7: Ten-Bit Interface Receiver Logic - Virtex-5 Device (Example Design)*
Chapter 4: The Ten-Bit Interface

The Virtex-5 FPGA logic used by the example design delivered with the core is illustrated in Figure 4-7. This shows a Virtex-5 device IDDR primitive used with the DDR_CLK_EDGE attribute set to SAME_EDGE (see the Virtex-5 FPGA User Guide). This uses local inversion of pma_rx_clk0 within the IOB logic to receive the rx_code_group[9:0] data bus on both the rising and falling edges of pma_rx_clk0. The SAME_EDGE attribute causes the IDDR to output both Q1 and Q2 data on the rising edge of pma_rx_clk0.

For this reason, pma_rx_clk0 can be routed to both pma_rx_clk0 and pma_rx_clk1 clock inputs of the core as illustrated.

**CAUTION!** This logic relies on pma_rx_clk0 and pma_rx_clk1 being exactly 180 degrees out of phase with each other because the falling edge of pma_rx_clk0 is used in place of pma_rx_clk1. See the data sheet for the attached SERDES to verify that this is the case.

Setup and Hold is achieved using a combination of IODELAY elements on the data, and using BUFIO and BUFR regional clock routing for the pma_rx_clk0 input clock, as illustrated in Figure 4-7.

This design provides a simpler solution than the DCM logic required for Virtex-4 devices (see Figure 4-5). It has therefore been chosen as the example design from version 10.1 of the core onwards. However, the Virtex-4 FPGA approach could alternatively be adopted.

In the Figure 4-7 implementation, a BUFIO is used to provide the lowest form of clock routing delay from input clock to input rx_code_group[9:0] signal sampling at the device IOBs. However, this creates placement constraints; a BUFIO capable clock input pin must be selected for pma_rx_clk0, and all rx_code_group[9:0] input signals must be placed in the respective BUFIO region. Consult the Virtex-5 FPGA User Guide.

The clock is then placed onto regional clock routing using the BUFR component and the input rx_code_group[9:0] data immediately resampled as illustrated.

The IODELAY elements can be adjusted to fine-tune the setup and hold times at the TBI IOB input flip-flops. The delay is applied to the IODELAY element using constraints in the UCF; these can be edited if desired. See Ten-Bit Interface Constraints for more information.
Method 2: An Alternative Using Both pma_rx_clk0 and pma_rx_clk1

The logic from Method 1 relies on pma_rx_clk0 and pma_rx_clk1 being exactly 180 degrees out of phase with each other because the falling edge of pma_rx_clk0 is used in place of pma_rx_clk1. See the data sheet for the attached SERDES to verify that this is the case. If not, the logic of Figure 4-8 illustrates an alternate implementation where both pma_rx_clk0 and pma_rx_clk1 are used as intended.

In this method, the logic used on pma_rx_clk0 in Figure 4-7 is duplicated for pma_rx_clk1. A IDDR_CLK2 primitive replaces the IDDR primitive; this contains two clock inputs as illustrated.

Figure 4-8: Alternate Ten-Bit Interface Receiver Logic - Virtex-5 Devices
Chapter 4: The Ten-Bit Interface

Kintex-7 and Virtex-6 Devices

Method 1: Using Only pma_rx_clk0 (Provided by the Example Design)

The FPGA logic used by the example design delivered with the core is illustrated in Figure 4-7. This shows an IDDR primitive used with the DDR_CLK_EDGE attribute set to SAME_EDGE. This uses local inversion of pma_rx_clk0 within the IOB logic to receive the rx_code_group[9:0] data bus on both the rising and falling edges of pma_rx_clk0. The SAME_EDGE attribute causes the IDDR to output both Q1 and Q2 data on the rising edge of pma_rx_clk0.

For this reason, pma_rx_clk0 can be routed to both pma_rx_clk0 and pma_rx_clk1 clock inputs of the core as illustrated.

Figure 4-9: Ten-Bit Interface Receiver Logic - Kintex-7 and Virtex-6 Devices (Example Design)
**CAUTION!** This logic relies on pma_rx_clk0 and pma_rx_clk1 being exactly 180 degrees out of phase with each other because the falling edge of pma_rx_clk0 is used in place of pma_rx_clk1. See the data sheet for the attached SERDES to verify that this is the case.

Setup and Hold is achieved using a combination of IODELAY elements on the data and using BUFIO and BUFR regional clock routing for the pma_rx_clk0 input clock, as illustrated in Figure 4-9.

This design provides a simpler solution than the DCM logic required for Virtex-4 devices. It has therefore been chosen as the example design for the Kintex-7 and Virtex-6 family. However, the Virtex-4 FPGA approach could alternatively be adopted; simply replace the DCM with a Mixed-Mode Clock Manager (MMCM) module (see Figure 4-5).

In the Figure 4-9 implementation, a BUFIO is used to provide the lowest form of clock routing delay from input clock to input rx_code_group[9:0] signal sampling at the device IOBs. However, this creates placement constraints; a BUFIO capable clock input pin must be selected for pma_rx_clk0, and all rx_code_group[9:0] input signals must be placed in the respective BUFIO region. Consult the FPGA user guides.

The clock is then placed onto regional clock routing using the BUFR component and the input rx_code_group[9:0] data immediately resampled as illustrated.

The IODELAY elements can be adjusted to fine-tune the setup and hold times at the TBI IOB input flip-flops. The delay is applied to the IODELAY element using constraints in the UCF; these can be edited if desired. See Ten-Bit Interface Constraints for more information.
Method 2: An Alternative Using Both pma_rx_clk0 and pma_rx_clk1

This logic from Method 1 relies on pma_rx_clk0 and pma_rx_clk1 being exactly 180 degrees out of phase with each other because the falling edge of pma_rx_clk0 is used in place of pma_rx_clk1. See the data sheet for the attached SERDES to verify that this is the case. If not, the logic of Figure 4-10 illustrates an alternate implementation where both pma_rx_clk0 and pma_rx_clk1 are used as intended. Each bit of rx_code_group[9:0] must be routed to two separate device pads.

In this method, the logic used on pma_rx_clk0 in Figure 4-9 is duplicated for pma_rx_clk1. A IDDR_CLK2 primitive replaces the IDDR primitive; this contains two clock inputs as illustrated.
Spartan-6 Devices

Method 1: Using Only pma_rx_clk0 (Provided by the Example Design)

The Spartan-6 FPGA logic used by the example design delivered with the core is illustrated in Figure 4-11. This figure shows a Spartan-6 device IDDR2 primitive used with the DDR_ALIGNMENT attribute set to C0 (see the Spartan-6 FPGA User Guide). This DDR_ALIGNMENT attribute causes the IDDR2 to output both Q1 and Q2 data on the rising edge of pma_rx_clk0.

For this reason, pma_rx_clk0 can be routed to both pma_rx_clk0 and pma_rx_clk1 clock inputs of the core as illustrated.
Setup and Hold is achieved using a combination of IODELAY2 elements on the data and using BUFIO2 elements and BUFG global clock routing for the \texttt{pma\_rx\_clk0} input clock, as illustrated in Figure 4-11.

This design provides a simpler solution than the DCM logic required for Virtex-4 devices. It has therefore been chosen as the example design for the Spartan-6 family. However, the Virtex-4 FPGA approach could alternatively be adopted; simply replace the DCM with a MMCM module (see Figure 4-5).

In the Figure 4-11 implementation, two BUFIO2s are used to provide the lowest form of clock routing delay from input clock to input \texttt{rx\_code\_group[9:0]} signal sampling at the device IOBs. One BUFIO2 element is used for the rising edge logic; no clock inversion is performed and the DIVCLK output connects to the BUFG to provide global clock routing; the IOCLK output of this BUFIO2 is routed to the IDDR2 primitive to sample data on the rising edge. The second BUFIO2 element is configured to invert the clock; the IOCLK output is routed to the IDDR2 to effectively sample the data on the falling edge position of \texttt{pma\_rx\_clk0}. The DIVCLK output of this BUFIO2 is not used and is left unconnected.

The IODELAY2 elements can be adjusted to fine-tune the setup and hold times at the TBI IOB input flip-flops. The delay is applied to the IODELAY element using constraints in the UCF; these can be edited if desired. See Ten-Bit Interface Constraints for more information.

However, this logic creates placement constraints; \texttt{rx\_code\_group[9:0]} input signals must be placed in the respective half-bank region for the two BUFIO2 elements in use. Consult the 	extit{Spartan-6 FPGA User Guide}. 

\begin{quote}
\textbf{CAUTION!} This logic relies on \texttt{pma\_rx\_clk0} and \texttt{pma\_rx\_clk1} being exactly 180 degrees out of phase with each other because the falling edge of \texttt{pma\_rx\_clk0} is used in place of \texttt{pma\_rx\_clk1}. See the data sheet for the attached SerDes to verify that this is the case.
\end{quote}
Method 2: An Alternative Using Both pma_rx_clk0 and pma_rx_clk1

This logic from Method 1 relies on \( pma\_rx\_clk0 \) and \( pma\_rx\_clk1 \) being exactly 180 degrees out of phase with each other because the falling edge of \( pma\_rx\_clk0 \) is used in place of \( pma\_rx\_clk1 \). See the data sheet for the attached SERDES to verify that this is the case. If not, the logic of Figure 4-12 illustrates an alternate implementation where both \( pma\_rx\_clk0 \) and \( pma\_rx\_clk1 \) are used as intended. Each bit of \( rx\_code\_group[9:0] \) must be routed to two separate device pads.

In this method, the logic used on \( pma\_rx\_clk0 \) in Figure 4-11 is duplicated for \( pma\_rx\_clk1 \).

In the figure, a simplified view of the BUFIO2 elements are provided. The connected output of each BUFIO is the IOCLK port. Other BUFIO2 output ports are unused and unconnected.
Clock Sharing across Multiple Cores with TBI

Figure 4-13 illustrates sharing clock resources across multiple instantiations of the core when using the TBI. For all implementations, gtx_clk can be shared between multiple cores, resulting in a common clock domain across the device.

The receiver clocks pma_rx_clk0 and pma_rx_clk1 (if used) cannot be shared. Each core is provided with its own versions of these receiver clocks from its externally connected SERDES.

Figure 4-13 illustrates only two cores. However, more can be added using the same principle. This is done by instantiating the cores using the block level (from the example design) and sharing gtx_clk across all instantiations. The receiver clock logic cannot be shared and must be unique for every instance of the core.
Example Designs for the Ten-Bit Interface (TBI)

Chapter 20, Detailed Example Design provides a full list and description of the directory and file structure that is provided with the core, including the location of the HDL example design provided.

Example Design for 1000BASE-X with Ten-Bit Interface

Figure 4-14 illustrates the example design for a top-level HDL with a 10-bit interface (TBI).

As illustrated, the example is split between two hierarchical layers. The block level is designed so that it can be instantiated directly into customer designs and performs the following functions:

- Instantiates the core from HDL
- Connects the physical-side interface of the core to device IOBs, creating an external TBI.
Chapter 4: The Ten-Bit Interface

The top level of the example design creates a specific example that can be simulated, synthesized, implemented, and if required, placed on a suitable board and demonstrated in hardware. The top level of the example design performs the following functions:

- Instantiates the block level from HDL
- Derives the clock management logic for the core
- Implements an external GMII

The next few pages in this section describe each of the example design blocks (and associated HDL files) in detail, and conclude with an overview of the demonstration test bench provided for the design.

Top-Level Example Design HDL

The following files describe the top-level example design for the Ethernet 1000BASE-X PCS/PMA core with TBI:

**VHDL**

**ISE® Design Suite:**

\(<project_dir>/<component_name>/example_design/<component_name>_example_design.vhd\)

**Vivado™ Design Suite:**

\(<project_dir>/<project_name>/<project_name>.srcs/sources1/ip/<component_name>/<component_name>/example_design/<component_name>_example_design.vhd\)

**Verilog**

**ISE Design Suite:**

\(<project_dir>/<component_name>/example_design/<component_name>_example_design.v\)

**Vivado Design Suite:**

\(<project_dir>/<project_name>/<project_name>.srcs/sources1/ip/<component_name>/|<component_name>/example_design/<component_name>_example_design.v\)

The HDL example design top-level contains the following:

- An instance of the Ethernet 1000BASE-X PCS/PMA block level
- Clock management logic, including DCM and Global Clock Buffer instances, where required
- A transmitter elastic buffer
- GMII interface logic, including IOB and DDR registers instances, where required
Chapter 4: The Ten-Bit Interface

The example design HDL top level connects the GMII of the block level to external IOBs. This allows the functionality of the core to be demonstrated using a simulation package as described in this guide. The example design can also be synthesized and placed on a suitable board and demonstrated in hardware, if required.

Block Level HDL

The following files describe the block level design for the Ethernet 1000BASE-X PCS/PMA core with TBI:

VHDL

ISE Design Suite:

<project_dir>/<component_name>/example_design/<component_name>_block.vhd

Vivado Design Suite:

<project_dir>/<project_name>/<project_name>.srcs/sources1/ip/<component_name>/
<component_name>/example_design/<component_name>_block.vhd

Verilog

ISE Design Suite:

<project_dir>/<component_name>/example_design/<component_name>_block.v

Vivado Design Suite:

<project_dir>/<project_name>/<project_name>.srcs/sources1/ip/<component_name>/
<component_name>/example_design/<component_name>_block.v

The block level HDL contains the following:

- An instance of the Ethernet 1000BASE-X PCS/PMA core
- TBI interface logic, including IOB and DDR registers instances, where required

The block-level HDL connects the TBI of the core to external IOBs (the most useful part of the example design) and should be instantiated in all customer designs that use the core.
Transmitter Elastic Buffer

The Transmitter Elastic Buffer is described in the following files:

**VHDL**

ISE Design Suite:

```
<project_dir>/<component_name>/example_design/
<component_name>_tx_elastic_buffer.vhd
```

Vivado Design Suite:

```
<project_dir>/<project_name>/<project_name>.srcs/sources1/ip/<component_name>/
<component_name>/example_design/<component_name>_tx_elastic_buffer.vhd
```

**Verilog**

ISE Design Suite:

```
<project_dir>/<component_name>/example_design/<component_name>_tx_elastic_buffer.v
```

Vivado Design Suite:

```
<project_dir>/<project_name>/<project_name>.srcs/sources1/ip/<component_name>/
<component_name>/example_design/<component_name>_tx_elastic_buffer.v
```

When the GMII is used externally (as in this example design), the GMII transmit signals (inputs to the core from a remote Ethernet MAC at the other end of the interface) are synchronous to a clock, which is likely to be derived from a different clock source to the core. For this reason, GMII transmit signals must be transferred into the core main clock domain before they can be used by the core. This is achieved with the Transmitter Elastic Buffer, an asynchronous FIFO implemented in distributed RAM. The operation of the elastic buffer is to attempt to maintain a constant occupancy by inserting or removing Idle sequences as necessary. This causes no corruption to the frames of data.

When the GMII is used as an internal interface, it is expected that the entire interface will be synchronous to a single clock domain, and the Transmitter Elastic Buffer should be discarded.
Demonstration Test Bench

Figure 4-15 illustrates the demonstration test bench for the Ethernet 1000BASE-X PCS with TBI. The demonstration test bench is a simple VHDL or Verilog program to exercise the example design and the core itself.

The top-level test bench entity instantiates the example design for the core, which is the Device Under Test (DUT). A stimulus block is also instantiated and clocks, resets and test bench semaphores are created. The following files describe the top-level of the demonstration test bench:

VHDL

ISE Design Suite:

<project_dir>/<component_name>/simulation/demo_tb.vhd

Vivado Design Suite:

<project_dir>/<project_name>/<project_name>.srcs/sources1/ip/<component_name>/
<component_name>/simulation/demo_tb.vhd
Chapter 4: The Ten-Bit Interface

Verilog

ISE Design Suite:

<project_dir>/<component_name>/simulation/demo_tb.v

Vivado Design Suite:

<project_dir>/<project_name>/<project_name>.srcs/sources1/ip/<component_name>/
<component_name>/simulation/demo_tb.v

The stimulus block entity, instantiated from within the test bench top level, creates the Ethernet stimulus in the form of four Ethernet frames, which are injected into the GMII and PHY interfaces of the DUT. The output from the DUT is also monitored for errors. The following files describe the stimulus block of the demonstration test bench:

VHDL

ISE Design Suite:

<project_dir>/<component_name>/simulation/stimulus_tb.vhd

Vivado Design Suite:

<project_dir>/<project_name>/<project_name>.srcs/sources1/ip/<component_name>/
<component_name>/simulation/stimulus_tb.vhd

Verilog

ISE Design Suite:

<project_dir>/<component_name>/simulation/stimulus_tb.v

Vivado Design Suite:

<project_dir>/<project_name>/<project_name>.srcs/sources1/ip/<component_name>/
<component_name>/simulation/stimulus_tb.v

Together, the top-level test bench file and the stimulus block combine to provide the full test bench functionality, described in the sections that follow.

Core with MDIO Interface

The demonstration test bench performs the following tasks:

- Input clock signals are generated.
- A reset is applied to the example design.
- The Ethernet 1000BASE-X PCS/PMA core is configured through the MDIO interface by injecting an MDIO frame into the example design. This disables Auto-Negotiation (if present) and takes the core out of the Isolate state.
• The following frames are injected into the GMII transmitter by the GMII stimulus block:
  ° the first is a minimum-length frame
  ° the second is a type frame
  ° the third is an errored frame
  ° the fourth is a padded frame
• The data received at the TBI transmitter interface is 8B/10B decoded. The resulting frames are checked by the TBI Monitor against the stimulus frames injected into the GMII transmitter to ensure data integrity.
• The same four frames are generated by the TBI Stimulus block. These are 8B/10B encoded and injected into the TBI receiver interface.
• Data frames received at the GMII receiver are checked by the GMII Monitor against the stimulus frames injected into the TBI receiver to ensure data integrity.

Core without MDIO Interface

The demonstration test bench performs the following tasks.
• Input clock signals are generated.
• A reset is applied to the example design.
• The Ethernet 1000BASE-X PCS/PMA core is configured through the Configuration Vector to take the core out of the Isolate state.
• The following frames are injected into the GMII transmitter by the GMII stimulus block.
  ° the first is a minimum length frame
  ° the second is a type frame
  ° the third is an errored frame
  ° the fourth is a padded frame
• The data received at the TBI transmitter interface is 8B/10B decoded. The resultant frames are checked by the TBI Monitor against the stimulus frames injected into the GMII transmitter to ensure data is the same.
• The same four frames are generated by the TBI Stimulus block. These are 8B/10B encoded and injected into the TBI receiver interface.
• Data frames received at the GMII receiver are checked by the GMII Monitor against the stimulus frames injected into the TBI receiver to ensure data is the same.

Customizing the Test Bench

This section provides information about making modifications to the demonstration test bench files.
Changing Frame Data

You can change the contents of the four frames used by the demonstration test bench by changing the *data* and *valid* fields for each frame defined in the stimulus block. Frames can be added by defining a new frame of data. Any modified frames are automatically updated in both stimulus and monitor functions.

Changing Frame Error Status

Errors can be inserted into any of the predefined frames in any position by setting the *error* field to ‘1’ in any column of that frame. Injected errors are automatically updated in both stimulus and monitor functions.

Changing the Core Configuration

The configuration of the Ethernet 1000BASE-X PCS/PMA core used in the demonstration test bench can be altered.

**CAUTION!** Certain configurations of the core can cause the test bench to fail or cause processes to run indefinitely. For example, the demonstration test bench does not auto-negotiate with the design example. Determine the configurations that can safely be used with the test bench.

If the MDIO interface option has been selected, the core can be reconfigured by editing the injected MDIO frame in the demonstration test bench top level. Management Registers 0 and 4 can additionally be written through `configuration_vector[4:0]` and `an_adv_config_vector[15:0]` interface signals respectively.

If the MDIO interface option has not been selected, the core can be reconfigured by modifying the configuration vector directly.
SGMII Example Design / Dynamic Switching Example Design with Ten-Bit Interface

Figure 4-16 illustrates an example design for top-level HDL for the Ethernet 1000BASE-X PCS/PMA or SGMII core in SGMII mode (or dynamic switching standard) with the TBI.

As illustrated, the example is split between two hierarchical layers. The block level is designed so that it can be instantiated directly into customer designs and performs the following functions:

- Instantiates the core from HDL
- Connects the physical-side interface of the core to device IOBs, creating an external TBI.
- Connects the client side GMII of the core to an SGMII Adaptation Module, which provides the functionality to operate at speeds of 1 Gb/s, 100 Mb/s and 10 Mb/s.

The top level of the example design creates a specific example which can be simulated, synthesized and implemented. The top level of the example design performs the following functions:
Chapter 4: The Ten-Bit Interface

- Instantiates the block level from HDL
- Derives the clock management logic for the core
- Implements an external GMII-style interface

The next few pages in this section describe each of the example design blocks (and associated HDL files) in detail, and conclude with an overview of the demonstration test bench provided for the design.

Top-Level Example Design HDL

The top-level example design for the Ethernet 1000BASE-X PCS/PMA core in SGMII mode is described in the following files:

VHDL

ISE Design Suite:

<project_dir>/<component_name>/example_design/<component_name>_example_design.vhd

Vivado Design Suite:

<project_dir>/<project_name>/<project_name>.srcs/sources1/ip/<component_name>/
<component_name>/example_design/<component_name>_example_design.vhd

Verilog

ISE Design Suite:

<project_dir>/<component_name>/example_design/<component_name>_example_design.v

Vivado Design Suite

<project_dir>/<project_name>/<project_name>.srcs/sources1/ip/<component_name>/
<component_name>/example_design/<component_name>_example_design.v

The example design HDL top level contains the following:

- An instance of the SGMII block level
- Clock management logic, including DCM and Global Clock Buffer instances, where required
- External GMII logic, including IOB and DDR register instances, where required

The example design HDL top level connects the GMII of the block level to external IOBs. This allows the functionality of the core to be demonstrated using a simulation package, as described in this guide.
Block Level HDL

The following files describe the block level for the Ethernet 1000BASE-X PCS/PMA core in SGMII mode:

VHDL

ISE Design Suite:

<project_dir>/<component_name>/example_design/<component_name>_block.vhd

Vivado Design Suite:

<project_dir>/<project_name>/srcs/sources1/ip/<component_name>/
<component_name>/example_design/<component_name>_block.vhd

Verilog

ISE Design Suite:

<project_dir>/<component_name>/example_design/<component_name>_block.v

Vivado Design Suite:

<project_dir>/<project_name>/srcs/sources1/ip/<component_name>/
<component_name>/example_design/<component_name>_block.v

The block level contains the following:

- An instance of the Ethernet 1000BASE-X PCS/PMA core in SGMII mode.
- TBI interface logic, including IOB and DDR registers instances, where required.
- An SGMII adaptation module containing:
  - The clock management logic required to enable the SGMII example design to operate at 10 Mb/s, 100 Mb/s, and 1 Gb/s.
  - GMII logic for both transmitter and receiver paths; the GMII style 8-bit interface is run at 125 MHz for 1 Gb/s operation; 12.5 MHz for 100 Mb/s operation; 1.25 MHz for 10 Mb/s operation.

The block level HDL connects the TBI of the core to external IOBs and the client side to SGMII Adaptation logic as illustrated in Figure 4-16. This is the most useful part of the example design and should be instantiated in all customer designs that use the core.
Chapter 4: The Ten-Bit Interface

SGMII Adaptation Module

The SGMII Adaptation Module is described in the following files:

VHDL

ISE Design Suite:

<project_dir>/<component_name>/example_design/sgmii_adapt/

Vivado Design Suite:

<project_dir>/<project_name>/srcs/sources1/ip/<component_name>/
<component_name>_sgmii_adapt.vhd
<component_name>_clk_gen.vhd
<component_name>_johnson_cntr.vhd
<component_name>_tx_rate_adapt.vhd
<component_name>_rx_rate_adapt.vhd

Verilog

ISE Design Suite:

<project_dir>/<component_name>/example_design/sgmii_adapt/

Vivado Design Suite:

<project_dir>/<project_name>/srcs/sources1/ip/<component_name>/
<component_name>_sgmii_adapt.v
<component_name>_clk_gen.v
<component_name>_johnson_cntr.v
<component_name>_tx_rate_adapt.v
<component_name>_rx_rate_adapt.v

The GMII of the core always operates at 125 MHz. The core makes no differentiation between the three speeds of operation; it always effectively operates at 1 Gb/s. However, at 100 Mb/s, every data byte run through the core should be repeated 10 times to achieve the required bit rate; at 10 Mb/s, each data byte run through the core should be repeated 100 times to achieve the required bit rate. Dealing with this repetition of bytes is the function of the SGMII adaptation module and its component blocks.

The SGMII adaptation module and component blocks are described in detail in Chapter 8, Additional Client-Side SGMII Logic Provided in the Example Design.
Demonstration Test Bench

Figure 4-17 illustrates the demonstration test bench for the Ethernet 1000BASE-X PCS/PMA or SGMII Core in SGMII mode with the TBI. The demonstration test bench is a simple VHDL or Verilog program to exercise the example design and the core itself.

![Demonstration Test Bench Diagram]

Figure 4-17: Demonstration Test Bench for the Ethernet 1000BASE-X PCS/PMA or SGMII Core in SGMII Mode with TBI

The top-level test bench entity instantiates the example design for the core, which is the Device Under Test (DUT). A stimulus block is also instantiated and clocks, resets and test bench semaphores are created. The following files describe the top-level of the demonstration test bench.

VHDL

ISE Design Suite:

<project_dir>/<component_name>/simulation/demo_tb.vhd

Vivado Design Suite:

<project_dir>/<project_name>/<project_name>.srcs/sources1/ip/<component_name>/<component_name>/simulation/demo_tb.vhd
Chapter 4: The Ten-Bit Interface

Verilog

ISE Design Suite:

<project_dir>/<component_name>/simulation/demo_tb.v

Vivado Design Suite:

<project_dir>/<project_name>/<project_name>.srcs/sources1/ip/<component_name>/
<component_name>/simulation/demo_tb.v

The stimulus block entity, instantiated from within the top-level test bench, creates the Ethernet stimulus in the form of four Ethernet frames, which are injected into GMII and TBI interfaces of the DUT. The output from the DUT is also monitored for errors. The following files describe the stimulus block of the demonstration test bench.

VHDL

ISE Design Suite:

<project_dir>/<component_name>/simulation/stimulus_tb.vhd

Vivado Design Suite:

<project_dir>/<project_name>/<project_name>.srcs/sources1/ip/<component_name>/
<component_name>/simulation/stimulus_tb.vhd

Verilog

ISE Design Suite:

<project_dir>/<component_name>/simulation/stimulus_tb.v

Vivado Design Suite:

<project_dir>/<project_name>/<project_name>.srcs/sources1/ip/<component_name>/
<component_name>/simulation/stimulus_tb.v

Together, the top-level test bench file and the stimulus block combine to provide the full test bench functionality which is described in the sections that follow.

Test Bench Functionality

The demonstration test bench performs the following tasks:

- Input clock signals are generated.
- A reset is applied to the example design.
- The Ethernet 1000BASE-X PCS/PMA core is configured through the MDIO interface by injecting an MDIO frame into the example design. This disables Auto-Negotiation and takes the core out of Isolate state.
• The following frames are injected into the GMII transmitter by the GMII stimulus block at 1 Gb/s.
  ° the first is a minimum length frame
  ° the second is a type frame
  ° the third is an errored frame
  ° the fourth is a padded frame
• The data received at the TBI transmitter interface is 8B/10B decoded. The resulting frames are checked by the TBI Monitor against the stimulus frames injected into the GMII transmitter to ensure data integrity.
• The same four frames are generated by the TBI Stimulus block. These are 8B/10B encoded and injected into the TBI receiver interface.
• Data frames received at the GMII receiver are checked by the GMII Monitor against the stimulus frames injected into the device-specific transceiver receiver to ensure data integrity.

Customizing the Test Bench

Changing Frame Data

You can change the contents of the four frames used by the demonstration test bench by changing the data and valid fields for each frame defined in the stimulus block. New frames can be added by defining a new frame of data. Modified frames are automatically updated in both stimulus and monitor functions.

Changing Frame Error Status

Errors can be inserted into any of the predefined frames in any position by setting the error field to ‘1’ in any column of that frame. Injected errors are automatically updated in both stimulus and monitor functions.

Changing the Core Configuration

The configuration of the Ethernet 1000BASE-X PCS/PMA core used in the demonstration test bench can be altered.

CAUTION! Certain configurations of the core cause the test bench to fail or cause processes to run indefinitely. For example, the demonstration test bench does not auto-negotiate with the design example. Determine the configurations that can safely be used with the test bench.

The core can be reconfigured by editing the injected MDIO frame in the demonstration test bench top level.
Changing the Operational Speed

SGMII can be used to carry Ethernet traffic at 10 Mb/s, 100 Mb/s or 1 Gb/s. By default, the demonstration test bench is configured to operate at 1 Gb/s. The speed of both the example design and test bench can be set to the desired operational speed by editing the following settings, recompiling the test bench, then running the simulation again.

1 Gb/s Operation

```
set speed_is_10_100 to logic 0
```

100 Mb/s Operation

```
set speed_is_10_100 to logic 1
set speed_is_100 to logic 1
```

10 Mb/s Operation

```
set speed_is_10_100 to logic 1
set speed_is_100 to logic 0
```
Chapter 5

1000BASE-X with Transceivers


This chapter is organized into the following main sections, with each section being organized into FPGA families:

- **Transceiver Logic**
  Provides a more detailed look that the device-specific transceivers and their connections to the netlist of the core.

- **Clock Sharing Across Multiple Cores with Transceivers**
  Provides guidance for using several cores and transceiver instantiations; clock sharing should occur whenever possible to save device resources.

- **Example Design for 1000BASE-X with Transceivers**
  Introduces the CORE Generator™ tool example design deliverables.

  Introduces the Vivado IP catalog tool example design deliverables.

  This section also has an overview of the demonstration test bench that is provided with the example design.
Transceiver Logic

The example is split between two discrete hierarchical layers, as illustrated in Figure 5-18. The block level is designed so that it can be instantiated directly into customer designs and provides the following functionality:

- Instantiates the core from HDL
- Connects the physical-side interface of the core to a Virtex-4, Virtex-5, Virtex-6, Virtex-7, Kintex-7, Artix-7, Zynq-7000, or Spartan-6 device transceiver

The logic implemented in the block level is illustrated in all the figures and described in further detail for the remainder of this chapter.

Virtex-4 FX Devices

The core is designed to integrate with the Virtex-4 FPGA RocketIO™ MGT transceiver. Figure 5-1 illustrates the connections and logic required between the core and MGT—the signal names and logic in the figure precisely match those delivered with the example design when an MGT is used.

**Note:** A small logic shim (included in the block-level wrapper) is required to convert between the port differences of the Virtex-5 and Virtex-4 FPGA RocketIO transceivers.

The MGT clock distribution in Virtex-4 devices is column-based and consists of multiple MGT tiles (each tile contains two MGTs). For this reason, the MGT wrapper delivered with the core always contains two MGT instantiations, even if only a single MGT transceiver is in use. Figure 5-1 illustrates a single MGT tile for clarity.

A GT11CLK_MGT primitive is also instantiated to derive the reference clocks required by the MGT column-based tiles. See the UG076 Virtex-4 RocketIO Multi-Gigabit Transceiver User Guide for information about layout and clock distribution.

The 250 MHz reference clock from the GT11CLK_MGT primitive is routed to the MGT transceiver, configured to internally synthesize a 125 MHz clock. This is output on the TXOUTCLK1 port of the MGT and after being placed onto global clock routing, can be used by all core logic. This clock is input back into the MGT transceiver on the user interface clock ports rxusrclk2 and txusrclk2. With the attribute settings applied to the MGT transceiver from the example design, the txusrclk and rxusrclk ports are derived internally within the MGT transceiver using the internal clock dividers and do not need to be provided from the FPGA logic.
Chapter 5: 1000BASE-X with Transceivers

The Virtex-4 FX FPGA RocketIO MGT transceivers require the inclusion of a calibration block in the logic; the example design provided with the core instantiates calibration blocks as required. Calibration blocks require a clock source of between 25 to 50 MHz that is shared with the Dynamic Reconfiguration Port (DRP) of the MGT transceiver, which is named dclk in the example design. See Xilinx Answer Record 22477 for more information.

Figure 5-1 also illustrates the TX_SIGNAL_DETECT and RX_SIGNAL_DETECT ports of the calibration block, which should be driven to indicate whether or not dynamic data is being transmitted and received through the MGT transceiver (see Virtex-4 Errata). However, RX_SIGNAL_DETECT is connected to the signal_detect port of the example design. signal_detect is intended to be connected to the optical transceiver to indicate the presence of light. When light is detected, the optical transceiver provides dynamic data to the Rx ports of the MGT transceiver. When no light is detected, the calibration block switches the MGT into loopback to force dynamic data through the MGT transceiver receiver path. Vivado IP Packager does not support Virtex-4 devices. Virtex-4 devices are supported only through ISE design suite.

CAUTION! signal_detect is an optional port in the IEEE 802.3-2008 specification. If this is not used, the RX_SIGNAL_DETECT port of the calibration block must be driven by an alternative method. See XAPP732 for more information.
Figure 5-1: 1000BASE-X Connection to Virtex-4 FPGA RocketIO MGT Transceiver
Chapter 5: 1000BASE-X with Transceivers

Virtex-5 LXT and SXT Devices

The core is designed to integrate with the Virtex-5 FPGA RocketIO GTP transceiver. Figure 5-2 illustrates the connections and logic required between the core and the GTP transceiver— the signal names and logic in the figure precisely match those delivered with the example design when a GTP transceiver is used.

A GTP transceiver tile consists of a pair of transceivers. For this reason, the GTP transceiver wrapper delivered with the core always contains two GTP instantiations, even if only a single GTP transceiver tile is in use. Figure 5-2 illustrates a single GTP transceiver tile.

The 125 MHz differential reference clock is routed directly to the GTP transceiver. The GTP transceiver is configured to output a version of this clock on the REFCLKOUT port and after placement onto global clock routing, can be used by all core logic. This clock is input back into the GTP transceiver on the user interface clock ports rxusrclk, rxusrclk2, txusrclk, and txusrclk2. Vivado IP Packager does not support Virtex-5 devices. Virtex-5 devices are supported only through ISE design suite.

See also Virtex-5 FPGA RocketIO GTP Transceivers for 1000BASE-X Constraints.

Virtex-5 FPGA RocketIO GTX Wizard

The two wrapper files immediately around the GTP transceiver pair, RocketIO_wrapper_gtp_tile and RocketIO_wrapper_gtp (see Figure 5-2), are generated from the RocketIO GTP Wizard. These files apply all the gigabit Ethernet attributes. Consequently, these files can be regenerated by customers and therefore be easily targeted at ES or Production silicon. This core targets production silicon.

The CORE Generator tool log file (XCO file) which was created when the RocketIO GTP Wizard project was generated is available in the following location:

<project_directory>/<component_name>/example_design/transceiver/<component_name>_RocketIO_wrapper_gtp.xco

This file can be used as an input to the CORE Generator tool to regenerate the device-specific RocketIO transceiver wrapper files. The XCO file itself contains a list of all of the GTP transceiver wizard attributes that were used. For further information, see the Virtex-5 FPGA RocketIO GTP Wizard Getting Started Guide (UG188) and the CORE Generator Guide, at www.xilinx.com/support/software_manuals.htm
Figure 5-2: 1000BASE-X Connection to Virtex-5 FPGA RocketIO GTP Transceivers
Chapter 5: 1000BASE-X with Transceivers

Virtex-5 FXT and TXT Devices

The core is designed to integrate with the Virtex-5 FPGA RocketIO GTX transceiver. Figure 5-3 illustrates the connections and logic required between the core and the GTX transceiver—the signal names and logic in the figure precisely match those delivered with the example design when a GTX transceiver is used.

A GTX transceiver tile consists of a pair of transceivers. For this reason, the GTX transceiver wrapper delivered with the core always contains two GTX transceiver instantiations, even if only a single GTX transceiver tile is in use. Figure 5-3 illustrates a single GTX transceiver tile.

The 125 MHz differential reference clock is routed directly to the GTX transceiver. The GTX transceiver is configured to output a version of this clock on the \texttt{REFCLKOUT} port; this is then routed to a DCM through a BUFG (global clock routing).

From the DCM, the \texttt{CLK0} port (125 MHz) is placed onto global clock routing and can be used as the 125 MHz clock source for all core logic; this clock is also input back into the GTX transceiver on the user interface clock ports \texttt{rxusrclk2} and \texttt{txusrclk2}.

From the DCM, the \texttt{CLKDV} port (62.5 MHz) is placed onto global clock routing and is input back into the GTX transceiver on the user interface clock ports \texttt{rxusrclk} and \texttt{txusrclk}.

Vivado IP Packager does not support Virtex-5 devices. Virtex-5 devices are supported only through the ISE design suite.

See also Virtex-5 FPGA RocketIO GTX Transceivers for 1000BASE-X Constraints.

Virtex-5 FPGA RocketIO GTX Wizard

The two wrapper files immediately around the GTX transceiver pair, \texttt{RocketIO wrapper gtx tile} and \texttt{RocketIO wrapper gtx} (see Figure 5-3), are generated from the RocketIO GTX Wizard. These files apply all the gigabit Ethernet attributes. Consequently, these files can be regenerated by customers and therefore be easily targeted at ES or Production silicon. This core targets production silicon.

The CORE Generator tool log file (XCO file) that was created when the RocketIO GTX Wizard project was generated is available in the following location:

\begin{verbatim}
<project_directory>/<component_name>/example_design/transceiver/
<component_name>_RocketIO_wrapper_gtx.xco
\end{verbatim}

This file can be used as an input to the CORE Generator tool to regenerate the device-specific RocketIO transceiver wrapper files. The XCO file itself contains a list of all of the GTX transceiver wizard attributes that were used. For further information, see the \textit{Virtex-5 FPGA RocketIO GTX Wizard Getting Started Guide} and the \textit{CORE Generator Guide}, at \texttt{www.xilinx.com/support/software_manuals.htm}. 
Chapter 5: 1000BASE-X with Transceivers

Figure 5-3: 1000BASE-X Connection to Virtex-5 FPGA RocketIO GTX Transceivers
Chapter 5: 1000BASE-X with Transceivers

Virtex-6 Devices

The core is designed to integrate with the Virtex-6 FPGA GTX transceiver. Figure 5-4 illustrates the connections and logic required between the core and the GTX transceiver—the signal names and logic in the figure precisely match those delivered with the example design.

The 125 MHz differential reference clock is routed directly to the GTX transceiver from the specialized IBUFDS_GTXE1 primitive. The GTX transceiver is configured to output a version of this clock on the TXOUTCLK port and after placement onto global clock routing, can be used by all core logic. This clock is input back into the GTX transceiver on the user interface clock ports rxusrclk2 and txusrclk2. The rxusrclk and txusrclk clocks are derived internally and can be grounded. Vivado IP Packager does not support Virtex-6 devices. Virtex-6 devices are supported only through ISE design suite.

Virtex-6 FPGA GTX Transceiver Wizard

The two wrapper files immediately around the GTX transceiver, gtx_wrapper_gtx and gtx_wrapper (see Figure 5-4), are generated from the Virtex-6 FPGA GTX Transceiver Wizard. These files apply all the gigabit Ethernet attributes. Consequently, these files can be regenerated by customers and therefore be easily targeted at silicon/device versions.

The CORE Generator tool log file (XCO file) that was created when the Virtex-6 FPGA GTX Transceiver Wizard project was generated is available in the following location:

<project_directory>/<component_name>/example_design/transceiver/<component_name>_gtx_wrapper_gtx.xco

This file can be used as an input to the CORE Generator tool to regenerate the transceiver wrapper files. The XCO file itself contains a list of all of the wizard attributes that were used. For further information, see the Virtex-6 FPGA GTX Transceiver Wizard Getting Started Guide and the CORE Generator Guide, at www.xilinx.com/support/software_manuals.htm.
Figure 5-4: 1000BASE-X Connection to Virtex-6 FPGA GTX Transceiver
Chapter 5: 1000BASE-X with Transceivers

Spartan-6 LXT Devices

The core is designed to integrate with the Spartan-6 FPGA GTP transceiver. Figure 5-5 illustrates the connections and logic required between the core and the GTP transceiver—the signal names and logic in the figure precisely match those delivered with the example design when a GTP transceiver is used.

A GTP transceiver tile consists of a pair of transceivers. For this reason, the GTP transceiver wrapper delivered with the core always contains two GTP transceiver instantiations, even if only a single GTP transceiver tile is in use. Figure 5-5 illustrates a single GTP transceiver tile.

The 125 MHz differential reference clock is routed directly to the GTP transceiver. The GTP transceiver is configured to output a version of this clock on the GTPCLKOUT port and after placement through a BUFIO2 and BUFG onto global clock routing, can be used by all core logic. This clock is input back into the GTP transceiver on the user interface clock ports rxusrclk, rxusrclk2, txusrclk, and txusrclk2.

Vivado IP Packager does not support Spartan-6 devices. Spartan-6 devices are supported only through ISE design suite. See also Spartan-6 FPGA GTP Transceivers for 1000BASE-X Constraints.

Spartan-6 FPGA GTP Transceiver Wizard

The two wrapper files immediately around the GTP transceiver pair, gtp_wrapper_tile and gtp_wrapper (see Figure 5-5), are generated from the Spartan-6 FPGA GTP Transceiver Wizard. These files apply all the gigabit Ethernet attributes. Consequently, these files can be regenerated by customers and therefore be easily targeted at ES or Production silicon. This core targets production silicon.

The CORE Generator tool log file (XCO file) that was created when the GTP Transceiver Wizard project was generated is available in the following location:

<project_directory>/<component_name>/example_design/transceiver/gtp_wrapper.xco

This file can be used as an input to the CORE Generator tool to regenerate the device-specific transceiver wrapper files. The XCO file itself contains a list of all of the GTP transceiver wizard attributes that were used. For further information, see the Spartan-6 FPGA GTP Wizard Getting Started Guide and the CORE Generator Guide, at www.xilinx.com/support/software_manuals.htm
Figure 5-5: 1000BASE-X Connection to Spartan-6 FPGA GTP Transceivers
Chapter 5: 1000BASE-X with Transceivers

Virtex-7 Devices

The core is designed to integrate with the 7 series FPGA transceiver. Figure 5-6 illustrates the connections and logic required between the core and the transceiver—the signal names and logic in the figure precisely match those delivered with the example design when a 7 series FPGA transceiver is used.

The 125 MHz differential reference clock is routed directly to the 7 series FPGA transceiver. The transceiver is configured to output a version of this clock (62.5 MHz) on the TXOUTCLK port; this is then routed to a MMCM. From the MMCM, the CLKOUT1 port (62.5 MHz) is placed onto global clock routing and is input back into the GTXE2/GTHE2 transceiver on the user interface clock ports rxusrclk, rxusrclk2, txusrclk, and txusrclk2. The CLKOUT0 port (125 MHz) of MMCM is placed onto global clock routing and can be used as the 125 MHz clock source for all core logic. See also Chapter 18, 7 Series and Zynq-7000 Device Transceivers for 1000BASE-X Constraints.

7 Series FPGA Transceiver Wizard

The two wrapper files immediately around the GTX/GTH transceiver pair, gtwizard and gtwizard_gt (Figure 5-6), are generated from the 7 series FPGA Transceiver Wizard. These files apply all the gigabit Ethernet attributes. Consequently, these files can be regenerated by customers. The CORE Generator tool log file (XCO file) that was created when the 7 series FPGA Transceiver Wizard project was generated is available in the following location:

ISE Design Suite

<project_dir>/<component_name>/example_design/transceiver/<component_name>_gtwizard.xco

Vivado Design Suite

<project_dir>/<project_name>/<project_name>.srcs/sources1/ip/<component_name>/<component_name>/example_design/transceiver/<component_name>_gtwizard.xco.

This file can be used as an input to the CORE Generator tool to regenerate the device specific transceiver wrapper files. This file can be used as an input to Vivado project by clicking <Add Sources> in the Flow Navigator task bar and selecting the XCO file. The XCO file itself contains a list of all of the Transceiver Wizard attributes that were used. For further information, see the 7 Series FPGAs GTX Transceivers User Guide and 7 Series FPGAs GTH Transceivers User Guide.
Figure 5-6: 1000BASE-X Connection to Virtex-7 Transceivers
Kintex-7 and Zynq-7000 Devices

The core is designed to integrate with the 7 series FPGA transceiver. Figure 5-7 illustrates the connections and logic required between the core and the transceiver—the signal names and logic in the figure precisely match those delivered with the example design when a 7 series FPGA transceiver is used.

The 125 MHz differential reference clock is routed directly to the 7 series FPGA transceiver. The transceiver is configured to output a version of this clock (62.5 MHz) on the TXOUTCLK port; this is then routed to a MMCM through a BUFG (global clock routing). From the MMCM, the CLKOUT1 port (62.5 MHz) is placed onto global clock routing and is input back into the GTXE2 transceiver on the user interface clock ports rxusrclk, rxusrclk2, txusrclk and txusrclk2. The CLKOUT0 port (125 MHz) of MMCM is placed onto global clock routing and can be used as the 125 MHz clock source for all core logic. See also 7 Series FPGA Transceivers for 1000BASE-X Constraints.

7 Series FPGA Transceiver Wizard

The two wrapper files immediately around the GTX transceiver pair, gtwizard and gtwizard_gt (Figure 5-7), are generated from the 7 series FPGA Transceiver Wizard. These files apply all the gigabit Ethernet attributes. Consequently, these files can be regenerated by customers.

The CORE Generator tool log file (XCO file) that was created when the 7 series FPGA Transceiver Wizard project was generated is available in the location:

**ISE Design Suite**

```
<project_dir>/<component_name>/example_design/transceiver/<component_name>_gtwizard.xco
```

**Vivado Design Suite**

```
<project_dir>/<project_name>/<project_name>.srcs/sources1/ip/<component_name>/
<component_name>/example_design/transceiver/<component_name>_gtwizard.xco
```

This file can be used as an input to the CORE Generator tool to regenerate the device specific transceiver wrapper files. This file can be used as an input to Vivado project by clicking on <Add Sources> in the Flow Navigator task bar and selecting the XCO file. The XCO file itself contains a list of all of the transceiver wizard attributes that were used. For further information, see the 7 Series FPGAs GTX Transceivers User Guide.
Figure 5-7: 1000BASE-X Connection to Kintex-7 and Zynq-7000 Device Transceivers
Artix-7 Devices

The core is designed to integrate with the 7 series FPGA transceiver. Figure 5-8 illustrates the connections and logic required between the core and the transceiver—the signal names and logic in the figure precisely match those delivered with the example design when a 7 series FPGA transceiver is used.

The 125 MHz differential reference clock is routed directly to the 7 series FPGA transceiver. The transceiver is configured to output a version of this clock (62.5 MHz) on the TXOUTCLK port. The clock is then routed to a MMCM through a BUFG (global clock routing). From the MMCM, the CLKOUT1 port (62.5 MHz) is placed onto global clock routing and is input back into the GTPE2 transceiver on the user interface clock ports rxusrclk, rxusrclk2, txusrclk and txusrclk2. The CLKOUT0 port (125 MHz) of MMCM is placed onto global clock routing and can be used as the 125 MHz clock source for all core logic. See also 7 Series and Zynq-7000 Device Transceivers for 1000BASE-X Constraints in Chapter 18.

7 Series FPGA Transceiver Wizard

The two wrapper files immediately around the GTP transceiver pair, gtwizard and gtwizard_gt (Figure 5-8), are generated from the 7 series FPGA Transceiver Wizard. These files apply all the gigabit Ethernet attributes. Consequently, these files can be regenerated by customers.

The CORE Generator tool log file (XCO file) that was created when the 7 series FPGA Transceiver Wizard project was generated is available in the location:

ISE Design Suite

<project_dir>/<component_name>/example_design/transceiver/<component_name>_gtwizard.xco

Vivado Design Suite

<project_dir>/<project_name>/<project_name>.srcs/sources1/ip/<component_name>/
<component_name>/example_design/transceiver/<component_name>_gtwizard.xco

This file can be used as an input to the CORE Generator tool to regenerate the device specific transceiver wrapper files. This file can be used as an input to Vivado project by clicking on <Add Sources> in the Flow Navigator task bar and selecting the XCO file. The XCO file itself contains a list of all of the transceiver wizard attributes that were used. For further information, see the 7 Series FPGAs GTP Transceivers User Guide.
Figure 5-8: 1000BASE-X Connection to Artix-7 Transceiver
Clock Sharing Across Multiple Cores with Transceivers

Virtex-4 FX Devices

Figure 5-9 illustrates sharing clock resources across multiple instantiations of the core when using MGTs. The example design, when using the Virtex-4 family, can be generated to connect either a single instance of the core, or connect a pair of core instances to the transceiver pair present in an MGT tile. Figure 5-9 shows two instantiations of the block level, where each block contains a pair of cores, subsequently illustrating clock sharing between four cores in total.

More cores can be added by continuing to instantiate extra block-level modules. Share clocks only between the MGTs in a single column. For each column, use a single brefclk_p and brefclk_n differential clock pair and connect this to a GT11CLK_MGT primitive. The clock output from this primitive should be shared across all used RocketIO transceiver tiles in the column. See the Virtex-4 RocketIO Multi-Gigabit Transceiver User Guide (UG076) for more information.

To provide the 125 MHz clock for all core instances, select a TXOUTCLK1 port from any MGT. This can be routed onto global clock routing using a BUFG as illustrated, and shared between all cores and MGTs in the column. Although not illustrated in Figure 5-9, dclk (the clock used for the calibration blocks and for the Dynamic Reconfiguration Port (DRP) of the MGT transceivers) can also be shared.
Figure 5-9: Clock Management - Multiple Core Instances, MGT Transceivers for 1000BASE-X
Virtex-5 LXT and SXT Devices

Figure 5-10 illustrates sharing clock resources across multiple instantiations of the core when using Virtex-5 FPGA RocketIO GTP transceivers.

The example design can be generated to connect either a single instance of the core or connect a pair of core instances to the transceiver pair present in a GTP transceiver tile. Figure 5-10 illustrates two instantiations of the block level, and each block level contains a pair of cores, consequently illustrating clock sharing between a total of four cores.

Additional cores can be added by continuing to instantiate extra block level modules. Share the brefclk_p and brefclk_n differential clock pair. See the Virtex-5 FPGA RocketIO GTP Transceiver User Guide (UG196) for more information.

To provide the 125 MHz clock for all core instances, select a REFCLKOUT port from any GTP transceiver. This can be routed onto global clock routing using a BUFG as illustrated and shared between all cores and GTP transceivers.
Figure 5-10: Clock Management - Multiple Core Instances, Virtex-5 FPGA RocketIO GTP Transceivers for 1000BASE-X
Virtex-5 FXT and TXT Devices

Figure 5-12 illustrates sharing clock resources across multiple instantiations of the core when using Virtex-5 FPGA RocketIO GTX transceivers.

The example design can be generated to connect either a single instance of the core or connect a pair of core instances to the transceiver pair present in a GTX transceiver tile. Figure 5-12 illustrates two instantiations of the block level, and each block level contains a pair of cores, consequently illustrating clock sharing between a total of four cores.

Additional cores can be added by continuing to instantiate extra block level modules. Share the brefclk_p and brefclk_n differential clock pair. See the Virtex-5 FPGA RocketIO GTX Transceiver User Guide for more information.

To provide the FPGA logic clocks for all core instances, select a REFCLKOUT port from any GTX transceiver and route this to a single DCM through a BUFG (global clock routing). The CLK0 (125 MHz) and CLKDV (62.5 MHz) outputs from this DCM, placed onto global clock routing using BUFGs, can be shared across all core instances and GTX transceivers as illustrated.
Figure 5-12: Clock Management - Multiple Core Instances, Virtex-5 FPGA RocketIO GTX Transceivers for 1000BASE-X
Virtex-6 Devices

Figure 5-13 illustrates sharing clock resources across two instantiations of the core when using Virtex-6 FPGA GTX transceivers. Additional cores can be added by continuing to instantiate extra block level modules.

Share the \texttt{mgtrefclk\_p} and \texttt{mgtrefclk\_n} differential clock pair clock source across all of the transceivers in use. To provide the 125 MHz clock for all core instances, select a \texttt{TXOUTCLK} port from any GTX transceiver. This can be routed onto global clock routing using a \texttt{BUFG} as illustrated and shared between all cores and GTX transceivers.

See the \textit{Virtex-6 GTX Transceiver User Guide} for more information on GTX transceiver clock resources.
Figure 5-13: Clock Management - Multiple Core Instances, Virtex-6 FPGA GTX Transceivers for 1000BASE-X
Spartan-6 LXT Devices

Figure 5-13 illustrates sharing clock resources across multiple instantiations of the core when using Spartan-6 FPGA GTP transceivers.

The example design can be generated to connect either a single instance of the core or connect a pair of core instances to the transceiver pair present in a GTP transceiver tile. Figure 5-13 illustrates two instantiations of the block level, and each block level contains a pair of cores, consequently illustrating clock sharing between a total of four cores.

Additional cores can be added by continuing to instantiate extra block level modules. Share the `brefclk_p` and `brefclk_n` differential clock pair. See the Spartan-6 FPGA GTP Transceiver User Guide for more information.

To provide the 125 MHz clock for all core instances, select a `GTPCLKOUT` port from any GTP transceiver. This can be routed onto global clock routing using a `BUFIO2` and `BUFG` as illustrated and shared between all cores and GTP transceivers.
Chapter 5: 1000BASE-X with Transceivers

Figure 5-14: Clock Management-Multiple Core Instances, Spartan-6 FPGA GTP Transceivers for 1000BASE-X
Virtex-7 Devices

Figure 5-15 illustrates sharing clock resources across two instantiations of the core when using 7 series FPGAs Transceivers. Additional cores can be added by continuing to instantiate extra block level modules.

To provide the FPGA logic clocks for all core instances, select a TXOUTCLK port from any transceiver and route this to a single MMCM. The CLKOUT0 (125 MHz) and CLKOUT1 (62.5 MHz) outputs from this MMCM, placed onto global clock routing using BUFGs, can be shared across all core instances and transceivers as illustrated.
Figure 5-15: Clock Management-Multiple Core Instances, Virtex-7 FPGA Transceivers for 1000BASE-X
Kintex-7 and Zynq-7000 Devices

Figure 5-16 illustrates sharing clock resources across two instantiations of the core when using 7 series FPGAs transceivers. Additional cores can be added by continuing to instantiate extra block level modules.

To provide the FPGA logic clocks for all core instances, select a TXOUTCLK port from any transceiver and route this to a single MMCM through a BUFG (global clock routing). The CLKOUT0 (125 MHz) and CLKOUT1 (62.5 MHz) outputs from this MMCM, placed onto global clock routing using BUFGs, can be shared across all core instances and transceivers as illustrated.
Figure 5-16: Clock Management-Multiple Core Instances, Kintex-7/Zynq-7000 Device Transceivers for 1000BASE-X
Artix-7 Devices

Figure 5-17 illustrates sharing clock resources across two instantiations of the core when using 7 series FPGAs Transceivers. Additional cores can be added by continuing to instantiate extra block level modules.

To provide the FPGA logic clocks for all core instances, select a TXOUTCLK port from any transceiver and route this to a single MMCM. The \( \text{CLKOUT0} \) (125 MHz) and \( \text{CLKOUT1} \) (62.5 MHz) outputs from this MMCM, placed onto global clock routing using BUFGs, can be shared across all core instances and transceivers as illustrated.
Figure 5-17: Clock Management-Multiple Core Instances, Artix-7 FPGA Transceivers for 1000BASE-X
Example Design for 1000BASE-X with Transceivers

Chapter 20, Detailed Example Design contains a full list and description of the directory and file structure that is provided with the core, including the location of the HDL example design.

Figure 5-18 illustrates the complete example design for the Ethernet 1000BASE-X PCS/PMA using the transceiver specific to the target device (Virtex-4, Virtex-5, Virtex-6, Virtex-7, Kintex-7, Artix-7, Zynq-7000 or Spartan-6). Virtex-7, Kintex-7, and Artix-7 devices support Vivado tools. Other families support only ISE tool.

As illustrated, the example is split between two hierarchical layers. The block level is designed so that it can be instantiated directly into your design and performs the following functions:

- Instantiates the core from HDL
- Connects the physical-side interface of the core to a device-specific transceiver

The top level of the example design creates a specific example that can be simulated, synthesized, implemented, and if required, placed on a suitable board and demonstrated in hardware. The top level of the example design performs the following functions:
• Instantiates the block level from HDL
• Derives the clock management logic for a device-specific transceiver and the core
• Implements an external GMII

The next few pages in this section describe each of the example design blocks (and associated HDL files) in detail, and conclude with an overview of the demonstration test bench provided for the design.

**Top-Level Example Design HDL**

The following files describe the top-level example design for the Ethernet 1000BASE-X PCS/PMA core using a transceiver specific to the desired device.

**VHDL**

ISE Design Suite:

```<project_dir>/<component_name>/example_design/<component_name>_example_design.vhd```

Vivado Design Suite:

```<project_dir>/<project_name>/<project_name>.srcs/sources1/ip/<component_name>/
<component_name>/example_design/<component_name>_example_design.vhd```  

**Verilog**

ISE Design Suite:

```<project_dir>/<component_name>/example_design/<component_name>_example_design.v```  

Vivado Design Suite:

```<project_dir>/<project_name>/<project_name>.srcs/sources1/ip/<component_name>/
<component_name>/example_design/<component_name>_example_design.v```  

The example design HDL top level contains the following:

• An instance of the Ethernet 1000BASE-X PCS/PMA block level
• Clock management logic for the core and the device-specific transceiver, including DCM (if required) and Global Clock Buffer instances
• A transmitter elastic buffer
• GMII interface logic, including IOB instances

The example design HDL top-level connects the GMII of the block level to external IOBs. This configuration allows the functionality of the core to be demonstrated using a simulation package as discussed in this guide. The example design can also be synthesized and, if required, placed on a suitable board and demonstrated in hardware.
Note: In the Virtex-4, Virtex-5 and Spartan-6 architectures, transceivers are provided in pairs. When generated with the appropriate options, the example design is capable of connecting two instances of the core to the transceiver pair.

Block Level HDL

The following files describe the block-level design for the Ethernet 1000BASE-X PCS/PMA core using a device-specific transceiver specific to the target device.

VHDL

ISE Design Suite:

<project_dir>/<component_name>/example_design/<component_name>_block.vhd

Vivado Design Suite:

<project_dir>/<project_name>/project_name.srcs/sources1/ip/<component_name>/
<component_name>/example_design/<component_name>_block.vhd

Verilog

ISE Design Suite:

<project_dir>/<component_name>/example_design/<component_name>_block.v

Vivado Design Suite:

<project_dir>/<project_name>/project_name.srcs/sources1/ip/<component_name>/
<component_name>/example_design/<component_name>_block.v

The block-level HDL contains the following:

• An instance(s) of the Ethernet 1000BASE-X PCS/PMA core
• An instance(s) of a transceiver specific to a Virtex-4, Virtex-5, Virtex-6, Virtex-7, Kintex-7, Artix-7, Zynq-7000 or Spartan-6 device

The block-level HDL connects the PHY side interface of the core to a device-specific transceiver, as illustrated in Figure 5-18. This is the most useful part of the example design and should be instantiated in all customer designs that use the core.

Note: In the Virtex-4, Virtex-5 and Spartan-6 architectures, transceivers are provided in pairs. When generated with the appropriate options, the block level is capable of connecting two instances of the core to the transceiver.
Chapter 5: 1000BASE-X with Transceivers

Transceiver Files for Zynq-7000, Virtex-7, Kintex-7, Artix-7 and Devices

Transceiver Wrapper

This device-specific transceiver wrapper is instantiated from the block-level HDL file of the example design and is described in the following files:

VHDL

ISE Design Suite:

<project_dir>/<component_name>/example_design/transceiver/
<component_name>_transceiver.vhd

Vivado Design Suite:

<project_dir>/<project_name>/<project_name>.srcs/sources1/ip/<component_name>/
<component_name>/example_design/transceiver/<component_name>_transceiver.vhd

Verilog

ISE Design Suite:

<project_dir>/<component_name>/example_design/transceiver/
<component_name>_gtwizard_init.vhd
<project_dir>/<component_name>/example_design/transceiver/
<component_name>_tx_startup_fsm.vhd
<project_dir>/<component_name>/example_design/transceiver/
<component_name>_rx_startup_fsm.vhd
<project_dir>/<component_name>/example_design/transceiver/
<component_name>_transceiver.v

Vivado Design Suite:

<project_dir>/<project_name>/<project_name>.srcs/sources1/ip/<component_name>/
<component_name>/example_design/transceiver/<component_name>_transceiver.v

This file instances output source files from the transceiver wizard (used with Gigabit Ethernet 1000BASE-X attributes).

Zynq-7000, Virtex-7, Kintex-7, and Artix-7 Device Transceiver Wizard Files

For Zynq-7000, Virtex-7, Kintex-7, and Artix-7 devices, the transceiver wrapper file directly instantiates device-specific transceiver wrapper files created from the serial transceiver Wizard. These files tie off (or leave unconnected) unused I/O for the transceiver and apply the 1000BASE-X attributes. The files can be edited/tailored by re-running the wizard and swapping these files. The files include the following:
Chapter 5: 1000BASE-X with Transceivers

VHDL

ISE Design Suite:

<project_dir>/<component_name>/example_design/transceiver/
<component_name>_gtwizard_init.vhd
<project_dir>/<component_name>/example_design/transceiver/
<component_name>_tx_startup_fsm.vhd
<project_dir>/<component_name>/example_design/transceiver/
<component_name>_rx_startup_fsm.vhd
<project_dir>/<component_name>/example_design/transceiver/
<component_name>_gtwizard.vhd
<project_dir>/<component_name>/example_design/transceiver/
<component_name>_gtwizard_gt.vhd

Vivado Design Suite:

<project_dir>/<project_name>/srcs/sources1/ip/<component_name>/
<component_name>/example_design/transceiver/<component_name>_gtwizard_init.vhd
<project_dir>/<project_name>/srcs/sources1/ip/<component_name>/
<component_name>/example_design/transceiver/<component_name>_tx_startup_fsm.vhd
<project_dir>/<project_name>/srcs/sources1/ip/<component_name>/
<component_name>/example_design/transceiver/<component_name>_rx_startup_fsm.vhd
<project_dir>/<project_name>/srcs/sources1/ip/<component_name>/
<component_name>/example_design/transceiver/<component_name>_gtwizard.vhd
<project_dir>/<project_name>/srcs/sources1/ip/<component_name>/
<component_name>/example_design/transceiver/<component_name>_gtwizard_gt.vhd

Verilog

ISE Design Suite:

<project_dir>/<component_name>/example_design/transceiver/
<component_name>_gtwizard_init.v
<project_dir>/<component_name>/example_design/transceiver/
<component_name>_tx_startup_fsm.v
<project_dir>/<component_name>/example_design/transceiver/
<component_name>_rx_startup_fsm.v
<project_dir>/<component_name>/example_design/transceiver/
<component_name>_gtwizard.v
<project_dir>/<component_name>/example_design/transceiver/
<component_name>_gtwizard_gt.v

Vivado Design Suite:

<project_dir>/<project_name>/srcs/sources1/ip/<component_name>/
<component_name>/example_design/transceiver/<component_name>_gtwizard_init.v
<project_dir>/<project_name>/srcs/sources1/ip/<component_name>/
<component_name>/example_design/transceiver/<component_name>_tx_startup_fsm.v
<project_dir>/<project_name>/srcs/sources1/ip/<component_name>/
<component_name>/example_design/transceiver/<component_name>_rx_startup_fsm.v
Chapter 5: 1000BASE-X with Transceivers

To re-run the transceiver wizard, a CORE Generator tool XCO file for the wizard is included. This file defines all the required wizard attributes used to generate the preceding files. See the CORE Generator tool documentation for further information about XCO files. The XCO file is in the following location:

**ISE Design Suite:**

```plaintext
<project_dir>/<component_name>/example_design/transceiver/<component_name>_gtwizard.xco
```

**Vivado Design Suite:**

```plaintext
<project_dir>/<project_name>/srcs/sources1/ip/<component_name>/example_design/transceiver/<component_name>_gtwizard.xco
```

This file can be used as an input to Vivado project by clicking on <Add Sources> in the Flow Navigator task bar and selecting the XCO file.

**Transceiver Files for Spartan-6 Devices**

**Transceiver Wrapper**

This device-specific transceiver wrapper is instantiated from the block-level HDL file of the example design and is described in the following files:

**VHDL**

```plaintext
<project_dir>/<component_name>/example_design/transceiver/transceiver.vhd
```

**Verilog**

```plaintext
<project_dir>/<component_name>/example_design/transceiver/transceiver.v
```

This file instances output source files from the transceiver wizard (used with Gigabit Ethernet 1000BASE-X attributes).

**Spartan-6 FPGA GTP Transceiver Wizard Files**

For Spartan-6 devices, the transceiver wrapper file directly instantiates device-specific transceiver wrapper files created from the Spartan-6 FPGA GTP Transceiver Wizard. These files tie off (or leave unconnected) unused I/O for the GTP, and apply the 1000BASE-X attributes. The files can be edited/tailored by rerunning the wizard and swapping these files. The files include the following:
Chapter 5: 1000BASE-X with Transceivers

VHDL

<project_dir>/<component_name>/example_design/transceiver/s6_gtpwizard.vhd
<project_dir>/<component_name>/example_design/transceiver/s6_gtpwizard_tile.vhd

Verilog

<project_dir>/<component_name>/example_design/transceiver/s6_gtpwizard.v
<project_dir>/<component_name>/example_design/transceiver/s6_gtpwizard_tile.v

To re-run the Spartan-6 FPGA GTX Transceiver Wizard, a CORE Generator tool XCO file for the wizard is included. This file defines all the required Wizard attributes used to generate the preceding files. See the CORE Generator tool documentation for further information about XCO files. The XCO file is in the following location:

<project_dir>/<component_name>/example_design/transceiver/s6_gtpwizard.xco

Transceiver Files for Virtex-6 Devices

Transceiver Wrapper

This device-specific transceiver wrapper is instantiated from the block-level HDL file of the example design and is described in the following files:

VHDL

<project_dir>/<component_name>/example_design/transceiver/v6_gtxwizard_top.vhd

Verilog

<project_dir>/<component_name>/example_design/transceiver/v6_gtxwizard_top.v

This file instances output source files from the transceiver wizard (used with Gigabit Ethernet 1000BASE-X attributes).

Virtex-6 FPGA GTX Transceiver Wizard Files

For Virtex-6 devices, the transceiver wrapper file directly instantiates device-specific transceiver wrapper files created from the Virtex-6 FPGA GTX Transceiver Wizard. These files tie off (or leave unconnected) unused I/O for the GTX transceiver, and apply the 1000BASE-X attributes. The files can be edited/tailored by rerunning the wizard and swapping these files. The files include the following:

VHDL

<project_dir>/<component_name>/example_design/transceiver/v6_gtxwizard.vhd
<project_dir>/<component_name>/example_design/transceiver/v6_gtxwizard_gtx.vhd
Verilog

<project_dir/>/<component_name>/example_design/transceiver/v6_gtxwizard.v
<project_dir/>/<component_name>/example_design/transceiver/v6_gtxwizard_gtx.v

To re-run the Virtex-6 FPGA GTX Transceiver Wizard, a CORE Generator tool XCO file for the wizard is included. This file defines all the required wizard attributes used to generate the preceding files. See the CORE Generator tool documentation for further information about XCO files. The XCO file is in the following location:

<project_dir/>/<component_name>/example_design/transceiver/v6_gtxwizard.xco

**RocketIO Transceiver Files for Virtex-5 Devices**

**Transceiver Wrapper**

This device-specific RocketIO™ transceiver wrapper is instantiated from the block-level HDL file of the example design and is described in the following files:

**VHDL**

<project_dir/>/<component_name>/example_design/transceiver/transceiver.vhd

**Verilog**

<project_dir/>/<component_name>/example_design/transceiver/transceiver.v

This file instances output source files from the device-specific RocketIO Transceiver Wizard (used with Gigabit Ethernet 1000BASE-X attributes).

In the Virtex-5 families, RocketIO transceivers are provided in pairs. When generated with the appropriate options, the block level is capable of connecting two instances of the core to the device-specific RocketIO transceiver pair. When only a single instance of the core is requested, the unused device-specific RocketIO transceiver from the pair is still instantiated from within this transceiver wrapper but left unconnected.

**Virtex-5 FPGA RocketIO GTP Transceiver Specific Files**

For Virtex-5 LXT and SXT devices, the transceiver wrapper file directly instantiates device-specific RocketIO GTP transceiver wrapper files created from the Virtex-5 FPGA RocketIO GTP Transceiver Wizard. These files tie off (or leave unconnected) unused I/O for the GTP transceiver pair, and apply the 1000BASE-X attributes. The files can be edited/tailored by rerunning the device-specific RocketIO GTP Transceiver Wizard and swapping these files. The files include the following:

**VHDL**

<project_dir/>/<component_name>/example_design/transceiver/v5_gtpwizard.vhd
<project_dir/>/<component_name>/example_design/transceiver/v5_gtpwizard_tile.vhd
Chapter 5: 1000BASE-X with Transceivers

Verilog

<project_dir>/<component_name>/example_design/transceiver/v5_gtpwizard.v
<project_dir>/<component_name>/example_design/transceiver/v5_gtpwizard_tile.v

To re-run the device-specific RocketIO GTP Transceiver Wizard, a CORE Generator tool XCO file for the RocketIO GTP Transceiver Wizard is included. This file defines all the device-specific RocketIO GTP Transceiver Wizard attributes used to generate the preceding files. See the CORE Generator tool documentation for further information about XCO files. The XCO file is in the following location:

<project_dir>/<component_name>/example_design/transceiver/v5_gtpwizard.xco

Virtex-5 FPGA RocketIO GTX Transceiver Specific Files

For Virtex-5 FXT and TXT devices, the transceiver wrapper file directly instantiates RocketIO GTX transceiver wrapper files created from the Virtex-5 FPGA RocketIO GTX Transceiver Wizard. These files tie off (or leave unconnected) unused I/O for the GTX transceiver pair, and apply the 1000BASE-X attributes. The files can be edited/tailored by rerunning the device-specific RocketIO GTX Transceiver Wizard and swapping these files, which include the following:

VHDL

<project_dir>/<component_name>/example_design/transceiver/v5_gtxwizard.vhd
<project_dir>/<component_name>/example_design/transceiver/v5_gtxwizard_tile.vhd

Verilog

<project_dir>/<component_name>/example_design/transceiver/v5_gtxwizard.v
<project_dir>/<component_name>/example_design/transceiver/v5_gtxwizard_tile.v

To re-run the device-specific RocketIO GTX Transceiver Wizard, a CORE Generator tool XCO file for the RocketIO GTX Transceiver Wizard has also been included. This file defines all the device-specific RocketIO GTX Transceiver Wizard attributes used to generate the preceding files. See the CORE Generator tool documentation for more information about XCO files. The XCO file is in the following location:

<project_dir>/<component_name>/example_design/transceiver/v5_gtxwizard.xco

RocketIO Transceiver Files for Virtex-4 FX Devices

Transceiver Wrapper

This device-specific RocketIO transceiver wrapper is instantiated from the block-level HDL file of the example design and is described in the following files:

1000BASE-X PCS/PMA or SGMII v11.4
Chapter 5: 1000BASE-X with Transceivers

VHDL

<project_dir>/<component_name>/example_design/transceiver/transceiver.vhd

Verilog

<project_dir>/<component_name>/example_design/transceiver/transceiver.v

This file instances the device-specific RocketIO transceiver with Gigabit Ethernet 1000BASE-X attributes applied.

In the Virtex-4 FX devices, RocketIO transceivers are provided in pairs. When generated with the appropriate options, the block level is capable of connecting two instances of the core to the device-specific RocketIO transceiver pair. When only a single instance of the core is requested, the unused device-specific RocketIO transceiver from the pair is still instantiated from within this transceiver wrapper but left unconnected.

Calibration Blocks

For Virtex-4 FX devices only, calibration blocks are required. A calibration block is connected to both GT11 A and B within the RocketIO transceiver tile. This occurs in the transceiver wrapper file. See Answer Record 22477 for information about downloading the Calibration Block User Guide. The calibration block is described in the following files:

VHDL

<project_dir>/<component_name>/example_design/transceiver/cal_block_v1_4_1.vhd

Verilog

<project_dir>/<component_name>/example_design/transceiver/cal_block_v1_4_1.v

GT11 Reset/Initialization Circuitry

Precise reset-initialization circuitry is required for the GT11 device-specific RocketIO transceivers.

The reset circuitry for the device-specific RocketIO receiver is illustrated in Figure 2-18 of the Virtex-4 FPGA RocketIO Multi-Gigabit Transceiver User Guide (UG076) and implemented in the following files:

VHDL

<project_dir>/<component_name>/example_design/transceiver/gt11_init_rx.vhd

Verilog

<project_dir>/<component_name>/example_design/transceiver/gt11_init_rx.v
The reset circuitry for the device-specific RocketIO transmitter is illustrated in Figure 2-13 of the *Virtex-4 RocketIO Multi-Gigabit Transceiver User Guide* (UG076) and implemented in the following files:

**VHDL**

```
<project_dir>/<component_name>/example_design/transceiver/gt11_init_tx.vhd
```

**Verilog**

```
<project_dir>/<component_name>/example_design/transceiver/gt11_init_tx.v
```

Both receiver and transmitter reset circuitry entities are instantiated from within the block level of the example design.

## Transmitter Elastic Buffer

The Transmitter Elastic Buffer is described in the following files:

**VHDL**

**ISE Design Suite:**

```
<project_dir>/<component_name>/example_design/<component_name>_tx_elastic_buffer.vhd
```

**Vivado Design Suite:**

```
<project_dir>/<project_name>/<project_name>.srcs/sources1/ip/<component_name>/
<component_name>/example_design/<component_name>_tx_elastic_buffer.vhd
```

**Verilog**

**ISE Design Suite:**

```
<project_dir>/<component_name>/example_design/<component_name>_tx_elastic_buffer.v
```

**Vivado Design Suite:**

```
<project_dir>/<project_name>/<project_name>.srcs/sources1/ip/<component_name>/
<component_name>/example_design/<component_name>_tx_elastic_buffer.v
```

When the GMII is used externally (as in this example design), the GMII transmit signals (inputs to the core from a remote MAC at the other end of the interface) are synchronous to a clock that is likely to be derived from a different clock source to the core. For this reason, GMII transmit signals must be transferred into the core main clock domain before they can be used by the core and device-specific transceiver. This is achieved with the Transmitter Elastic Buffer, an asynchronous FIFO implemented in distributed RAM. The operation of the elastic buffer is to attempt to maintain a constant occupancy by inserting or removing any idle sequences. This causes no corruption to the frames of data.
When the GMII is used as an internal interface, it is expected that the entire interface will be synchronous to a single clock domain, and the Transmitter Elastic Buffer should be discarded.

**Demonstration Test Bench**

Figure 5-19 illustrates the demonstration test bench for the Ethernet 1000BASE-X PCS/PMA using a device-specific transceiver. The demonstration test bench is a simple VHDL or Verilog program to exercise the example design and the core.

![Demonstration Test Bench Using Device-Specific Transceiver](image)

The top-level test bench entity instantiates the example design for the core, which is the Device Under Test (DUT). A stimulus block is also instantiated and clocks, resets, and test bench semaphores are created. The following files describe the top level of the demonstration test bench:
The stimulus block entity, instantiated from within the test bench top level, creates the Ethernet stimulus in the form of four Ethernet frames, which are injected into the GMII and PHY interfaces of the DUT. The output from the DUT is also monitored for errors. The following files describe the stimulus block of the demonstration test bench.

Together, the top-level test bench file and the stimulus block combine to provide the full test bench functionality, described in the sections that follow.
Note: In the Virtex-4, Virtex-5 and Spartan-6 families, transceivers are provided in pairs. When generated with the appropriate options, the example design is capable of connecting two instances of the core to the transceiver pair. When this is the case, two stimulus blocks are instantiated from the top-level test bench to independently exercise both cores.

Core with MDIO Interface

The demonstration test bench performs the following tasks:

- Input clock signals are generated.
- A reset is applied to the example design.
- The Ethernet 1000BASE-X PCS/PMA core is configured through the MDIO interface by injecting an MDIO frame into the example design. This disables Auto-Negotiation (if present) and takes the core out of the Isolate state.
- Four frames are injected into the GMII transmitter by the GMII stimulus block.
  - the first frame is a minimum length frame
  - the second frame is a type frame
  - the third frame is an errored frame
  - the fourth frame is a padded frame
- The serial data received at the device-specific transmitter interface is converted to 10-bit parallel data, then 8B/10B decoded. The resulting frames are checked by the PMA Monitor against the stimulus frames injected into the GMII transmitter to ensure data integrity.
- The same four frames are generated by the PMA Stimulus block. These are 8B/10B encoded, converted to serial data, and injected into the device-specific transceiver receiver interface.
- Data frames received at the GMII receiver are checked by the GMII Monitor against the stimulus frames injected into the device-specific transceiver receiver to ensure data integrity.

Core without MDIO Interface

The demonstration test bench performs the following tasks:

- Input clock signals are generated.
- A reset is applied to the example design.
- The Ethernet 1000BASE-X PCS/PMA core is configured using the Configuration Vector to take the core out of the Isolate state.
• Four frames are injected into the GMII transmitter by the GMII stimulus block.
  • the first frame is a minimum length frame
  • the second frame is a type frame
  • the third frame is an errored frame
  • the fourth frame is a padded frame
• The serial data received at the device-specific transmitter interface is converted to 10-bit parallel data, then 8B/10B decoded. The resultant frames are checked by the PMA Monitor against the stimulus frames injected into the GMII transmitter to ensure data integrity.
• The same four frames are generated by the PMA Stimulus block. These are 8B/10B encoded, converted to serial data and injected into the device-specific receiver interface.
• Data frames received at the GMII receiver are checked by the GMII Monitor against the stimulus frames injected into the device-specific transceiver receiver to ensure data is the same.

Customizing the Test Bench

Changing Frame Data

You can change the contents of the four frames used by the demonstration test bench by changing the data and valid fields for each frame defined in the stimulus block. New frames can be added by defining a new frame of data. Modified frames are automatically updated in both stimulus and monitor functions.

Changing Frame Error Status

Errors can be inserted into any of the predefined frames in any position by setting the error field to ‘1’ in any column of that frame. Injected errors are automatically updated in both stimulus and monitor functions.

Changing the Core Configuration

The configuration of the Ethernet 1000BASE-X PCS/PMA core used in the demonstration test bench can be altered.

**CAUTION!** Certain configurations of the core cause the test bench to fail or cause processes to run indefinitely. For example, the demonstration test bench does not auto-negotiate with the example design. Determine the configurations that can safely be used with the test bench.
When the MDIO interface option is selected, the core can be reconfigured by editing the injected MDIO frame in the demonstration test bench top level. Management Registers 0 and 4 can additionally be written through `configuration_vector[4:0]` and `an_adv_config_vector[15:0]` interface signals respectively.

When the MDIO interface option is not selected, the core can be reconfigured by modifying the configuration vector directly.
Chapter 6

SGMII / Dynamic Standards Switching with Transceivers

This chapter provides general guidelines for creating SGMII designs, and designs capable of switching between 1000BASE-X and SGMII standards (Dynamic Standards Switching), using a device-specific transceiver. Throughout this chapter, any reference to SGMII also applies to the Dynamic Standards Switching implementation.

This chapter is organized into the following main sections:

• Receiver Elastic Buffer Implementations

  The section provides an explanation of the two Receiver Elastic Buffer implementations; one implementation uses the buffer present in the device-specific transceivers, and the other uses a larger buffer, implemented in the FPGA logic.

• Transceiver Logic with the FPGA Logic Rx Elastic Buffer or Transceiver Logic with the FPGA Logic Rx Elastic Buffer

  After selecting the type of Receiver Elastic Buffer, see the relevant one of these two sections to obtain an explanation of the device-specific transceiver and core logic in all supported device families.

• Clock Sharing - Multiple Cores with Transceivers, FPGA Logic Elastic Buffer

  The section provides guidance for using several cores and transceiver instantiations; clock sharing should occur whenever possible to save device resources.

• SGMII Example Design / Dynamic Switching Example Design Using a Transceiver

  This section introduces the CORE Generator™ tool example design deliverables.

  This section also introduces the Vivado™ IP catalog tool example design deliverables.

  This section also contains an overview of the demonstration test bench that is provided with the example design. ISE Design Suite supports Virtex®-4, Virtex-5, Virtex-6, Virtex-7, Kintex™-7, Artix™-7, Zynq™-7000, and Spartan®-6 devices. Vivado™ Design Suite supports only Virtex-7, Kintex-7, and Artix-7 devices.
Receiver Elastic Buffer Implementations

Selecting the Buffer Implementation from the GUI

The GUI provides two SGMII Capability options:

- 10/100/1000 Mb/s (clock tolerance compliant with Ethernet specification)
- 10/100/1000 Mb/s (restricted tolerance for clocks) OR 100/1000 Mb/s

The first option, 10/100/1000 Mb/s (clock tolerance compliant with Ethernet specification) is the default and provides the implementation using the Receiver Elastic Buffer in FPGA logic. This alternative Receiver Elastic Buffer uses a single block RAM to create a buffer twice as large as the one present in the device-specific transceiver, for this reason consuming extra logic resources. However, this default mode is reliable for all implementations using standard Ethernet frame sizes. Further consideration must be made for jumbo frames.

The second option, 10/100/1000 Mb/s (restricted tolerance for clocks) or 100/1000 Mb/s, uses the receiver elastic buffer present in the device-specific transceivers. This is half the size and can potentially underflow or overflow during SGMII frame reception at 10 Mb/s operation (see the next section). However, there are logical implementations where this can be reliable and has the benefit of lower logic utilization.

The Requirement for the FPGA Logic Rx Elastic Buffer

Figure 6-1 illustrates a simplified diagram of a common situation where the core, in SGMII mode, is interfaced to an external PHY device. Separate oscillator sources are used for the FPGA and the external PHY. The Ethernet specification uses clock sources with a tolerance of 100 Parts Per Million (ppm). In Figure 6-1, the clock source for the PHY is slightly faster than the clock source to the FPGA. For this reason, during frame reception, the receiver elastic buffer (shown here as implemented in the device-specific transceiver) starts to fill.

Following frame reception, in the interframe gap period, idles are removed from the received data stream to return the Rx Elastic Buffer to half-full occupancy. This is performed by the clock correction circuitry (see the device-specific transceiver user guide for the targeted device).
Assuming separate clock sources, each of tolerance 100 ppm, the maximum frequency difference between the two devices can be 200 ppm. It can be shown that this translates into a full clock period difference every 5000 clock periods.

Relating this to an Ethernet frame, there is a single byte of difference for every 5000 bytes of received frame data, which causes the Rx Elastic Buffer to either fill or empty by an occupancy of one.

The maximum Ethernet frame size (non-jumbo) is 1522 bytes for a Virtual Local Area Network (VLAN) frame.

- At 1 Gb/s operation, this translates into 1522 clock cycles.
- At 100 Mb/s operation, this translates into 15220 clock cycles (as each byte is repeated 10 times).
- At 10 Mb/s operation, this translates into 152200 clock cycles (as each byte is repeated 100 times).

Considering the 10 Mb/s case, you need $152200/5000 = 31$ FIFO entries in the Elastic Buffer above and below the half way point to guarantee that the buffer does not under or overflow during frame reception. This assumes that frame reception begins when the buffer is exactly half full.

The size of the Rx Elastic Buffer in the device-specific transceivers is 64 entries. However, you cannot assume that the buffer is exactly half full at the start of frame reception. Additionally, the underflow and overflow thresholds are not exact (see Appendix D, Rx Elastic Buffer Specifications for more information).
To guarantee reliable SGMII operation at 10 Mb/s (non-jumbo frames), the device-specific transceiver Elastic Buffer must be bypassed and a larger buffer implemented in the FPGA logic. The FPGA logic buffer, provided by the example design, is twice the size of the device-specific transceiver alternative. This has been proven to cope with standard (none jumbo) Ethernet frames at all three SGMII speeds.

Appendix D, Rx Elastic Buffer Specifications provides further information about all Rx Elastic Buffers used by the core. Information about the reception of jumbo frames is also provided.

**The Transceiver Rx Elastic Buffer**

The Elastic Buffer in the device-specific transceiver can be used reliably when the following conditions are met:

- 10 Mb/s operation is not required. Both 1 Gb/s and 100 Mb/s operation can be guaranteed.
- When the clocks are closely related (see the following section).

If there is any doubt, select the FPGA logic Rx Elastic Buffer Implementation.

**Closely Related Clock Sources**

**Case 1**

Figure 6-2 illustrates a simplified diagram of a common situation where the core, in SGMII mode, is interfaced to an external PHY device. A common oscillator source is used for both the FPGA and the external PHY.
If the PHY device sources the receiver SGMII stream synchronously from the shared oscillator (check PHY data sheet), the device-specific transceiver receives data at exactly the same rate as that used by the core. The receiver elastic buffer neither empties nor fills, having the same frequency clock on either side.

In this situation, the receiver elastic buffer does not under or overflow, and the elastic buffer implementation in the device-specific transceiver should be used to save logic resources.

Case 2

Consider again the case illustrated in Figure 6-1 with the following exception; assume that the clock sources used are both 50 ppm. Now the maximum frequency difference between the two devices is 100 ppm. It can be shown that this translates into a full clock period difference every 10000 clock periods, resulting in a requirement for 16 FIFO entries above and below the half-full point. This provides reliable operation with the device-specific transceiver Rx Elastic Buffers. Again, however, check the PHY data sheet to ensure that the PHY device sources the receiver SGMII stream synchronously to its reference oscillator.

---

**Logic Using the Transceiver Rx Elastic Buffer**

When the device-specific transceiver Rx Elastic Buffer implementation is selected, the connections between the core and the device-specific transceiver as well as all clock circuitry in the system are identical to the 1000BASE-X implementation. For a detailed explanation, see the following sections in Chapter 5, 1000BASE-X with Transceivers:

- Transceiver Logic
- Clock Sharing Across Multiple Cores with Transceivers

---

**Transceiver Logic with the FPGA Logic Rx Elastic Buffer**

The example design delivered with the core is split between two hierarchical layers, as illustrated in Figure 6-15. The block level is designed so to be instantiated directly into customer designs and provides the following functionality:

- Instantiates the core from HDL
- Connects the physical-side interface of the core to a Virtex-4, Virtex-5, Virtex-6, Virtex-7, Kintex-7, Artix-7, Zynq-7000 or Spartan-6 device transceiver through the FPGA logic Rx Elastic Buffer
The logic implemented in the block level is illustrated in all figures throughout the remainder of this chapter.

**Virtex-4 Devices for SGMII or Dynamic Standards Switching**

The core is designed to integrate with the Virtex-4 FPGA MGT transceiver. The connections and logic required between the core and MGT transceiver are illustrated in Figure 6-3—the signal names and logic in the figure precisely match those delivered with the example design when an MGT transceiver is used.

*Note:* A small logic shim (included in the “block” level wrapper) is required to convert between the port differences between the Virtex-5 and Virtex-4 FPGA serial transceivers. This is not illustrated in Figure 6-3.

The MGT transceiver clock distribution in Virtex-4 devices is column-based and consists of multiple MGT transceiver tiles (that contain two MGT transceivers each). For this reason, the MGT transceiver wrapper delivered with the core always contains two MGT transceiver instantiations, even if only a single MGT transceiver is in use. Figure 6-3 illustrates only a single MGT transceiver for clarity.

A GT11CLK_MGT primitive is also instantiated to derive the reference clocks required by the MGT transceiver column-based tiles. See the *Virtex-4 FPGA RocketIO Multi-Gigabit Transceiver User Guide* (UG076) for more information about layout and clock distribution.

The 250 MHz reference clock from the GT11CLK_MGT primitive is routed to the MGT transceiver, which is configured to internally synthesize a 125 MHz clock. This is output on the TXOUTCLK1 port of the MGT transceiver and after being placed onto global clock routing, can be used by all core logic. This clock is input back into the MGT transceiver on the user interface clock port txusrclk2. With the attribute settings applied to the MGT transceiver from the example design, the txusrclk port is derived internally within the MGT transceiver using the internal clock dividers and does not need to be provided from the FPGA logic.

It can be seen from Figure 6-3 that the Rx Elastic Buffer is implemented in the FPGA logic between the MGT transceiver and the core. This replaces the Rx Elastic Buffer in the MGT transceiver (which is bypassed).

This alternative Receiver Elastic Buffer uses a single block RAM to create a buffer twice as large as the one present in the MGT transceiver. It is able to cope with larger frame sizes before clock tolerances accumulate and result in emptying or filling of the buffer. This is necessary to guarantee SGMII operation at 10 Mb/s where each frame size is effectively 100 times larger than the same frame would be at 1 Gb/s because each byte is repeated 100 times (see Chapter 8, Using the Core Netlist Client-Side GMII for the SGMII Standard).
In bypassing the MGT transceiver Rx Elastic Buffer, data is clocked out of the MGT transceiver synchronously to \texttt{rxrecclk1}. This clock can be placed on a BUFR component and is used to synchronize the transfer of data between the MGT transceiver and the Elastic Buffer, as illustrated in Figure 6-3. See also Virtex-4 FPGA RocketIO MGT Transceivers for SGMII or Dynamic Standards Switching Constraints.

The MGT transceivers require a calibration block to be included in the FPGA logic. The example design provided with the core instantiates calibration blocks as required. Calibration blocks require a clock source of between 25 to 50 MHz, which is shared with the Dynamic Reconfiguration Port (DRP) of the MGT transceiver, named \texttt{dclk} in the example design. See Xilinx Answer Record 22477 for more information.

Figure 6-3 also illustrates the \texttt{TX_SIGNAL_DETECT} and \texttt{RX_SIGNAL_DETECT} ports of the calibration block, which should be driven to indicate whether or not dynamic data is being transmitted and received through the MGT transceiver (see Virtex-4 Errata). However, \texttt{RX_SIGNAL_DETECT} is connected to the \texttt{signal_detect} port of the example design. \texttt{signal_detect} is intended to indicate to the core that valid data is being received. When not asserted, the calibration block switches the MGT transceiver into loopback to force dynamic data through the MGT transceiver receiver path. Vivado IP Packager does not support Virtex-4 devices. Virtex-4 devices are supported only through ISE design suite.

\begin{caution}
\textit{The PHY connected through SGMII can always provide dynamic SGMII data (when powered up). If not, and if signal\_detect is not present, the RX\_SIGNAL\_DETECT port of the calibration block must be driven by an alternative method. See XAPP732 for more information.}
\end{caution}
Figure 6-3: SGMII Connection to a Virtex-4 FPGA RocketIO MGT Transceiver
Virtex-5 LXT or SXT Devices for SGMII or Dynamic Standards Switching

The core is designed to integrate with the Virtex-5 FPGA RocketIO™ GTP transceiver. The connections and logic required between the core and GTP transceiver are illustrated in Figure 6-4; the signal names and logic in the figure precisely match those delivered with the example design when a GTP transceiver is used.

A GTP transceiver tile consists of a pair of transceivers. For this reason, the GTP transceiver wrapper delivered with the core always contains two GTP transceiver instantiations, even if only a single GTP transceiver is in use. Figure 6-4 illustrates only a single GTP transceiver for clarity.

The 125 MHz differential reference clock is routed to the GTP transceiver, which is configured to output a version of this clock on the \textit{REFCLKOUT} port, and after being placed onto global clock routing can be used by all core logic. This clock is input back into the GTP transceiver on the user interface clock port \textit{txusrclk} and \textit{txusrclk2}.

It can be seen from Figure 6-4 that the Rx Elastic Buffer is implemented in the FPGA logic between the GTP transceiver and the core; this replaces the Rx Elastic Buffer in the GTP transceiver.

This alternative Receiver Elastic Buffer uses a single block RAM to create a buffer twice as large as the one present in the GTP transceiver. It is able to cope with larger frame sizes before clock tolerances accumulate and result in emptying or filling of the buffer. This is necessary to guarantee SGMII operation at 10 Mb/s where each frame size is effectively 100 times larger than the same frame would be at 1 Gb/s because each byte is repeated 100 times (see Chapter 8, Using the Core Netlist Client-Side GMII for the SGMII Standard).

With this FPGA logic Rx Elastic Buffer implementation, data is clocked out of the GTP transceiver synchronously to \textit{rxrecclk0}. This clock can be placed on a BUFR component and is used to synchronize the transfer of data between the GTP transceiver and the Elastic Buffer, as illustrated in Figure 6-4. See also Virtex-5 FPGA RocketIO GTP Transceivers for SGMII or Dynamic Standards Switching Constraints. Vivado IP Packager does not support Virtex-5 devices. Virtex-5 devices are supported only through ISE design suite.

Virtex-5 FPGA RocketIO Transceiver GTP Wizard

The two wrapper files immediately around the GTP transceiver pair, RocketIO\_wrapper\_gtp\_tile and RocketIO\_wrapper\_gtp (see Figure 6-4), are generated from the RocketIO GTP Transceiver Wizard. These files apply all the gigabit Ethernet attributes. Consequently, these files can be regenerated by customers and therefore be easily targeted at ES or Production silicon. This core targets production silicon.

The CORE Generator tool log file (XCO file) that was created when the RocketIO GTP Wizard project was generated is available in the following location:
This file can be used as an input to the CORE Generator tool to regenerate the device-specific RocketIO transceiver wrapper files. The XCO file itself contains a list of all of the GTP transceiver wizard attributes that were used. For further information, see the Virtex-5 RocketIO GTP Wizard Getting Started Guide (UG188) and the CORE Generator Guide, at www.xilinx.com/support/software_manuals.htm.

Figure 6-4: SGMII Connection to a Virtex-5 FPGA RocketIO GTP Transceiver
Chapter 6: SGMII / Dynamic Standards Switching with Transceivers

Virtex-5 FXT and TXT Devices for SGMII or Dynamic Standards Switching

The core is designed to integrate with the Virtex-5 FPGA RocketIO GTX transceiver. The connections and logic required between the core and GTX transceiver are illustrated in Figure 6-5. The signal names and logic in the figure precisely match those delivered with the example design when a GTX transceiver is used.

A GTX transceiver tile consists of a pair of transceivers. For this reason, the GTX transceiver wrapper delivered with the core always contains two GTX transceiver instantiations, even if only a single GTX transceiver is in use. Figure 6-5 illustrates only a single GTX transceiver for clarity.

The 125 MHz differential reference clock is routed directly to the GTX transceiver. The GTX transceiver is configured to output a version of this clock on the \texttt{REFCLKOUT} port; this is then routed to a DCM through a BUFG (global clock routing).

From the DCM, the \texttt{CLK0} port (125 MHz) is placed onto global clock routing and can be used as the 125 MHz clock source for all core logic; this clock is also input back into the GTX transceiver on the user interface clock port \texttt{txusrcclk2}.

From the DCM, the \texttt{CLKDV} port (62.5 MHz) is placed onto global clock routing and is input back into the GTX transceiver on the user interface clock port \texttt{txusrcclk}.

It can be seen from Figure 6-5 that the Rx Elastic Buffer is implemented in the FPGA logic between the GTX transceiver and the core; this replaces the Rx Elastic Buffer in the GTX transceiver.

This alternative Receiver Elastic Buffer uses a single block RAM to create a buffer twice as large as the one present in the GTX transceiver. It is able to cope with larger frame sizes before clock tolerances accumulate and result in emptying or filling of the buffer. This is necessary to guarantee SGMII operation at 10 Mb/s where each frame size is effectively 100 times larger than the same frame would be at 1 Gb/s because each byte is repeated 100 times (see Chapter 8, Using the Core Netlist Client-Side GMII for the SGMII Standard).

With this FPGA logic Rx Elastic Buffer implementation, data is clocked out of the GTX transceiver synchronously to \texttt{rxrecclk0} (62.5 MHz) on a 16-bit interface. This clock can be placed on a BUFR component and is used to synchronize the transfer of data between the GTX transceiver and the Elastic Buffer, as illustrated in Figure 6-5. See also Virtex-5 FPGA RocketIO GTX Transceivers for SGMII or Dynamic Standards Switching Constraints. Vivado IP Packager does not support Virtex-5 devices. Virtex-5 devices are supported only through ISE design suite.
**Virtex-5 FPGA RocketIO GTX Transceiver Wizard**

The two wrapper files immediately around the GTX transceiver pair, RocketIO_wrapper_gtx_tile and RocketIO_wrapper_gtx (see Figure 6-5), are generated from the RocketIO GTP Transceiver Wizard. These files apply all the gigabit Ethernet attributes. Consequently, these files can be regenerated by customers and therefore be easily targeted at ES or Production silicon. This core targets production silicon.

The CORE Generator tool log file (XCO file) which was created when the RocketIO GTX Transceiver Wizard project was generated is available in the following location:

```
<project_directory>/<component_name>/example_design/transceiver/
RocketIO_wrapper_gtx.xco
```

This file can be used as an input to the CORE Generator tool to regenerate the device-specific RocketIO transceiver wrapper files. The XCO file itself contains a list of all of the GTX Transceiver Wizard attributes which were used. For further information, see the *Virtex-5 FPGA RocketIO GTX Wizard Getting Started Guide* and the *CORE Generator Guide*, at [www.xilinx.com/support/software_manuals.htm](http://www.xilinx.com/support/software_manuals.htm)
Figure 6-5: SGMII Connection to a Virtex-5 FPGA RocketIO GTX Transceiver
Virtex-6 Devices for SGMII or Dynamic Standards Switching

The core is designed to integrate with the Virtex-6 FPGA GTX transceiver. The connections and logic required between the core and GTP transceiver are illustrated in Figure 6-6; the signal names and logic in the figure precisely match those delivered with the example design when a Virtex-6 FPGA GTX transceiver is used.

The 125 MHz differential reference clock is routed to the GTX transceiver, which is configured to output a version of this clock on the TXOUTCLK port, and after being placed onto global clock routing can be used by all core logic. This clock is input back into the GTX transceiver on the user interface clock port txusrclk2. The txusrclk clock signal is derived internally in the GTX transceiver and so can be connected to ground.

It can be seen from Figure 6-6 that the Rx Elastic Buffer is implemented in the FPGA logic between the GTX transceiver and the core; this replaces the Rx Elastic Buffer in the GTX transceiver.

This alternative Receiver Elastic Buffer uses a single block RAM to create a buffer twice as large as the one present in the GTX transceiver. It is able to cope with larger frame sizes before clock tolerances accumulate and result in emptying or filling of the buffer. This is necessary to guarantee SGMII operation at 10 Mb/s where each frame size is effectively 100 times larger than the same frame would be at 1 Gb/s because each byte is repeated 100 times (see Chapter 8, Using the Core Netlist Client-Side GMII for the SGMII Standard).

With this FPGA logic Rx Elastic Buffer implementation, data is clocked out of the GTX transceiver synchronously to RXRECCLK. This clock can be placed on a BUFR component and is used to synchronize the transfer of data between the GTX transceiver and the Elastic Buffer, as illustrated in Figure 6-6. See also Virtex-6 FPGA GTX Transceivers for SGMII or Dynamic Standards Switching Constraints. Vivado IP Packager does not support Virtex-6 devices. Virtex-6 devices are supported only through ISE design suite.

Virtex-6 FPGA GTX Transceiver Wizard

The two wrapper files immediately around the GTX transceiver, gtx_wrapper_gtx and gtx_wrapper (see Figure 6-6), are generated from the Virtex-6 FPGA GTX Transceiver Wizard. These files apply all the gigabit Ethernet attributes. Consequently, these files can be regenerated by customers and therefore be easily targeted at silicon/device versions.

The CORE Generator tool log file (XCO file) which was created when the Virtex-6 FPGA GTX Transceiver Wizard project was generated is available in the following location:

```
$<project_directory>/component_name/example_design/transceiver/
gtx_wrapper_gtx.xco
```
This file can be used as an input to the CORE Generator tool to regenerate the device-specific transceiver wrapper files. The XCO file itself contains a list of all of the wizard attributes that were used. For further information, see the *Virtex-6 FPGA GTX Transceiver Wizard Getting Started Guide* and the *CORE Generator Guide*, at www.xilinx.com/support/software_manuals.htm.

**Figure 6-6**: SGMII Connection to a Virtex-6 FPGA GTX Transceiver
Spartan-6 LXT Devices for SGMII or Dynamic Standards Switching

The core is designed to integrate with the Spartan-6 FPGA GTP transceiver. The connections and logic required between the core and GTP transceiver are illustrated in Figure 6-7. The signal names and logic in the figure precisely match those delivered with the example design when a GTP transceiver is used.

A GTP transceiver tile consists of a pair of transceivers. For this reason, the GTP transceiver wrapper delivered with the core always contains two GTP transceiver instantiations, even if only a single GTP transceiver is in use. Figure 6-7 illustrates only a single GTP transceiver for clarity.

The 125 MHz differential reference clock is routed to the GTP transceiver, which is configured to output a version of this clock on the GTPCLKOUT port, then routed through a BUFI02 and BUFG to place onto global clock routing where it can be used by all core logic. This clock is input back into the GTP transceiver on the user interface clock port txusrclk and txusrclk2.

It can be seen from Figure 6-7 that the Rx Elastic Buffer is implemented in the FPGA logic between the GTP transceiver and the core; this replaces the Rx Elastic Buffer in the GTP transceiver.

This alternative Receiver Elastic Buffer uses a single block RAM to create a buffer twice as large as the one present in the GTP transceiver. It is able to cope with larger frame sizes before clock tolerances accumulate and result in emptying or filling of the buffer. This is necessary to guarantee SGMII operation at 10 Mb/s where each frame size is effectively 100 times larger than the same frame would be at 1 Gb/s because each byte is repeated 100 times (see Chapter 8, Using the Core Netlist Client-Side GMII for the SGMII Standard).

With this FPGA logic Rx Elastic Buffer implementation, data is clocked out of the GTP transceiver synchronously to rxrecclk0. This clock can be placed on a BUFG component and is used to synchronize the transfer of data between the GTP transceiver and the Elastic Buffer, as illustrated in Figure 6-4. See also Spartan-6 FPGA GTP Transceivers for SGMII or Dynamic Standards Switching Constraints. Vivado IP Packager does not support Spartan-6 devices. Spartan-6 devices are supported only through ISE design suite.

Spartan-6 FPGA Transceiver GTP Wizard

The two wrapper files immediately around the GTP transceiver pair, gtp_wrapper_tile and gtp_wrapper (see Figure 6-7), are generated from the GTP transceiver wizard. These files apply all the gigabit Ethernet attributes. Consequently, these files can be regenerated by customers and therefore be easily targeted at ES or Production silicon. This core targets production silicon.

The CORE Generator tool log file (XCO file) that was created when the GTP Transceiver Wizard project was generated is available in the following location:
This file can be used as an input to the CORE Generator tool to regenerate the device-specific transceiver wrapper files. The XCO file itself contains a list of all of the GTP transceiver wizard attributes which were used. For further information, see the Spartan-6 GTP Wizard Getting Started Guide and the CORE Generator Guide, at www.xilinx.com/support/software_manuals.htm

**Figure 6-7:** SGMII Connection to a Spartan-6 FPGA GTP Transceiver
**Virtex-7 Devices for SGMII or Dynamic Standards Switching**

The core is designed to integrate with the 7 series FPGA transceiver. The connections and logic required between the core and GTX/GTH transceiver are illustrated in Figure 6-8; the signal names and logic in the figure precisely match those delivered with the example design when a GTX/GTH transceiver is used.

The 125 MHz differential reference clock is routed directly to the GTX/GTH transceiver. The GTX/GTH transceiver is configured to output 62.5 MHz clock on the **TXOUTCLK** port; this is then routed to an MMCM.

From the MMCM, the **CLKOUT0** port (125 MHz) is placed onto global clock routing and can be used as the 125 MHz clock source for all core logic.

From the MMCM, the **CLKOUT1** port (62.5 MHz) is placed onto global clock routing and is input back into the GTX/GTH transceiver on the user interface clock port **txusrclk** and **txusrclk2**.

It can be seen from Figure 6-8 that the Rx Elastic Buffer is implemented in the FPGA logic between the GTX transceiver and the core; this replaces the Rx Elastic Buffer in the GTX/GTH transceiver.

This alternative Receiver Elastic Buffer uses a single block RAM to create a buffer twice as large as the one present in the GTX/GTH transceiver. It is able to cope with larger frame sizes before clock tolerances accumulate and result in emptying or filling of the buffer. This is necessary to guarantee SGMII operation at 10 Mb/s where each frame size is effectively 100 times larger than the same frame would be at 1 Gb/s because each byte is repeated 100 times (see Chapter 8, Using the Core Netlist Client-Side GMII for the SGMII Standard).

With this FPGA logic Rx Elastic Buffer implementation, data is clocked out of the GTX transceiver synchronously to **RXOUTCLK**. This clock can be placed on a BUFMR followed by a BUFR component and is used to synchronize the transfer of data between the GTX transceiver and the Elastic Buffer, as illustrated in Figure 6-8. See also 7 Series and Zynq-7000 Device Transceivers for SGMII or Dynamic Standards Switching Constraints.

**Virtex-7 FPGA GTX/GTH Transceiver Wizard**

The two wrapper files immediately around the GTX/GTH transceiver, gtwizard_gt and gtwizard (see Figure 6-8), are generated from the 7 series FPGA Transceiver Wizard. These files apply all the gigabit Ethernet attributes. Consequently, these files can be regenerated by customers and therefore be easily targeted at silicon/device versions.

The CORE Generator tool log file (XCO file) that was created when the 7 series FPGA Transceiver Wizard project was generated is available in the following location:
ISE Design Suite:

<project_dir>/<component_name>/example_design/transceiver/
<component_name>_gtwizard.xco

Vivado Design Suite:

<project_dir>/<project_name>.srcs/sources1/ip/<component_name>/
<component_name>/example_design/transceiver/<component_name>_gtwizard.xco

This file can be used as an input to the CORE Generator tool to regenerate the device specific transceiver wrapper files. This file can be used as an input to Vivado project by clicking on <Add Sources> in the Flow Navigator task bar and selecting the XCO file. The XCO file itself contains a list of all of the wizard attributes that were used. For further information, see the 7 Series FPGAs Transceivers User Guide and the CORE Generator Guide, at www.xilinx.com/support/software_manuals.htm.
Figure 6-8: SGMII Connection to a Virtex-7 FPGA Transceiver
Kintex-7 and Zynq-7000 Devices for SGMII or Dynamic Standards Switching

The core is designed to integrate with the 7 series FPGA transceiver. The connections and logic required between the core and GTX transceiver are illustrated in Figure 6-9; the signal names and logic in the figure precisely match those delivered with the example design when a GTX transceiver is used.

The 125 MHz differential reference clock is routed directly to the GTX transceiver. The GTX transceiver is configured to output 62.5 MHz clock on the TXOUTCLK port; this is then routed to an MMCM via a BUFG (global clock routing).

From the MMCM, the \texttt{CLKOUT0} port (125 MHz) is placed onto global clock routing and can be used as the 125 MHz clock source for all core logic.

From the MMCM, the \texttt{CLKOUT1} port (62.5 MHz) is placed onto global clock routing and is input back into the GTX transceiver on the user interface clock port \texttt{txusrclk} and \texttt{txusrc1k2}.

It can be seen from Figure 6-9 that the Rx Elastic Buffer is implemented in the FPGA logic between the GTX transceiver and the core; this replaces the Rx Elastic Buffer in the GTX transceiver.

This alternative Receiver Elastic Buffer uses a single block RAM to create a buffer twice as large as the one present in the GTX transceiver. It is able to cope with larger frame sizes before clock tolerances accumulate and result in emptying or filling of the buffer. This is necessary to guarantee SGMII operation at 10 Mb/s where each frame size is effectively 100 times larger than the same frame would be at 1 Gb/s because each byte is repeated 100 times (see Chapter 8, Using the Core Netlist Client-Side GMII for the SGMII Standard).

With this FPGA logic Rx Elastic Buffer implementation, data is clocked out of the GTX transceiver synchronously to \texttt{RXOUTCLK}. This clock can be placed on a BUFG component and is used to synchronize the transfer of data between the GTX transceiver and the Elastic Buffer, as illustrated in Figure 6-9. See also 7 Series and Zynq-7000 Device Transceivers for SGMII or Dynamic Standards Switching Constraints.

Kintex-7 and Zynq-7000 Device GTX Transceiver Wizard

The two wrapper files immediately around the GTX transceiver, gtwizard_gt and gtwizard (Figure 6-9), are generated from the 7 series FPGA Transceiver Wizard. These files apply all the gigabit Ethernet attributes. Consequently, these files can be regenerated by customers and therefore be easily targeted at silicon/device versions.

The CORE Generator tool log file (XCO file) that was created when the 7 series FPGA Transceiver Wizard project was generated is available in the following location:
Chapter 6: SGMII / Dynamic Standards Switching with Transceivers

ISE Design Suite:

<project_dir>/<component_name>/example_design/transceiver/
<component_name>_gtwizard.xco

Vivado Design Suite:

<project_dir>/<project_name>/srcs/sources1/ip/<component_name>/
<component_name>/example_design/transceiver/<component_name>_gtwizard.xco

This file can be used as an input to the CORE Generator tool to regenerate the device specific transceiver wrapper files. This file can be used as an input to Vivado tools project by clicking on <Add Sources> in the Flow Navigator task bar and selecting the XCO file. The XCO file itself contains a list of all of the wizard attributes which were used. For further information, see the 7 Series FPGA Transceivers User Guide and the CORE Generator Guide, at www.xilinx.com/support/software_manuals.htm
Figure 6-9: SGMII Connection to a Kintex-7 or Zynq-7000 Device Transceiver
Artix-7 Devices for SGMII or Dynamic Standards Switching

The core is designed to integrate with the 7 series FPGA transceiver. The connections and logic required between the core and GTP transceiver are illustrated in Figure 6-10. The signal names and logic in the figure match those delivered with the example design when a GTP transceiver is used.

The 125 MHz differential reference clock is routed directly to the GTP transceiver. The GTP transceiver is configured to output 62.5 MHz clock on the TXOUTCLK port. This clock is then routed to an MMCM using a BUFG (global clock routing).

From the MMCM, the CLKOUT0 port (125 MHz) is placed onto global clock routing and can be used as the 125 MHz clock source for all core logic. From the MMCM, the CLKOUT1 port (62.5 MHz) is placed onto global clock routing and is input back into the GTP transceiver on the user interface clock port txusrclk and txusrclk2. Figure 6-10 shows that the Rx Elastic Buffer is implemented in the FPGA logic between the GTP transceiver and the core; this replaces the Rx Elastic Buffer in the GTP transceiver.

This alternative Receiver Elastic Buffer uses a single block RAM to create a buffer twice as large as the one present in the GTP transceiver. It is able to cope with larger frame sizes before clock tolerances accumulate and result in emptying or filling of the buffer. This is necessary to guarantee SGMII operation at 10 Mb/s where each frame size is effectively 100 times larger than the same frame would be at 1 Gb/s because each byte is repeated 100 times (see Chapter 8, Using the Core Netlist Client-Side GMII for the SGMII Standard).

With this FPGA logic Rx Elastic Buffer implementation, data is clocked out of the GTP transceiver synchronously to RXOUTCLK. This clock can be placed on a BUFG component and is used to synchronize the transfer of data between the GTP transceiver and the Elastic Buffer, as illustrated in Figure 6-10. See also 7 Series and Zynq-7000 Device Transceivers for SGMII or Dynamic Standards Switching Constraints in Chapter 18.

Artix-7 FPGA GTP Transceiver Wizard

The two wrapper files immediately around the GTP transceiver, gtwizard_gt and gtwizard (Figure 6-10), are generated from the 7 series FPGA Transceiver Wizard. These files apply all the gigabit Ethernet attributes. Consequently, these files can be regenerated by customers and therefore be easily targeted at silicon/device versions.

The CORE Generator tool log file (XCO file) that was created when the 7 series FPGA Transceiver Wizard project was generated is available in the following location:

ISE Design Suite:

<project_dir>/<component_name>/example_design/transceiver/<component_name>_gtwizard.xco
Vivado Design Suite:

```
<project_dir>/<project_name>/srcs/sources1/ip/<component_name>/
<component_name>/example_design/transceiver/<component_name>_gtwizard.xco
```

This file can be used as an input to the CORE Generator tool to regenerate the device specific transceiver wrapper files. This file can be used as an input to Vivado tools project by clicking on <Add Sources> in the Flow Navigator task bar and selecting the XCO file. The XCO file itself contains a list of all of the wizard attributes that were used. For further information, see the 7 Series FPGAs Transceivers User Guide and the CORE Generator Guide, at [www.xilinx.com/support/software Manuals.htm](http://www.xilinx.com/support/software Manuals.htm).
Figure 6-10: SGMII Connection to Artix-7 FPGA Transceiver
Clock Sharing - Multiple Cores with Transceivers, FPGA Logic Elastic Buffer

Virtex-4 FX Devices

Figure 6-11 illustrates sharing clock resources across multiple instantiations of the core when using the Virtex-4 FPGA RocketIO MGT transceiver. The example design, when using the Virtex-4 devices, can be generated to connect either a single instance of the core, or connect a pair of core instances to the transceiver pair present in a MGT transceiver tile. Figure 6-11 illustrates two instantiations of the block level, and each block level contains a pair of cores, illustrating clock sharing between four cores.

More cores can be added by continuing to instantiate extra block level modules. Share clocks only between the MGT transceivers in a single column. For each column, use a single brefclk_p and brefclk_n differential clock pair and connect this to a GT11CLK_MGT primitive. The clock output from this primitive should be shared across all used MGT transceiver tiles in the column. See the Virtex-4 RocketIO Multi-Gigabit Transceiver User Guide for more information.

To provide the 125 MHz clock for all core instances, select a TXOUTCLK1 port from any MGT transceiver. This can be routed onto global clock routing using a BUFG as illustrated, and shared between all cores and MGT transceivers in the column.

Each MGT transceiver and core pair instantiated has its own independent clock domain synchronous to RXRECCLK1 which is placed on regional clock routing using a BUFR, as illustrated in Figure 6-11. These cannot be shared across multiple MGT transceivers. Although not illustrated in Figure 6-11, dclk (the clock used for the calibration blocks and for the Dynamic Reconfiguration Port (DRP) of the MGT transceivers) can also be shared.
Figure 6-11: Clock Management with Multiple Core Instances with Virtex-4 FPGA MGT Transceivers for SGMII
Chapter 6: SGMII / Dynamic Standards Switching with Transceivers

Virtex-5 LXT and SXT Devices

Figure 6-12 illustrates sharing clock resources across multiple instantiations of the core when using the Virtex-5 FPGA RocketIO GTP transceiver. The example design can be generated to connect either a single instance of the core, or connect a pair of core instances to the transceiver pair present in a GTP transceiver tile. Figure 6-12 illustrates two instantiations of the block level, and each block level contains a pair of cores. Figure 6-12 illustrates clock sharing between four cores.

More cores can be added by instantiating extra block level modules. Share the `brefclk_p` and `brefclk_n` differential clock pairs. See the Virtex-5 RocketIO GTP Transceiver User Guide for more information.

To provide the 125 MHz clock for all core instances, select a `REFCLKOUT` port from any GTP transceiver. This can be routed onto global clock routing using a BUFG as illustrated and shared between all cores and GTP transceivers in the column.

Each GTP transceiver and core pair instantiated has its own independent clock domains synchronous to `RXRECCLK0` and `RXRECCLK1`. These are placed on regional clock routing using a BUFR, as illustrated in Figure 6-12, and cannot be shared across multiple GTP transceivers.
Chapter 6: SGMII / Dynamic Standards Switching with Transceivers

Figure 6-12: Clock Management with Multiple Core Instances with Virtex-5 FPGA RocketIO GTP Transceivers for SGMII
Chapter 6: SGMII / Dynamic Standards Switching with Transceivers

Virtex-5 FXT and TXT Devices

Figure 6-13 illustrates sharing clock resources across multiple instantiations of the core when using the Virtex-5 FPGA RocketIO GTX transceiver. The example design can be generated to connect either a single instance of the core, or connect a pair of core instances to the transceiver pair present in a GTX transceiver tile. Figure 6-13 illustrates two instantiations of the block level, and each block level contains a pair of cores. Figure 6-13 illustrates clock sharing between four cores.

More cores can be added by instantiating extra block level modules. Share the brefclk_p and brefclk_n differential clock pairs. See the Virtex-5 RocketIO GTX Transceiver User Guide for more information.

To provide the FPGA logic clocks for all core instances, select a REFCLKOUT port from any GTX transceiver and route this to a single DCM through a BUFG (global clock routing). The CLK0 (125 MHz) and CLKDV (62.5 MHz) outputs from this DCM, placed onto global clock routing using BUFGs, can be shared across all core instances and GTX transceivers as illustrated.

Each GTX transceiver and core pair instantiated has its own independent clock domains synchronous to RXRECLK0 and RXRECLK1. These are placed on regional clock routing using a BUFR, as illustrated in Figure 6-13, and cannot be shared across multiple GTX transceivers.
Figure 6-13: Clock Management with Multiple Core Instances with Virtex-5 FPGA RocketIO GTX Transceivers for SGMII
Chapter 6: SGMII / Dynamic Standards Switching with Transceivers

Virtex-6 Devices

Figure 6-14 illustrates sharing clock resources across two instantiations of the core when using the Virtex-6 FPGA GTX transceivers. Further cores can be added by instantiating extra block level modules.

Share the mgtrefclk_p and mgtrefclk_n differential clock pair clock source across all of the transceivers in use. To provide the 125 MHz clock for all core instances, select a TXOUTCLK port from any GTX transceiver. This can be routed onto global clock routing using a BUFG as illustrated and shared between all cores and GTX transceivers.

Each GTX transceiver and core pair instantiated has its own independent clock domains synchronous to RXRECCLK. These are placed on regional clock routing using a BUFR, as illustrated in Figure 6-14, and cannot be shared across multiple GTX transceivers.

See the Virtex-6 FPGA GTX Transceiver User Guide for more information on GTX transceiver clock resources.
Figure 6-14: Clock Management with Multiple Core Instances with Virtex-6 FPGA GTX Transceivers for SGMII
Spartan-6 LXT Devices

Figure 6-15 illustrates sharing clock resources across multiple instantiations of the core when using the Spartan-6 FPGA GTP transceiver. The example design can be generated to connect either a single instance of the core, or connect a pair of core instances to the transceiver pair present in a GTP transceiver tile. Figure 6-15 illustrates two instantiations of the block level, and each block level contains a pair of cores. Figure 6-15 illustrates clock sharing between four cores.

More cores can be added by instantiating extra block level modules. Share the brefclk_p and brefclk_n differential clock pairs. See the Spartan-6 FPGA GTP Transceiver User Guide for more information.

To provide the 125 MHz clock for all core instances, select a GTP transceiver CLKOUT port from any GTP transceiver. This can be routed onto global clock routing using a BUFIO2 and BUFG as illustrated and shared between all cores and GTP transceivers in the column.

Each GTP transceiver and core pair instantiated has its own independent clock domains synchronous to RXRECCLK0 and RXRECCLK1. These are placed on global clock routing using a BUFG, as illustrated in Figure 6-15, and cannot be shared across multiple GTP transceivers.
Figure 6-15: Clock Management with Multiple Core Instances with Spartan-6 FPGA GTP Transceivers for SGMII
Virtex-7 Devices

Figure 6-17 illustrates sharing clock resources across multiple instantiations of the core when using the 7 series FPGA transceiver. More cores can be added by instantiating extra block level modules.

Share the \texttt{gtrefclk\_p} and \texttt{gtrefclk\_n} differential clock pairs. See the \textit{7 Series GTX Transceiver User Guide} and the \textit{7 Series GTH Transceiver User Guide} for more information.

To provide the FPGA logic clocks for all core instances, select a \texttt{TXOUTCLK} port from any GTX/GTH transceiver and route this to a single MMCM. The \texttt{CLKOUT0} (125 MHz) and \texttt{CLKOUT1} (62.5 MHz) outputs from this MMCM, placed onto global clock routing using \texttt{BUFGs}, can be shared across all core instances and GTX/GTH transceivers as illustrated.

Each GTX/GTH transceiver and core pair instantiated has its own independent clock domains synchronous to \texttt{RXOUTCLK}. These are placed on \texttt{BUFMR} followed by regional clock routing using a \texttt{BUFR}, as illustrated in Figure 6-17, and cannot be shared across multiple GTX/GTH transceivers.
Figure 6-16: Clock Management with Multiple Core Instances with Virtex-7 FPGA Transceivers for SGMII
Kintex-7 and Zynq-7000 Devices

Figure 6-17 illustrates sharing clock resources across multiple instantiations of the core when using the 7 series FPGA GTX transceiver. More cores can be added by instantiating extra block level modules.

Share the gtrefclk_p and gtrefclk_n differential clock pairs. See the 7 Series Transceiver User Guide for more information.

To provide the FPGA logic clocks for all core instances, select a TXOUTCLK port from any GTX transceiver and route this to a single MMCM through a BUFG (global clock routing). The CLKOUT0 (125 MHz) and CLKOUT1 (62.5 MHz) outputs from this MMCM, placed onto global clock routing using BUFGs, can be shared across all core instances and GTX transceivers as illustrated.

Each GTX transceiver and core pair instantiated has its own independent clock domains synchronous to RXOUTCLK. These are placed on global clock routing using a BUFG, as illustrated in Figure 6-17, and cannot be shared across multiple GTX transceivers.
Chapter 6: SGMII / Dynamic Standards Switching with Transceivers

Figure 6-17: Clock Management with Multiple Core Instances with Kintex-7 or Zynq-7000 Device Transceivers for SGMII
Artix-7 Devices

Figure 6-18 illustrates sharing clock resources across multiple instantiations of the core when using the 7 series FPGA GTP transceiver. More cores can be added by instantiating extra block level modules and sharing the `gtrefclk_p` and `gtrefclk_n` differential clock pairs. See the 7 Series Transceiver User Guide for more information.

To provide the FPGA logic clocks for all core instances, select a TXOUTCLK port from any GTP transceiver and route this to a single MMCM through a BUFG (global clock routing). The `CLKOUT0` (125 MHz) and `CLKOUT1` (62.5 MHz) outputs from this MMCM, placed onto global clock routing using BUFGs, can be shared across all core instances and GTP transceivers as illustrated.

Each GTP transceiver and core pair instantiated has its own independent clock domains synchronous to RXOUTCLK. These are placed on global clock routing using a BUFG, as illustrated in Figure 6-18, and cannot be shared across multiple GTP transceivers.
Figure 6-18: Clock Management with Multiple Core Instances with Artix-7 FPGA Transceivers for SGMII
Chapter 20, Detailed Example Design provides a full list and description of the directory and file structure that is provided with the core, including the location of the HDL example design provided.

Figure 6-19 illustrates an example design for top-level HDL for the Ethernet 1000BASE-X PCS/PMA or SGMII in SGMII (or dynamic standards switching) mode using a device-specific transceiver (Virtex-4, Virtex-5, Virtex-6, Virtex-7, Kintex-7, Artix-7, Zynq-7000 or Spartan-6).

As illustrated, the example is split between two hierarchical layers. The block level is designed so that it can be instantiated directly into customer designs and performs the following functions:

- Instantiates the core from HDL
- Connects the physical-side interface of the core to a device-specific transceiver
• Connects the client side GMII of the core to an SGMII Adaptation Module, which provides the functionality to operate at speeds of 1 Gb/s, 100 Mb/s and 10 Mb/s

The top level of the example design creates a specific example which can be simulated, synthesized and implemented. The top level of the example design performs the following functions:

• Instantiates the block level from HDL
• Derives the clock management logic for device-specific transceiver and the core
• Implements an external GMII-style interface

The next few pages in this section describe each of the example design blocks (and associated HDL files) in detail, and conclude with an overview of the demonstration test bench provided for the design.

**Top-Level Example Design HDL**

The top-level example design for the Ethernet 1000BASE-X PCS/PMA core in SGMII mode is described in the following files:

**VHDL**

**ISE Design Suite:**

<project_dir>/<component_name>/example_design/<component_name>_example_design.vhd

**Vivado Design Suite:**

<project_dir>/<project_name>/<project_name>.srcs/sources1/ip/<component_name>/<component_name>/example_design/<component_name>_example_design.vhd

**Verilog**

**ISE Design Suite:**

<project_dir>/<component_name>/example_design/<component_name>_example_design.v

**Vivado Design Suite:**

<project_dir>/<project_name>/<project_name>.srcs/sources1/ip/<component_name>/<component_name>/example_design/<component_name>_example_design.v

The example design HDL top level contains the following:

• An instance of the SGMII block level
• Clock management logic for the core and the device-specific transceiver, including DCM (if required) and Global Clock Buffer instances
• External GMII logic, including IOB and DDR register instances, where required
The example design HDL top level connects the GMII of the block level to external IOBs. This allows the functionality of the core to be demonstrated using a simulation package, as described in this guide.

**Note:** In the Virtex-4, Virtex-5 and Spartan-6 families, transceivers are provided in pairs. When generated with the appropriate options, the example design is capable of connecting two instances of the core to the transceiver pair.

## Block Level HDL

The following files describe the block level for the Ethernet 1000BASE-X PCS/PMA core in SGMII mode:

### VHDL

**ISE Design Suite:**

<project_dir>/<component_name>/example_design/<component_name>_block.vhd

**Vivado Design Suite:**

<project_dir>/<project_name>/<project_name>.srcs/sources1/ip/<component_name>/
<component_name>/example_design/<component_name>_block.vhd

### Verilog

**ISE Design Suite:**

<project_dir>/<component_name>/example_design/<component_name>_block.v

**Vivado Design Suite:**

<project_dir>/<project_name>/<project_name>.srcs/sources1/ip/<component_name>/
<component_name>/example_design/<component_name>_block.v

The block level contains the following:

- An instance of the Ethernet 1000BASE-X PCS/PMA core in SGMII mode.
- An instance of a transceiver specific to the target device (Virtex-4, Virtex-5, Virtex-6, Virtex-7, Kintex-7, Artix-7, Zynq-7000 or Spartan-6)
- An SGMII adaptation module containing:
  - The clock management logic required to enable the SGMII example design to operate at 10 Mb/s, 100 Mb/s, and 1 Gb/s.
  - GMII logic for both transmitter and receiver paths; the GMII style 8-bit interface is run at 125 MHz for 1 Gb/s operation; 12.5 MHz for 100 Mb/s operation; 1.25 MHz for 10 Mb/s operation.
The block-level HDL connects the PHY side interface of the core to a device-specific transceiver instance and the client side to SGMII Adaptation logic as illustrated in Figure 6-19. This is the most useful part of the example design and should be instantiated in all customer designs that use the core.

Note: In the Virtex-4, Virtex-5 and Spartan-6 devices, transceivers are provided in pairs. When generated with the appropriate options, the block level is capable of connecting two instances of the core to the transceiver.

Transceiver Files for Zynq-7000, Virtex-7 Kintex-7, and Artix-7 Devices

Transceiver Wrapper

This device-specific transceiver wrapper is instantiated from the block-level HDL file of the example design and is described in the following files:

VHDL

ISE Design Suite:

<project_dir>/<component_name>/example_design/transceiver/<component_name>_transceiver.vhd

Vivado Design Suite:

<project_dir>/<project_name>/<project_name>.srcs/sources1/ip/<component_name>/
<component_name>/example_design/transceiver/<component_name>_transceiver.vhd

Verilog

ISE Design Suite:

<project_dir>/<component_name>/example_design/transceiver/<component_name>_transceiver.v

Vivado Design Suite:

<project_dir>/<project_name>/<project_name>.srcs/sources1/ip/<component_name>/
<component_name>/example_design/transceiver/<component_name>_transceiver.v

This file instances output source files from the transceiver wizard (used with Gigabit Ethernet 1000BASE-X attributes).
Zynq-7000, Virtex-7, Kintex-7, and Artix-7 Device Transceiver Wizard Files

For Zynq-7000, Virtex-7, Kintex-7, and Artix-7 devices, the transceiver wrapper file directly instantiates device-specific transceiver wrapper files created from the serial transceiver wizard. These files tie off (or leave unconnected) unused I/O for the transceiver, and apply the 1000BASE-X attributes. The files can be edited/tailored by rerunning the wizard and swapping these files. The files include the following:

**VHDL**

**ISE Design Suite:**

```vhdl
text
<project_dir>/<component_name>/example_design/transceiver/<component_name>_gtwizard_init.vhd
<project_dir>/<component_name>/example_design/transceiver/<component_name>_tx_startup_fsm.vhd
<project_dir>/<component_name>/example_design/transceiver/<component_name>_rx_startup_fsm.vhd
<project_dir>/<component_name>/example_design/transceiver/<component_name>_gtwizard.vhd
<project_dir>/<component_name>/example_design/transceiver/<component_name>_gtwizard_gt.vhd
```

**Vivado Design Suite:**

```vhdl
text
<project_dir>/<project_name>.srcs/sources1/ip/<component_name>/example_design/transceiver/<component_name>_gtwizard_init.vhd
<project_dir>/<project_name>.srcs/sources1/ip/<component_name>/example_design/transceiver/<component_name>_tx_startup_fsm.vhd
<project_dir>/<project_name>.srcs/sources1/ip/<component_name>/example_design/transceiver/<component_name>_rx_startup_fsm.vhd
<project_dir>/<project_name>.srcs/sources1/ip/<component_name>/example_design/transceiver/<component_name>_gtwizard.vhd
<project_dir>/<project_name>.srcs/sources1/ip/<component_name>/example_design/transceiver/<component_name>_gtwizard_gt.vhd
```

**Verilog**

**ISE Design Suite:**

```verilog
text
<project_dir>/<component_name>/example_design/transceiver/<component_name>_gtwizard_init.v
<project_dir>/<component_name>/example_design/transceiver/<component_name>_tx_startup_fsm.v
<project_dir>/<component_name>/example_design/transceiver/<component_name>_rx_startup_fsm.v
<project_dir>/<component_name>/example_design/transceiver/<component_name>_gtwizard.v
<project_dir>/<component_name>/example_design/transceiver/<component_name>_gtwizard_gt.v
```
Chapter 6: SGMII / Dynamic Standards Switching with Transceivers

Vivado Design Suite:

```
<project_dir>/<project_name>/<project_name>.srcs/sources1/ip/<component_name>/
<component_name>/example_design/transceiver/<component_name>_gtwizard_init.v
<project_dir>/<project_name>/<project_name>.srcs/sources1/ip/<component_name>/
<component_name>/example_design/transceiver/<component_name>_tx_startup_fsm.v
<project_dir>/<project_name>/<project_name>.srcs/sources1/ip/<component_name>/
<component_name>/example_design/transceiver/<component_name>_rx_startup_fsm.v
<project_dir>/<project_name>/<project_name>.srcs/sources1/ip/<component_name>/
<component_name>/example_design/transceiver/<component_name>_gtwizard.v
<project_dir>/<project_name>/<project_name>.srcs/sources1/ip/<component_name>/
<component_name>/example_design/transceiver/<component_name>_gtwizard_gt.v
```

To re-run the transceiver wizard, a CORE Generator tool XCO file for the wizard is included. This file defines all the required wizard attributes used to generate the preceding files. See the CORE Generator tool documentation for further information about XCO files. The XCO file is in the following location:

ISE Design Suite:

```
<project_dir>/<component_name>/example_design/transceiver/<component_name>_gtwizard.xco
```

Vivado Design Suite:

```
<project_dir>/<project_name>/srcs/sources1/ip/<component_name>/
<component_name>/example_design/transceiver/<component_name>_gtwizard.xco
```

This file can be used as an input to a Vivado tools project by clicking on <Add Sources> in the Flow Navigator task bar and selecting the XCO file.

Transceiver Files for Spartan-6 Devices

Transceiver Wrapper

This device-specific transceiver wrapper is instantiated from the block-level HDL file of the example design and is described in the following files:

VHDL

```
<project_dir>/<component_name>/example_design/transceiver/transceiver.vhd
```

Verilog

```
<project_dir>/<component_name>/example_design/transceiver/transceiver.v
```

This file instances output source files from the transceiver wizard (used with Gigabit Ethernet 1000BASE-X attributes).
Spartan-6 FPGA GTP Transceiver Wizard Files

For Spartan-6 devices, the transceiver wrapper file directly instantiates device-specific transceiver wrapper files created from the Spartan-6 FPGA GTP Transceiver Wizard. These files tie off (or leave unconnected) unused I/O for the GTP transceiver, and apply the 1000BASE-X attributes. The files can be edited/tailored by rerunning the wizard and swapping these files. The files include the following:

VHDL

<project_dir>/<component_name>/example_design/transceiver/s6_gtpwizard.vhd
<project_dir>/<component_name>/example_design/transceiver/s6_gtpwizard_tile.vhd

Verilog

<project_dir>/<component_name>/example_design/transceiver/s6_gtpwizard.v
<project_dir>/<component_name>/example_design/transceiver/s6_gtpwizard_tile.v

To re-run the Spartan-6 FPGA GTX Transceiver Wizard, a CORE Generator tool XCO file for the wizard is included. This file defines all the required wizard attributes used to generate the preceding files. See the CORE Generator tool documentation for further information about XCO files. The XCO file is in the following location:

<project_dir>/<component_name>/example_design/transceiver/s6_gtpwizard.xco

Transceiver Files for Virtex-6 Devices

Transceiver Wrapper

This device-specific transceiver wrapper is instantiated from the block-level HDL file of the example design and is described in the following files:

VHDL

<project_dir>/<component_name>/example_design/transceiver/v6_gtxwizard_top.vhd

Verilog

<project_dir>/<component_name>/example_design/transceiver/v6_gtxwizard_top.v

This file instances output source files from the device-specific wizard (used with Gigabit Ethernet 1000BASE-X attributes).
Virtex-6 FPGA GTX Transceiver Wizard Files

For Virtex-6 devices, the transceiver wrapper file directly instantiates transceiver wrapper files created from the Virtex-6 FPGA GTX Transceiver Wizard. These files tie off (or leaves unconnected) unused I/O for the GTX transceiver, and apply the 1000BASE-X attributes. The files can be edited/tailored by rerunning the wizard and swapping these files. The files include the following:

VHDL

  `<project_dir>/<component_name>/example_design/transceiver/v6_gtxwizard.vhd`
  `<project_dir>/<component_name>/example_design/transceiver/v6_gtxwizard_gtx.vhd`

Verilog

  `<project_dir>/<component_name>/example_design/transceiver/v6_gtxwizard.v`
  `<project_dir>/<component_name>/example_design/transceiver/v6_gtxwizard_gtx.v`

To re-run the Virtex-6 FPGA GTX Transceiver Wizard, a CORE Generator tool XCO file for the wizard is included. This file defines all the required wizard attributes used to generate the preceding files. See the CORE Generator tool documentation for further information about XCO files. The XCO file is in the following location:

  `<project_dir>/<component_name>/example_design/transceiver/v6_gtxwizard.xco`

RocketIO Transceiver Files for Virtex-5 Devices

Transceiver Wrapper

This device-specific RocketIO transceiver wrapper is instantiated from the block-level HDL file of the example design and is described in the following files:

VHDL

  `<project_dir>/<component_name>/example_design/transceiver/transceiver.vhd`

Verilog

  `<project_dir>/<component_name>/example_design/transceiver/transceiver.v`

This file instances output source files from the device-specific RocketIO Transceiver Wizard (used with Gigabit Ethernet 1000BASE-X attributes).

In the Virtex-5 devices, RocketIO transceivers are provided in pairs. When generated with the appropriate options, the block level is capable of connecting two instances of the core to the RocketIO transceiver pair. When only a single instance of the core is requested, the unused RocketIO transceiver from the pair is still instantiated from within this transceiver wrapper but left unconnected.
Virtex-5 FPGA RocketIO GTP Transceiver Specific Files

For Virtex-5 LXT and SXT devices, the transceiver wrapper file directly instantiates RocketIO GTP transceiver wrapper files created from the Virtex-5 FPGA RocketIO GTP Transceiver Wizard. These files tie off (or leave unconnected) unused I/O for the GTP transceiver pair, and apply the 1000BASE-X attributes. The files can be edited/tailored by rerunning the RocketIO GTP Transceiver Wizard and swapping these files. These are the following files:

**VHDL**

```vhdl
<project_dir>/<component_name>/example_design/transceiver/v5_gtpwizard.vhd
<project_dir>/<component_name>/example_design/transceiver/v5_gtpwizard_tile.vhd
```

**Verilog**

```verilog
<project_dir>/<component_name>/example_design/transceiver/v5_gtpwizard.v
<project_dir>/<component_name>/example_design/transceiver/v5_gtpwizard_tile.v
```

To re-run the device-specific RocketIO Transceiver GTP Wizard, a CORE Generator tool XCO file for the RocketIO Transceiver GTP Wizard has also been included. This file lists all of the device-specific RocketIO Transceiver GTP Wizard attributes used to generate the preceding files. See the CORE Generator tool documentation for more information about XCO files. The XCO file is in the following location:

```plaintext
<project_dir>/<component_name>/example_design/transceiver/v5_gtpwizard.xco
```

Virtex-5 FPGA RocketIO GTX Transceiver Specific Files

For Virtex-5 FXT and TXT devices, the transceiver wrapper file directly instantiates RocketIO GTX transceiver wrapper files created from the Virtex-5 FPGA RocketIO GTX Transceiver Wizard. These files tie off (or leaves unconnected) unused I/O for the GTX transceiver pair and apply the 1000BASE-X attributes. The files can be edited/tailored by rerunning the RocketIO GTX Transceiver Wizard and swapping these files. These are the following files:

**VHDL**

```vhdl
<project_dir>/<component_name>/example_design/transceiver/v5_gtxwizard.vhd
<project_dir>/<component_name>/example_design/transceiver/v5_gtxwizard_gtx_tile.vhd
```

**Verilog**

```verilog
<project_dir>/<component_name>/example_design/transceiver/v5_gtxwizard.v
<project_dir>/<component_name>/example_design/transceiver/v5_gtxwizard_gtx_tile.v
```
To re-run the device-specific RocketIO GTX Transceiver Wizard, a CORE Generator tool XCO file for the RocketIO GTX Transceiver Wizard has also been included. This file lists all of the RocketIO GTX Transceiver Wizard attributes which were used in the generation of the preceding files. See the CORE Generator tool documentation for further information about XCO files. The XCO file is located:

<project_dir>/<component_name>/example_design/transceiver/v5_gtxwizard.xco

**RocketIO Transceiver Files for Virtex-4 FX Devices**

**Transceiver Wrapper**

This device-specific RocketIO transceiver wrapper is instantiated from the block-level HDL file of the example design and is described in the following files:

**VHDL**

<project_dir>/<component_name>/example_design/transceiver/transceiver.vhd

**Verilog**

<project_dir>/<component_name>/example_design/transceiver/transceiver.v

This file instances the RocketIO transceiver with Gigabit Ethernet 1000BASE-X attributes applied.

In the Virtex-4 FX devices RocketIO transceivers are provided in pairs. When generated with the appropriate options, the block level is capable of connecting two instances of the core to the RocketIO transceiver pair. When only a single instance of the core is requested, the unused RocketIO transceiver from the pair is still instantiated from within this transceiver wrapper but left unconnected.

**Calibration Blocks**

For Virtex-4 FX devices only, calibration blocks are required. A calibration block is connected to both GT11 A and B within the RocketIO transceiver tile. This occurs in the transceiver wrapper file. See Answer Record 22477 for information about downloading the Calibration Block User Guide.

The calibration block is described in the following files:

**VHDL**

<project_dir>/<component_name>/example_design/transceiver/cal_block_v1_4_1.vhd

**Verilog**

<project_dir>/<component_name>/example_design/transceiver/cal_block_v1_4_1.v
**GT11 Reset/Initialization Circuitry**

Precise reset/initialization circuitry is required for the GT11 device-specific RocketIO transceivers.

The reset circuitry for the device-specific RocketIO receiver is illustrated in Figure 2-18 of the *Virtex-4 RocketIO Multi-Gigabit Transceiver User Guide* (UG076). This is implemented in the following files:

VHDL

```vhdl
<project_dir>/<component_name>/example_design/transceiver/gt11_init_rx.vhd
```

Verilog

```verilog
<project_dir>/<component_name>/example_design/transceiver/gt11_init_rx.v
```

The reset circuitry for the RocketIO transceiver is illustrated in Figure 2-13 of the *Virtex-4 FPGA RocketIO Multi-Gigabit Transceiver User Guide* (UG076). This is implemented in the following files:

VHDL

```vhdl
<project_dir>/<component_name>/example_design/transceiver/gt11_init_tx.vhd
```

Verilog

```verilog
<project_dir>/<component_name>/example_design/transceiver/gt11_init_tx.v
```

Both receiver and transmitter reset circuitry entities are instantiated from within the block level of the example design.

**Receiver Elastic Buffer**

The Receiver Elastic Buffer if present (see Receiver Elastic Buffer Implementations) is described in the following files:

VHDL

**ISE Design Suite:**

```vhdl
<project_dir>/<component_name>/example_design/transceiver/<component_name>_rx_elastic_buffer.vhd
```

**Vivado Design Suite:**

```vhdl
<project_dir>/<project_name>.srcs/sources1/ip/<component_name>/<component_name>_example_design/transceiver/<component_name>_rx_elastic_buffer.vhd
```
Verilog

ISE Design Suite:

<project_dir>/<component_name>/example_design/transceiver/
<component_name>_rx_elastic_buffer.v

Vivado Design Suite:

<project_dir>/<project_name>/srcs/sources1/ip/<component_name>/
<component_name>/example_design/transceiver/<component_name>_rx_elastic_buffer.v

In SGMII or Dynamic Switching modes, the Rx Buffer in the device-specific transceiver is optionally bypassed. If bypassed, a larger buffer is implemented in the FPGA logic and instantiated from within the transceiver wrapper.

This alternative Receiver Elastic Buffer uses a single block RAM to create a buffer twice as large as the one present in the device-specific transceiver, which is able to cope with larger frame sizes before clock tolerances accumulate and result in an emptying or filling of the buffer.

**SGMII Adaptation Module**

The SGMII Adaptation Module is described in the following files:

VHDL

ISE Design Suite:

<project_dir>/<component_name>/example_design/sgmii_adapt/
<component_name>sgmii_adapt.vhd
<component_name>clk_gen.vhd
<component_name>johnson_cntr.vhd
<component_name>tx_rate_adapt.vhd
<component_name>rx_rate_adapt.vhd

Vivado Design Suite:

<project_dir>/<project_name>/srcs/sources1/ip/<component_name>/
<component_name>example_design/sgmii_adapt/
<component_name>sgmii_adapt.vhd
<component_name>clk_gen.vhd
<component_name>johnson_cntr.vhd
<component_name>tx_rate_adapt.vhd
<component_name>rx_rate_adapt.vhd
Chapter 6: SGMII / Dynamic Standards Switching with Transceivers

Verilog

ISE Design Suite:

<project_dir>/<component_name>/example_design/sgmii_adapt/
<component_name>sgmii_adapt.v
<component_name>clk_gen.v
<component_name>johnson_cntr.v
<component_name>tx_rate_adapt.v
<component_name>rx_rate_adapt.v

Vivado Design Suite:

<project_dir>/<project_name>/srcs/sources1/ip/<component_name>/example_design/sgmii_adapt/
<component_name>sgmii_adapt.v
<component_name>clk_gen.v
<component_name>johnson_cntr.v
<component_name>tx_rate_adapt.v
<component_name>rx_rate_adapt.v

The GMII of the core always operates at 125 MHz. The core makes no differentiation between the three speeds of operation; it always effectively operates at 1 Gb/s. However, at 100 Mb/s, every data byte run through the core should be repeated 10 times to achieve the required bit rate; at 10 Mb/s, each data byte run through the core should be repeated 100 times to achieve the required bit rate. Dealing with this repetition of bytes is the function of the SGMII adaptation module and its component blocks.

The SGMII adaptation module and component blocks are described in detail in the Chapter 8, Additional Client-Side SGMII Logic Provided in the Example Design.
Demonstration Test Bench

Figure 6-20 illustrates the demonstration test bench for the Ethernet 1000BASE-X PCS/PMA or SGMII core in SGMII mode. The demonstration test bench is a simple VHDL or Verilog program to exercise the example design and the core itself.

The top-level test bench entity instantiates the example design for the core, which is the Device Under Test (DUT). A stimulus block is also instantiated and clocks, resets and test bench semaphores are created. The following files describe the top-level of the demonstration test bench.

VHDL

ISE Design Suite:

<project_dir>/<component_name>/simulation/demo_tb.vhd

Vivado Design Suite:

<project_dir>/<project_name>/srcs/sources1/ip/<component_name>/
<component_name>/simulation/demo_tb.vhd
Chapter 6: SGMII / Dynamic Standards Switching with Transceivers

Verilog

ISE Design Suite:

<project_dir>/<component_name>/simulation/demo_tb.v

Vivado Design Suite:

<project_dir>/<project_name>/srcs/sources1/ip/<component_name>/
<component_name>/simulation/demo_tb.v

The stimulus block entity, instantiated from within the top-level test bench, creates the Ethernet stimulus in the form of four Ethernet frames, which are injected into GMII and PHY interfaces of the DUT. The output from the DUT is also monitored for errors. The following files describe the stimulus block of the demonstration test bench.

VHDL

ISE Design Suite:

<project_dir>/<component_name>/simulation/stimulus_tb.vhd

Vivado Design Suite:

<project_dir>/<project_name>/srcs/sources1/ip/<component_name>/
<component_name>/simulation/stimulus_tb.vhd

Verilog

ISE Design Suite:

<project_dir>/<component_name>/simulation/stimulus_tb.v

Vivado Design Suite:

<project_dir>/<project_name>/srcs/sources1/ip/<component_name>/
<component_name>/simulation/stimulus_tb.v

Together, the top-level test bench file and the stimulus block combine to provide the full test bench functionality which is described in the sections that follow.

Note: In the Virtex-4, Virtex-5 and Spartan-6 devices, transceivers are provided in pairs. When generated with the appropriate options, the example design is capable of connecting two instances of the core to the device-specific transceiver pair. When this is the case, two stimulus blocks are instantiated from the top level test bench to independently exercise both cores.
Test Bench Functionality

The demonstration test bench performs the following tasks:

- Input clock signals are generated.
- A reset is applied to the example design.
- The Ethernet 1000BASE-X PCS/PMA core is configured through the MDIO interface by injecting an MDIO frame into the example design. This disables Auto-Negotiation and takes the core out of Isolate state.
- The following frames are injected into the GMII transmitter by the GMII stimulus block at 1 Gb/s.
  - the first is a minimum length frame
  - the second is a type frame
  - the third is an errored frame
  - the fourth is a padded frame
- The serial data received at the device-specific transceiver transmitter interface is converted to 10-bit parallel data, then 8B/10B decoded. The resulting frames are checked by the PMA Monitor against the stimulus frames injected into the GMII transmitter to ensure data integrity.
- The same four frames are generated by the PMA Stimulus block. These are 8B/10B encoded, converted to serial data and injected into the device-specific transceiver receiver interface at 1 Gb/s.
- Data frames received at the GMII receiver are checked by the GMII Monitor against the stimulus frames injected into the device-specific transceiver receiver to ensure data integrity.

Customizing the Test Bench

Changing Frame Data

You can change the contents of the four frames used by the demonstration test bench by changing the data and valid fields for each frame defined in the stimulus block. New frames can be added by defining a new frame of data. Modified frames are automatically updated in both stimulus and monitor functions.

Changing Frame Error Status

Errors can be inserted into any of the predefined frames in any position by setting the error field to ‘1’ in any column of that frame. Injected errors are automatically updated in both stimulus and monitor functions.
Chapter 6: SGMII / Dynamic Standards Switching with Transceivers

Changing the Core Configuration

The configuration of the Ethernet 1000BASE-X PCS/PMA core used in the demonstration test bench can be altered.

CAUTION! Certain configurations of the core cause the test bench to fail or cause processes to run indefinitely. For example, the demonstration test bench does not auto-negotiate with the design example. Determine the configurations that can safely be used with the test bench.

The core can be reconfigured by editing the injected MDIO frame in the demonstration test bench top level.

Changing the Operational Speed

SGMII can be used to carry Ethernet traffic at 10 Mb/s, 100 Mb/s or 1 Gb/s. By default, the demonstration test bench is configured to operate at 1 Gb/s. The speed of both the example design and test bench can be set to the desired operational speed by editing the following settings, recompiling the test bench, then running the simulation again.

1 Gb/s Operation

set speed_is_10_100 to logic 0

100 Mb/s Operation

set speed_is_10_100 to logic 1
set speed_is_100 to logic 1

10 Mb/s Operation

set speed_is_10_100 to logic 1
set speed_is_100 to logic 0
Chapter 7

SGMII over LVDS

This chapter provides the general guidelines for creating SGMII interfaces using Virtex-7, Kintex-7 or Virtex-6 FPGA devices. The chapter contains two main sections:

- The first section describes Synchronous SGMII over Virtex7/Kintex 7 FPGA LVDS
- The second section describes SGMII Support Using Asynchronous Oversampling over Virtex-6 FPGA LVDS.

Synchronous SGMII over Virtex7/Kintex 7 FPGA LVDS

This section provides general guidelines for creating synchronous SGMII designs using Virtex®-7/Kintex™-7 FPGA LVDS. Kintex-7 devices, -2 speed grade or higher on HR Banks and -1 or higher for HP Banks, can fully support SGMII using standard LVDS SelectIO™ technology logic resources. This enables direct connection to external PHY devices without the use of an FPGA Transceiver. This implementation is illustrated in Figure 7-1.

This section is organized into the following subsections:

- **Design Requirements** provides the prerequisites for the Synchronous SGMII solution.
- **Clocking Logic** discusses the clocking logic that is required for the synchronous SGMII LVDS design.
- **Layout and Placement** provides guidelines for performing FPGA layout to guide the tools through Place and Route (PAR) and to achieve timing success.
- **Example Design Implementation** describes the format of the example design provided, a description of all blocks of the example design, and describes how the design can be used to create your own custom implementation.

This section also contains an overview of the demonstration test bench that is provided with the example design.
Users of the core in this mode can benefit from a detailed understanding of Kintex-7 FPGA Clocking Resources and SelectIO Resources. See 7 Series FPGA SelectIO Resources User Guide and 7 Series FPGA Clocking Resources User Guide.

**Design Requirements**

**SGMII Only**

The interface implemented using this method supports SGMII between the FPGA and an external PHY device; the interface cannot directly support 1000BASE-X.

**Supported Devices**

- Kintex-7 Devices, -2 speed grade or faster for devices with HR Banks or -1 speed grade or faster for devices with HP banks
- Virtex-7 Devices, -2 speed grade or faster for devices with HR Banks or -1 speed grade or faster for devices with HP banks

Timing closure of this interface is challenging; perform the steps described in Layout and Placement.
Clocking Logic

The SGMII LVDS solution is a synchronous implementation where an external clock is provided to the design. In the example design this clock is assumed to be a 125 MHz differential clock.

This 125 MHz differential clock is fed to IBUFDS and the output drives the input of MMCM. MMCM is used to generate multiple clocks of 208 MHz, 625 MHz, 125 MHz, and 104 MHz.

A system clock of 200 MHz is given to the IDELAYCTRL module which calibrates IDELAY and ODELAY using the user-supplied REFCLK. The 208 MHz clock output from MMCM can also be used as a clock input to IDELAYCTRL module instead of the 200MHz system clock. See details about IDELAYCTRL in the 7 Series FPGA SelectIO Resources User Guide.

Typical usage of synchronous LVDS solution involves multiple instances of LVDS solution with single clocking block. Figure 7-2 provides a detailed illustration of the clocking logic. Table 7-1 provides the list of all the clocks in the design and their usage.
Important notes relating to Figure 7-2:

- The 125 MHz clock output from IBUFDS that is routed to the CLKIN1 pin of the MMCM should enter the FPGA on a global clock pin. This enables the clock signal to be routed to the device MMCM module using dedicated clock routing. The clock source should confirm to ethernet specifications (100 ppm of accuracy).

- Figure 7-2 shows usage of 4 BUFGs. Instead a BUFIO can be used for the 625 MHz clock and BUFR for the other three MMCM clock outputs or BUFHs on all four MMCM clock outputs.

- The OSERDES primitives used by the LVDS transceiver must use the BUFG 625 MHz clock source to provide the cleanest possible serial output. This necessitates that the
Output Serializer/Deserializer (OSERDES) parallel clock (CLKDIV) must be provided from a 208 MHz global clock buffer (BUFG) that is derived from the same MMCM. This requirement is used to satisfy the parallel to serial clock phase relationships within the OSERDES primitives. See the 7 Series FPGA SelectIO Resources User Guide and 7 Series FPGA Clocking Resources User Guide.

- An IDELAY Controller module is provided in the Example Design module for use with the IDELAYs required on the receiver input serial path. This is provided with a 200 MHz clock source. Here it is assumed to be coming as an input to the example design from the system. The 208 MHz clock output from MMCM can also be used instead of the 200 MHz source clock.

Table 7-1 provides the list of all the clocks in the design and their usage.

Table 7-1: List of Clocks in the Design

<table>
<thead>
<tr>
<th>Clock</th>
<th>Input/Generated/Output</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>independent_clk</td>
<td>Input System Clock</td>
<td>200 MHz input system clock for driving IDELAYCTRL primitive.</td>
</tr>
<tr>
<td>refclk125_p</td>
<td>Differential input clock.</td>
<td>Differential clock input to FPGA, synchronous to the incoming serial data.</td>
</tr>
<tr>
<td>refclk125_n</td>
<td>Differential input clock.</td>
<td>Differential clock input to FPGA, synchronous to the incoming serial data.</td>
</tr>
<tr>
<td>clk125_ibuf</td>
<td>125 MHz input clock.</td>
<td>Clock derived from incoming differential clock by IBUFDS. This is the input clock for MMCM.</td>
</tr>
<tr>
<td>sgmii_clk</td>
<td>Output Clock to MAC</td>
<td>Clock for client MAC. This clock is derived from sgmii_clk_r and sgmii_clk_f using ODDR primitive.</td>
</tr>
<tr>
<td>clk104</td>
<td>Generated by MMCM</td>
<td>This clock is used in eye monitor and phy calibration modules to process 12-bit wide data.</td>
</tr>
<tr>
<td>clk208</td>
<td>Generated by MMCM</td>
<td>On transmitter path OSERDES takes 6-bit parallel data at this frequency and converts it to serial data. Similarly on receiver path ISERDES converts serial data into 6 bit parallel data at 208 MHz. Later 6 bit data is converted into 10-bit data through gearbox.</td>
</tr>
<tr>
<td>clk625</td>
<td>Generated by MMCM</td>
<td>Used by ISERDES and OSERDES modules for input data sampling and parallel to serial conversion respectively.</td>
</tr>
<tr>
<td>clk125</td>
<td>Generated by MMCM</td>
<td>Used inside the design as main clock. PCS/PMA core and SGMII adaptation modules work at this clock.</td>
</tr>
<tr>
<td>sgmii_clk_r</td>
<td>Generated in SGMII adapter.</td>
<td>125 MHz or 12.5 MHz or 1.25 MHz depending on data rate.</td>
</tr>
<tr>
<td>sgmii_clk_f</td>
<td>Generated in SGMII adapter.</td>
<td>125 MHz or 12.5 MHz or 1.25 MHz depending on data rate.</td>
</tr>
</tbody>
</table>
Chapter 7: SGMII over LVDS

Layout and Placement

A hands-on approach is required for placing this design. The steps provided here are a useful guide, but other knowledge is assumed. To aid with these guidelines, users of the core in this mode would benefit from:

- A detailed understanding of 7 Series FPGA Clocking Resources and SelectIO Resources. See 7 Series FPGA User Guide (7 Series FPGA product page).
- A working knowledge of the Xilinx PlanAhead™ tool (or alternatively FPGA Editor) to locate particular clock buffers and slices.

Following are some guidelines:

- Select an I/O Bank in your chosen device for use with your transmitter and receiver SGMII ports; see Clocking Logic.
- A single IDELAYCTRL is instantiated by the Block Level of the Example Design for use with a single I/O Bank. This primitive needs to be associated with the various IODELAYE2 elements used in that I/O Bank.

The following UCF syntax achieves this in the example design provided for the Kintex-7 device XC7V325T:

```ucf
NET refclk125_p LOC = AD12;
NET refclk125_n LOC = AD11;
NET reset LOC = Y29 | IOSTANDARD = LVCMOS18;
NET rxp LOC = Y23;
NET rxn LOC = Y24;
NET txp LOC = L25;
NET txn LOC = K25;
```

The following XDC syntax achieves this in the example design provided for the Kintex-7 device XC7V325T:

```xdc
set_property PACKAGE_PIN AD12 [get_ports refclk125_p]
set_property PACKAGE_PIN AD11 [get_ports refclk125_n]
set_property IOSTANDARD LVDS [get_ports refclk125_n]
set_property IOSTANDARD LVDS [get_ports refclk125_p]
set_property IOSTANDARD LVCMOS18 [get_ports reset]
set_property PACKAGE_PIN Y29 [get_ports reset]
set_property PACKAGE_PIN Y23 [get_ports rxp]
set_property PACKAGE_PIN Y24 [get_ports rxn]
set_property IOSTANDARD LVDS_25 [get_ports rxn]
set_property IOSTANDARD LVDS_25 [get_ports rxp]
```
Example Design Implementation

Figure 7-1 illustrates the HDL example design that is provided for the SGMII over Virtex-7/Kintex-7 FPGA LVDS implementation. As illustrated, the example is split between several hierarchical layers. The top level of the example design creates a specific example that can be simulated, synthesized and implemented.

The core netlist in this implementation remains identical to that of Ethernet 1000BASE-X PCS/PMA or SGMII Support Using a Device Specific Transceiver in Chapter 1.

Also illustrated in Figure 7-3, the HDL example design for this implementation provides additional logic to form the "LVDS transceiver" module, which fully replaces the functionality otherwise provided by a 7 series FPGA GTX/GTH Transceiver. The LVDS transceiver block uses the 7 Series OSERDES, IODELAYs and ISERDES elements. The full transceiver functionality is then completed with Comma Alignment, 8B/10B Decoder, 8B/10B Encoder. The example design logical blocks and files are discussed in detail in the next sections.

Example Design Top Level

The top-level example design for the core with SGMII using synchronous clocking over Virtex-7/Kintex-7 FPGA is described in the following files:

VHDL

ISE Design Suite:

<project_dir>/<component_name>/example_design/<component_name>_example_design.vhd

Vivado Design Suite:

<project_dir>/<project_name>/<project_name>.srcs/sources1/ip/<component_name>/
<component_name>/example_design/<component_name>_example_design.vhd

Verilog

ISE Design Suite:

<project_dir>/<component_name>/example_design/<component_name>_example_design.v

Vivado Design Suite:

<project_dir>/<project_name>/<project_name>.srcs/sources1/ip/<component_name>/
<component_name>/example_design/<component_name>_example_design.v

```bash
set_property PACKAGE_PIN L25 [get_ports txp]
set_property PACKAGE_PIN K25 [get_portstxn]
set_property IOSTANDARD LVDS_25 [get_ports txp]
set_property IOSTANDARD LVDS_25 [get_ports txn]
```
The example design HDL top level contains the following:

- An instance of the I/O block level HDL and clocking logic
- External GMII logic, including IOB and DDR register instances, where required. This module adds I/O logic to the GMII of the SGMII ports. This is included only to create a standalone design that can be implemented in an FPGA and simulated in both functional and timing simulation for the purposes of providing a complete SGMII design example. Discard this level of hierarchy and instantiate the Block Level of the Example Design in your own design.

**Block Level of the Example Design**

The following files describe the block level for the Ethernet 1000BASE-X PCS/PMA core in SGMII mode:

**VHDL**

**ISE® Design Suite:**

\(<project_dir>/<component_name>/example_design/<component_name>_block.vhd\)

**Vivado™ Design Suite:**

\(<project_dir>/<project_name>/project_name.srcs/sources1/ip/<component_name>/\<component_name>/example_design/<component_name>_block.vhd\)

**Verilog**

**ISE Design Suite:**

\(<project_dir>/<component_name>/example_design/<component_name>_block.v\)

**Vivado Design Suite:**

\(<project_dir>/<project_name>/project_name.srcs/sources1/ip/<component_name>/\<component_name>/example_design/<component_name>_block.v\)

The block level of the example design connects together all of the components for a single SGMII port. These are:

- A core netlist (introduced in Ethernet 1000BASE-X PCS/PMA or SGMII Support Using a Device Specific Transceiver in Chapter 1).
- The LVDS Transceiver, connected to the PHY side of the core netlist, to perform the SERDES functionality using the Synchronous LVDS Method. Containing:
  - Functionality for I/O functionality and gearbox modules in transmit and receive path for data width conversion.
  - Functionality to find the right sampling point using eye monitor and phy calibration modules.
• The **SGMII Adaptation Module** top level, connected to the Ethernet MAC (GMII) side of the core netlist, containing:
  
  - The clock management logic required to enable the SGMII example design to operate at 10 Mb/s, 100 Mb/s, and 1 Gb/s.
  
  - GMII logic for both transmitter and receiver paths; the GMII style 8-bit interface is run at 125 MHz for 1 Gb/s operation; 12.5 MHz for 100 Mb/s operation; 1.25 MHz for 10 Mb/s operation.

**LVDS Transceiver**

The LVDS transceiver block fully replaces the functionality otherwise provided by a Virtex-7 FPGA GTX/GTH or Kintex-7 FPGA GTX transceiver. This is only possible at a serial line rate of 1.25 Gb/s. See Figure 7-3 for a block diagram of the LVDS transceiver. This is split up into several sub-blocks which are described in further detail in the following sections. On the transmitter path, data sourced by the core netlist is routed through the **8B/10B Encoder** to translate the 8-bit code groups into 10-bit data. The 10-bit data is then passed through the 10B6B Gearbox, the parallel 6-bit data is then clocked out serially at a line rate of 1.25 Gb/s.

The receiver path has further complexity. Serial data received at 1.25 Gb/s is routed in parallel to two **IODELAYs and ISERDES** elements as illustrated in Figure 7-4. There is a logic to find the correct sampling point in eye monitor and phy calibration modules.

Then 6-bit parallel data is fed to the 6B10B gearbox which converts it into 10-bit parallel data. Having recovered parallel data from the serial stream, the **Comma Alignment** module, next on the receiver path, detects specific 8b/10b bit patterns (commas) and uses these to realign the 10-bit parallel data to contain unique 8b/10b code groups. These code groups are then routed through the **8B/10B Decoder** module to obtain the unencoded 8-bit code groups that the core netlist can accept.
Chapter 7: SGMII over LVDS

The following files describe the top level of the hierarchical levels of the LVDS transceiver:

VHDL

**ISE Design Suite:**

<project_dir>/<component_name>/example_design/lvds_transceiver/<component_name>_lvds_transceiver.vhd

**Vivado Design Suite:**

<project_dir>/<project_name>/<project_name>.srcs/sources1/ip/<component_name>/
<component_name>/example_design/lvds_transceiver/
<component_name>_lvds_transceiver.vhd

Verilog

**ISE Design Suite:**

<project_dir>/<component_name>/example_design/lvds_transceiver/<component_name>_lvds_transceiver.v

**Vivado Design Suite:**

<project_dir>/<project_name>/<project_name>.srcs/sources1/ip/<component_name>/
<component_name>/example_design/lvds_transceiver/
<component_name>_lvds_transceiver.v
**8B/10B Encoder**

The implemented 8B/10B coding scheme is an industry standard, DC-balanced, byte-oriented transmission code ideally suited for high-speed local area networks and serial data links. As such, the coding scheme is used in several networking standards, including Ethernet. The 8B/10B Encoder block is taken from Xilinx Application Note XAPP1122, *Parameterizable 8b/10b Encoder*. XAPP1122 provides two possible approaches: a choice of a block RAM-based implementation or a LUT-based implementation. The SGMII LVDS example design uses the LUT-based implementation, but XAPP1122 can be used to swap this for the block RAM-based approach if this better suits device logic resources.

The following files describe the 8B/10B Encoder:

**VHDL**

**ISE Design Suite:**

```
<project_dir>/<component_name>/example_design/lvds_transceiver/tx/
<component_name>_encode_8b10b_pkg.vhd
<component_name>_encode_8b10b_lut_base.vhd
```

**Vivado Design Suite:**

```
<project_dir>/<project_name>/<project_name>.srcs/sources1/ip/<component_name>/
<component_name>/example_design/lvds_transceiver/
<component_name>_encode_8b10b_pkg.vhd
<component_name>_encode_8b10b_lut_base.vhd
```

**Verilog**

**ISE Design Suite:**

```
<project_dir>/<component_name>/example_design/lvds_transceiver/tx/
<component_name>_encode_8b10b_pkg.v
<component_name>_encode_8b10b_lut_base.v
```

**Vivado Design Suite:**

```
<project_dir>/<project_name>/<project_name>.srcs/sources1/ip/<component_name>/
<component_name>/example_design/lvds_transceiver/
<component_name>_encode_8b10b_pkg.v
<component_name>_encode_8b10b_lut_base.v
```

**OSERDES**

The OSERDES primitive (actually a MASTER-SLAVE pair of primitives) is used in a standard mode; 6-bit input parallel data synchronous to a 208 MHz global clock buffer source (BUFG) is clocked into the OSERDES. Internally within the OSERDES, the data is serialized and output at a rate of 1.25 Gb/s. The clock source used for the serial data is a 625 MHz clock source using a BUFG global clock buffer at double data rate.
• The 625 MHz BUFG and 208 MHz BUFG clocks for serial and parallel data are both
derived from the same MMCM so there is no frequency drift.

• The use of the BUFG global clock buffer for the parallel clock is a requirement of the
OSERDES; when using a BUFG clock for serial data, a BUFG clock source, derived from
the same MMCM source, must be used for the parallel data to satisfy clock phase
alignment constraints within the OSERDES primitives.

**Gearbox 10b6b**

This module is used to convert 10-bit data at 125 MHz to 6-bit data at 208 MHz. This data
is then given to OSERDES for serialization.

**VHDL**

ISE Design Suite:

```
<project_dir>/<component_name>/example_design/lvds_transceiver/<component_name>_gearbox_10b_6b.vhd
```

Vivado Design Suite:

```
<project_dir>/<project_name>/project_name.srcs/sources1/ip/<component_name>/example_design/lvds_transceiver/<component_name>_gearbox_10b_6b.vhd
```

**Verilog**

ISE Design Suite:

```
<project_dir>/<component_name>/example_design/lvds_transceiver/<component_name>_gearbox_10b_6b.v
```

Vivado Design Suite:

```
<project_dir>/<project_name>/project_name.srcs/sources1/ip/<component_name>/example_design/lvds_transceiver/<component_name>_gearbox_10b_6b.v
```

**IODELAYs and ISERDES**

This logic along with eye monitor and phy calibration is used to convert incoming serial
data into 6 bit parallel data. See IODELAYs and ISERDES in *7 Series FPGAs SelectIO Resources
User Guide* (UG471) for more information on these primitives.

**Eye Monitor and Phy Calibration**

Both these modules have state machines and work in conjunction to find the right sampling
point for receive data coming from ISERDES. These modules work on 12-bit wide data at
104 MHz frequency. This data is the 6-bit parallel data (at 208 MHz) sampled at 104 MHz.
Eye monitor monitors the N-node IDELAY to determine the margin of current P-node (data)
IDELAY tap value.
Chapter 7: SGMII over LVDS

The following file describes the eye monitor functionality:

VHDL

ISE Design Suite:

<project_dir>/<component_name>/example_design/lvds_transceiver/<component_name>_sgmii_eye_monitor.vhd

Vivado Design Suite:

<project_dir>/<project_name>/project_name.srcs/sources1/ip/<component_name>/example_design/lvds_transceiver/<component_name>_sgmii_eye_monitor.vhd

Verilog

ISE Design Suite:

<project_dir>/<component_name>/example_design/lvds_transceiver/<component_name>_sgmii_eye_monitor.v

Vivado Design Suite:

<project_dir>/<project_name>/project_name.srcs/sources1/ip/<component_name>/example_design/lvds_transceiver/<component_name>_sgmii_eye_monitor.v

Phy calibration module uses the eye monitor block to determine the optimal rx-data IDELAY sampling point. The following file describes the phy calibration functionality:

VHDL

ISE Design Suite:

<project_dir>/<component_name>/example_design/lvds_transceiver/<component_name>_sgmii_phy_calibration.vhd

Vivado Design Suite:

<project_dir>/<project_name>/project_name.srcs/sources1/ip/<component_name>/example_design/lvds_transceiver/<component_name>_sgmii_phy_calibration.vhd

Verilog

ISE Design Suite:

<project_dir>/<component_name>/example_design/lvds_transceiver/<component_name>_sgmii_phy_calibration.v

Vivado Design Suite:

<project_dir>/<project_name>/project_name.srcs/sources1/ip/<component_name>/example_design/lvds_transceiver/<component_name>_sgmii_phy_calibration.v
**Gearbox 6b10b**

This module is used to convert 6-bit data recovered from ISERDES at 208 MHz to 10-bit data at 125 MHz to be used by Comma Alignment and 8B/10B Decoder modules. Also it implements bitslip logic based on input from comma alignment module.

**VHDL**

**ISE Design Suite:**

```
<project_dir>/<component_name>/example_design/lvds_transceiver/<component_name>_gearbox_6b_10b.vhd
```

**Vivado Design Suite:**

```
<project_dir>/<project_name>/srcs/sources1/ip/<component_name>/example_design/lvds_transceiver/<component_name>_gearbox_6b_10b.vhd
```

**Verilog**

**ISE Design Suite:**

```
<project_dir>/<component_name>/example_design/lvds_transceiver/<component_name>_gearbox_6b_10b.v
```

**Vivado Design Suite:**

```
<project_dir>/<project_name>/srcs/sources1/ip/<component_name>/example_design/lvds_transceiver/<component_name>_gearbox_6b_10b.v
```

**Comma Alignment**

Data received by comma alignment block is in parallel form, but the bits of the parallel bus have not been aligned into correct 10-bit word boundaries. By detecting a unique 7-bit serial sequence known as a ‘comma’ (however the commas can fall across the 10-bit parallel words), the comma alignment logic controls bit shifting of the data so as to provide correct alignment to the data leaving the module. The bitslip input of the gearbox_6b_10b is driven by the comma alignment module’s state machine, so the actual bit shift logic is performed by the gearbox_6b_10b. In 8b/10b encoding, both +ve and -ve bit sequences exist for each defined code group. The comma alignment logic is able to detect and control realignment on both +ve and -ve comma versions.

The following files describe the Comma Alignment block:

**VHDL**

**ISE Design Suite:**

```
<project_dir>/<component_name>/example_design/lvds_transceiver/<component_name>_sgmii_comma_alignment.vhd
```

---

Chapter 7: SGMII over LVDS
Chapter 7: SGMII over LVDS

8B/10B Decoder

The implemented 8b/10b coding scheme is an industry-standard, DC-balanced, byte-oriented transmission code ideally suited for high-speed local area networks and serial data links. As such, the coding scheme is used in several networking standards, including Ethernet. The 8B/10B Decoder block is taken from Xilinx Application Note XAPP1112, Parameterizable 8b10b Decoder. XAPP1112 provides two possible approaches: a choice of a block RAM-based implementation or a LUT-based implementation.

The SGMII LVDS example design uses the LUT-based implementation, but XAPP1112 can be used to swap this for the block RAM-based approach if this better suits device logic resources.

The following files describe the 8B/10B Decoder:

VHDL

ISE Design Suite:

<project_dir>/<project_name>/example_design/lvds_transceiver/<component_name>_decode_8b10b_pkg.vhd
<component_name>_decode_8b10b_lut_base.vhd

Vivado Design Suite:

<project_dir>/<project_name>/example_design/lvds_transceiver/<component_name>_decode_8b10b_pkg.vhd
<component_name>_decode_8b10b_lut_base.vhd

Verilog

ISE Design Suite:

<project_dir>/<component_name>/example_design/lvds_transceiver/<component_name>_decode_8b10b.v

Vivado Design Suite:

<project_dir>/<project_name>/example_design/lvds_transceiver/<component_name>_decode_8b10b.v
Chapter 7: SGMII over LVDS

Verilog

ISE Design Suite:

<project_dir>/<component_name>/example_design/lvds_transceiver/
<component_name>_decode_8b10b_pkg.v
<component_name>_decode_8b10b_lut_base.v

Vivado Design Suite:

<project_dir>/<project_name>/srcs/sources1/ip/<component_name>/example_design/lvds_transceiver/
<component_name>_decode_8b10b_pkg.v
<component_name>_decode_8b10b_lut_base.v

GPIO SGMII TOP

This module is a hierarchical top including the eye monitor, phy calibration modules, and the SGMII PHY IOB functionality. See Figure 7-3 for a detailed block diagram for LVDS transceiver.

VHDL

ISE Design Suite:

<project_dir>/<component_name>/example_design/lvds_transceiver/<component_name>_gpio_sgmii_top.vhd

Vivado Design Suite:

<project_dir>/<project_name>/srcs/sources1/ip/<component_name>/example_design/lvds_transceiver/
<component_name>_gpio_sgmii_top.vhd

Verilog

ISE Design Suite:

<project_dir>/<component_name>/example_design/lvds_transceiver/
<component_name>_gpio_sgmii_top.v

Vivado Design Suite:

<project_dir>/<project_name>/srcs/sources1/ip/<component_name>/example_design/lvds_transceiver/<component_name>_gpio_sgmii_top.v

SGMII PHY IOB

This module is a hierarchical top including the ISERDES, OSERDES, and IDELAY modules. See Figure 7-3 for a detailed block diagram for LVDS transceiver.
Chapter 7: SGMII over LVDS

SGMII Adaptation Module

The SGMII Adaptation Module is described in the following files:

VHDL

ISE Design Suite:

<project_dir>/<component_name>/example_design/sgmii_adapt/<component_name>_sgmii_adapt.vhd
<component_name>_clk_gen.vhd
<component_name>_johnson_cntr.vhd
<component_name>_tx_rate_adapt.vhd
<component_name>_rx_rate_adapt.vhd

Vivado Design Suite:

<project_dir>/<project_name>.srcs/sources1/ip/<component_name>/example_design/sgmii_adapt/<component_name>_sgmii_adapt.vhd
<component_name>_clk_gen.vhd
<component_name>_johnson_cntr.vhd
<component_name>_tx_rate_adapt.vhd
<component_name>_rx_rate_adapt.vhd
Verilog

ISE Design Suite:

<project_dir>/<component_name>/example_design/sgmii_adapt/
<component_name>_sgmii_adapt.v
<component_name>_clk_gen.v
<component_name>_johnson_cntr.v
<component_name>_tx_rate_adapt.v
<component_name>_rx_rate_adapt.v

Vivado Design Suite:

<project_dir>/<project_name>/project_name.srcs/sources1/ip/<component_name>/example_design/sgmii_adapt/
<component_name>_sgmii_adapt.v
<component_name>_clk_gen.v
<component_name>_johnson_cntr.v
<component_name>_tx_rate_adapt.v
<component_name>_rx_rate_adapt.v

The GMII of the core always operates at 125 MHz. The core makes no differentiation between the three speeds of operation; it always effectively operates at 1 Gb/s. However, at 100 Mb/s, every data byte run through the core should be repeated 10 times to achieve the required bit rate; at 10 Mb/s, each data byte run through the core should be repeated 100 times to achieve the required bit rate. Dealing with this repetition of bytes is the function of the SGMII adaptation module and its component blocks. The SGMII adaptation module and component blocks are described in detail in the Additional Client-Side SGMII Logic Provided in the Example Design in Chapter 8.

Demonstration Test Bench

Figure 7-4 illustrates the demonstration test bench for the Ethernet 1000BASE-X PCS/PMA or SGMII core in SGMII mode with the LVDS solution over Virtex-7/Kintex™-7 FPGA. The demonstration test bench is a simple VHDL or Verilog program to exercise the example design and the core itself.
The top-level test bench entity instantiates the example design for the core, which is the Device Under Test (DUT). A stimulus block (per SGMII port) is also instantiated and clocks, resets and test bench semaphores are created. The following files describe the top-level of the demonstration test bench.

VHDL

**ISE Design Suite:**

<project_dir>/<component_name>/simulation/demo_tb.vhd

**Vivado Design Suite:**

<project_dir>/<project_name>/<project_name>.srcs/sources1/ip/<component_name>/
<component_name>/simulation/demo_tb.vhd

Verilog

**ISE Design Suite:**

<project_dir>/<component_name>/simulation/demo_tb.v

**Vivado Design Suite:**

<project_dir>/<project_name>/<project_name>.srcs/sources1/ip/<component_name>/
<component_name>/simulation/demo_tb.v
The stimulus block entity, instantiated from within the top-level test bench, creates the Ethernet stimulus in the form of four Ethernet frames, which are injected into GMII and SGMII serial interfaces of the DUT. The output from the DUT is also monitored for errors.

The following files describe the stimulus block of the demonstration test bench.

**VHDL**

**ISE Design Suite:**

<project_dir>/<component_name>/simulation/stimulus_tb.vhd

**Vivado Design Suite:**

<project_dir>/<project_name>/project_name.srcs/sources1/ip/<component_name>/
<component_name>/simulation/stimulus_tb.vhd

**Verilog**

**ISE Design Suite:**

<project_dir>/<component_name>/simulation/stimulus_tb.v

**Vivado Design Suite:**

<project_dir>/<project_name>/project_name.srcs/sources1/ip/<component_name>/
<component_name>/simulation/stimulus_tb.v

Together, the top-level test bench file and the stimulus block combine to provide the full test bench functionality which is described in the sections that follow.

**Test Bench Functionality**

The demonstration test bench performs the following tasks:

- Input clock signals are generated.
- A reset is applied to the example design.
- Then, for SGMII port instantiated in the example design:
  - The core is configured through its MDIO interface by injecting an MDIO frame into the example design. This disables Auto-Negotiation and takes the core out of Isolate state.
  - The following frames are injected into the GMII transmitter by the GMII stimulus block at 1 Gb/s.
    - the first is a minimum length frame
    - the second is a type frame
    - the third is an errored frame
The fourth is a padded frame.

- The data received at the SGMII serial LVDS transceiver interface is 8B/10B decoded. The resulting frames are checked by the SGMII Monitor against the stimulus frames injected into the GMII transmitter to ensure data integrity.
- The same four frames are generated by the SGMII Stimulus block. These are 8B/10B encoded and injected into the SGMII serial LVDS transceiver interface.
- Data frames received at the GMII receiver are checked by the GMII Monitor against the stimulus frames injected into the LVDS transceiver to ensure data integrity.

Customizing the Test Bench

Note:

a. The changes described in the following subsections are applied simultaneously to all SGMII ports instantiated in the example design.

b. The port `eye_mon_wait_time` is given as an input to example design. This is given a lower value for ease in simulation. Actual implementation can tie it to 12’hFFF.

Changing Frame Data

You can change the contents of the four frames used by the demonstration test bench by changing the data and valid fields for each frame defined in the stimulus block. New frames can be added by defining a new frame of data. Modified frames are automatically updated in both stimulus and monitor functions.

Changing Frame Error Status

Errors can be inserted into any of the predefined frames in any position by setting the error field to ‘1’ in any column of that frame. Injected errors are automatically updated in both stimulus and monitor functions.

Changing the Core Configuration

The configuration of the Ethernet 1000BASE-X PCS/PMA core used in the demonstration test bench can be altered.

CAUTION! Certain configurations of the core cause the test bench to fail or cause processes to run indefinitely. For example, the demonstration test bench does not auto-negotiate with the design example. Determine the configurations that can safely be used with the test bench.

The core can be reconfigured by editing the injected MDIO frame in the demonstration test bench top level. See Chapter 2, Product Specification for information about using the MDIO interface.
Chapter 7: SGMII over LVDS

Changing the Operational Speed

SGMII can be used to carry Ethernet traffic at 10 Mb/s, 100 Mb/s or 1 Gb/s. By default, the demonstration test bench is configured to operate at 1 Gb/s. The speed of both the example design and test bench can be set to the desired operational speed by editing the following settings, recompiling the test bench, then running the simulation again.

1 Gb/s Operation

set speed_is_10_100 to logic 0

100 Mb/s Operation

set speed_is_10_100 to logic 1
set speed_is_100 to logic 1

10 Mb/s Operation

set speed_is_10_100 to logic 1
set speed_is_100 to logic 0

SGMII Support Using Asynchronous Oversampling over Virtex-6 FPGA LVDS

This chapter provides general guidelines for creating SGMII designs using asynchronous oversampling over Virtex-6 FPGA LVDS. Virtex-6 devices, -2 speed grade or higher, can fully support SGMII using standard LVDS SelectIO™ technology logic resources. This enables direct connection to external PHY devices without the use of a Virtex-6 FPGA GTX Transceiver. This implementation is illustrated in Figure 7-8.

This chapter is organized into the following sections:

• **Design Requirements** provides the UI specifications for the SGMII receiver.

• **Clocking Logic** discusses the clocking logic that is required for the asynchronous oversampling LVDS design.

• **Layout and Placement** provides guidelines for performing FPGA layout to guide the tools through Place and Route (PAR) and to achieve timing success.

• **Example Design Implementation** describes the format of the example design provided, a description of all blocks of the example design, and describes how the design can be used to create your own custom implementation.

This section also contains an overview of the demonstration test bench that is provided with the example design.
Users of the core in this mode can benefit from a detailed understanding of Virtex-6 FPGA clocking resources and SelectIO™ interface resources. See Virtex-6 FPGA User Guide (Virtex-6 FPGA product page).

**Design Requirements**

**SGMII Only**

The interface implemented using this asynchronous oversampling method supports SGMII between the FPGA and an external PHY device; the interface cannot directly support 1000BASE-X.

**Supported in Virtex-6 Devices, -2 Speed Grade or Faster**

The SGMII LVDS implementation has only been characterized in the -2 speed grade and faster Virtex-6 devices.

Timing closure of this interface is challenging; perform the steps described in Layout and Placement.

**Receiver UI Specification**

The DRU must have at least two valid sampling points per data bit, requiring 0.5 UI of opening. The settings of the FPGA add 0.125 UI of requirement making a total opening requirement at the receiver of 0.625 UI.

**Recommended for Chip-to-Chip Copper Implementations Only**

This interface supports an SGMII link between the FPGA and an external PHY device across a single PCB; keep the SGMII copper signal lengths to a minimum.

**Clocking Logic**

The HDL for the I/O Bank Level of the Example Design logical block contains the parameter TX_AND_RX_SHARE_CLOCK; this value is set to true by default, implying that the Tx and Rx logic of the SGMII ports will share the BUFIO clocks.

Setting the parameter TX_AND_RX_SHARE_CLOCK to true necessitates that the transmitter and receiver ports of the SGMII are LOC-ed into the same Virtex-6 FPGA I/O bank. See SGMII Tx and Rx Ports are in the Same I/O Bank.

Setting the parameter TX_AND_RX_SHARE_CLOCK to false will duplicate the clock circuitry that is required by the transmitter, allowing the receiver and transmitter ports to be separated and placed into different Virtex-6 FPGA I/O banks. See SGMII Tx and Rx Ports are in Different I/O Banks.

Edit the HDL file for the I/O Bank Level of the Example Design directly to change the value of the TX_AND_RX_SHARE_CLOCK parameter.
Chapter 7: SGMII over LVDS

SGMII Tx and Rx Ports are in the Same I/O Bank

Figure 7-5: Asynchronous Oversampling LVDS Clocking Logic (Tx and Rx Placed in the Same I/O Bank)
Figure 7-5 provides a detailed illustration of the clocking logic provided when the TX_AND_RX_SHARE_CLOCK parameter is set to true. This necessitates that associated SGMII Tx and Rx ports are placed into the same I/O Bank.

Only a single SGMII port is illustrated but the clocks are identically wired up to all SGMII ports sharing the same I/O Bank.

A major component of the I/O Bank clocking logic is the MMCM module. This module should be provided with a high quality 125 MHz clock reference as illustrated. The MMCM is configured to provide the frequency related clocks defined in Table 7-2 which are used by all SGMII ports within the respective I/O bank.

<table>
<thead>
<tr>
<th>MMCM Output</th>
<th>Frequency</th>
<th>Clock Buffer Used</th>
<th>HDL Clock name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>CLKOUT0</td>
<td>625 MHz</td>
<td>BUFIO</td>
<td>clk625m_rx_bufio_0</td>
<td>A 625 MHz clock source with no phase shift. This is provided on BUFIO clock routing to act as a clock source for all ISERDES and OSERDES primitives. The route from the MMCM to the ISERDES and OSERDES primitives use high performance clock routing (shown in red on Figure 7-5). This clock output is not affected by the dynamic MMCM phase shift.</td>
</tr>
<tr>
<td>CLKOUT1</td>
<td>625 MHz</td>
<td>BUFIO</td>
<td>clk625m_rx_bufio_90</td>
<td>A 625 MHz clock source with 90 degree phase shift with respect to clk625m_rx_bufio_0. This is provided on BUFIO clock routing to act as a clock source for the ISERDES primitives. The route from the MMCM to the ISERDES and OSERDES primitives use high performance clock routing (shown in red on Figure 7-5). This clock output is not affected by the dynamic MMCM phase shift.</td>
</tr>
<tr>
<td>CLKOUT2</td>
<td>125 MHz</td>
<td>BUFR</td>
<td>clk125m_tx_buf</td>
<td>A 125 MHz clock source with no phase shift relative to clk625m_rx_bufio_0. This is used to satisfy the parallel to serial clock phase relationships within the OSERDES primitives used by the SGMII transmitter ports. This clock output is not affected by the dynamic MMCM phase shift.</td>
</tr>
<tr>
<td>CLKOUT3</td>
<td>312.5 MHz</td>
<td>BUFG</td>
<td>clk312p5m</td>
<td>A 312.5 MHz global clock source, used for the DRU and the receiver path within the LVDS transceiver. This clock output is affected by the dynamic MMCM phase shift (performed by the Clock Alignment State Machine).</td>
</tr>
<tr>
<td>CLKOUT4</td>
<td>625 MHz</td>
<td>BUFG</td>
<td>clk625m</td>
<td>A 625 MHz global clock source, required by the DRU and Clock Alignment State Machines. This clock output is affected by the dynamic MMCM phase shift (performed by the Clock Alignment State Machine).</td>
</tr>
</tbody>
</table>
## Important notes relating to Figure 7-5:

- The differential 125 MHz clock (`refclk125_p/n`) that is routed to the CLKIN1 pin of the MMCM should enter the FPGA on a global clock pin. This enables the clock signal to be routed to any number of device MMCM modules using dedicated clock routing. The clock source should confirm to ethernet specifications (100 ppm of accuracy).

- Routing from the MMCM to the BUFIOs should utilize High Performance Clocks (illustrated in red). A given I/O Bank has a choice of MMCM primitives that can be selected to utilize this routing; see the *Virtex-6 FPGA Clocking Resources User Guide (UG362)*.

- All BUFIOs used must be kept to a single clock region to minimize clock distortion. Therefore, all SGMII Tx and Rx ports in use must be LOC-ed to a single I/O Bank. Any SGMII ports that are required to be placed in additional I/O Banks require a new instantiation of I/O Bank Level of the Example Design for each I/O Bank utilized, thereby duplicating all of this clocking logic.

- The phase of the global 625 MHz clock source is automatically phase shifted by the Clock Alignment State Machine, using the MMCM dynamic phase shifting function, to correctly sample the received data from the oversampling ISERDES elements to the FPGA logic flip-flops of the DRU.
  - The BUFIO and BUFR clock sources must *not* be subjected to this dynamic phase shifting to allow the global 625 MHz clock source to be shifted with respect to the BUFIO 625MHz clock sources.
  - Furthermore, to allow the ISE tools to meet setup and hold times across all global clock buffer boundaries, this necessitates that the 312.5 MHz and 125 MHz global clocks are also subjected to the same dynamic phase shifting as per the global 625 MHz clock source.

- The OSERDES primitives used by the LVDS transceiver must use the BUFIO 625 MHz clock source to provide the cleanest possible serial output (rather than using the global 625 MHz clock source). This necessitates that the OSERDES parallel clock (DIVCLK) must be provided from a 125 MHz regional clock buffer (BUFR).

### Table 7-2: MMCM Generated Clocks That Are Shared across the I/O Bank (Cont’d)

<table>
<thead>
<tr>
<th>MMCM Output</th>
<th>Frequency</th>
<th>Clock Buffer Used</th>
<th>HDL Clock name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>CLKOUT5</td>
<td>125 MHz</td>
<td>BUFG</td>
<td>clk125m</td>
<td>A 125 MHz global clock source, used as the 125 MHz reference clock for the entire core netlist and the transmitter path of the LVDS transceivers. This clock output is affected by the dynamic MMCM phase shift (performed by the Clock Alignment State Machine).</td>
</tr>
<tr>
<td>CLKOUT6</td>
<td>Unused</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

---

**1000BASE-X PCS/PMA or SGMII v11.4**

> www.xilinx.com

PG047 October 16, 2012
This necessitates that the Output Serializer/Deserializer (OSERDES) parallel clock (CLKDIV) must be provided from a 125 MHz regional clock buffer (BUFR) that is derived from the same MMCM. This requirement is used to satisfy the parallel to serial clock phase relationships within the OSERDES primitives. See the Virtex-6 FPGA User Guide (Virtex-6 FPGA product page).

- The Tx Phase Buffer sits between the 125 MHz global and regional clock domains in the LVDS transceiver. This buffer is used to reliably transfer the 10-bit data between these domains as there is no fixed phase relationship between these two clock sources.

- An IDELAY Controller module is provided in the I/O Bank Clocking module for use with the IDELAYs required on the receiver input serial path. This must be provided with a 310 MHz clock source.
  - The top level of the example design creates a 310 MHz clock source using an additional MMCM; this logic is not illustrated in Figure 7-5. However, customers can source this clock source by other methods.
  - The 310 MHz clock source does not need to be duplicated once per bank; a single source can be provided on global clock routing and shared across the entire FPGA.

Clock Alignment State Machine

The remaining logical block illustrated in Figure 7-5 consists of a logical state machine to dynamically control the variable phase shift which is applied to the global buffer MMCM clock outputs. This is designed to deskew the clock domain crossing of the oversampled data from the ISERDES elements, to the FPGA logic flip-flops of the DRU.

The calibration circuit used by the clock phase alignment state machine requires the use of a single IOB from the I/O bank (which cannot then be used for any other I/O). Within this consumed IOB, a known clock data pattern (0101) is routed through an OSERDES to provide serial data synchronous to the 625 MHz global clock source. This serial data is then looped back through an ISERDES to capture the serial data synchronously to the clk625m_rx_bufio_0 BUFIO clock source. The phase alignment state machine looks for the correct 01010 clock pattern and uses this to adjust the phase of the MMCM clock outputs to phase align the global 625 MHz clock source with the clk625m_rx_bufio_0 BUFIO clock (as seen at the ISERDES of the calibration circuit). This results in the reliable data transfer.

The consumed IOB used by the calibration circuitry uses internal loopback between the OSERDES and ISERDES primitives; the loopback data does not appear on the physical pad of the FPGA and no pad termination logic is required.
Chapter 7: SGMII over LVDS

SGMII Tx and Rx Ports are in Different I/O Banks

Figure 7-6: Asynchronous Oversampling LVDS Clocking Logic (Tx and Rx Placed in Different I/O Banks)
Figure 7-6 provides a detailed illustration of the clocking logic provided when the TX_AND_RX_SHARE_CLOCK parameter is set to false. This necessitates that associated SGMII Tx and Rx ports are split up and placed into separate I/O Banks. Only a single SGMII port is illustrated but the clocks are identically wired up to all SGMII ports of which the Rx SGMII ports share one bank and the Tx SGMII ports share a different I/O Bank.

Major components of the I/O Bank clocking logic are the two MMCM modules. These should both be provided with the same high quality 125 MHz clock reference as illustrated. The MMCMs are configured to provide the frequency related clocks defined in Table 7-3 and Table 7-4 which are used by all SGMII ports using these Rx and Tx I/O banks.

Table 7-3: MMCM Generated Clocks That Are Shared across the Rx SGMII I/O Bank (plus global clocks)

<table>
<thead>
<tr>
<th>MMCM Output</th>
<th>Frequency</th>
<th>Clock Buffer Used</th>
<th>HDL Clock name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>CLKOUT0</td>
<td>625 MHz</td>
<td>BUFIO</td>
<td>clk625m_rx_bufio_0</td>
<td>A 625 MHz clock source with no phase shift. This is provided on BUFIO clock routing to act as a clock source for all ISERDES primitives (and the single OSERDES of the Clock Alignment State Machine calibration circuitry). The route from the MMCM to the ISERDES and OSERDES primitives use high performance clock routing (shown in red on Figure 7-6). This clock output is not affected by the dynamic MMCM phase shift.</td>
</tr>
<tr>
<td>CLKOUT1</td>
<td>625 MHz</td>
<td>BUFIO</td>
<td>clk625m_rx_bufio_90</td>
<td>A 625 MHz clock source with 90 degree phase shift with respect to clk625m_rx_bufio_0. This is provided on BUFIO clock routing to act as a clock source for the ISERDES primitives. The route from the MMCM to the ISERDES primitives uses high performance clock routing (shown in red on Figure 7-6). This clock output is not affected by the dynamic MMCM phase shift.</td>
</tr>
<tr>
<td>CLKOUT2</td>
<td>Unused</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CLKOUT3</td>
<td>312.5 MHz</td>
<td>BUFG</td>
<td>clk312p5m</td>
<td>A 312.5 MHz global clock source, used for the DRU and the receiver path within the LVDS transceiver. This clock output is affected by the dynamic MMCM phase shift (performed by the Clock Alignment State Machine.)</td>
</tr>
<tr>
<td>CLKOUT4</td>
<td>625 MHz</td>
<td>BUFG</td>
<td>clk625m</td>
<td>A 625 MHz global clock source, required by the DRU and Clock Alignment State Machines. This clock output is affected by the dynamic MMCM phase shift (performed by the Clock Alignment State Machine.)</td>
</tr>
</tbody>
</table>
Important notes relating to Figure 7-6:

- The differential 125 MHz clock (refclk125_p/n) that is routed to the CLKin1 pin of the MMCM should enter the FPGA on a global clock pin. This enables the clock signal to be routed to any number of device MMCM modules using dedicated clock routing. The clock source should confirm to Ethernet specifications (100 ppm of accuracy).

- Routing from the MMCM to the BUFIOs should utilize High Performance Clocks (illustrated in red). A given I/O Bank has a choice of MMCM primitives that can be selected to utilize this routing; see the Virtex-6 FPGA Clocking User Guide (UG362).

- All BUFIOs used must be kept to a single clock region to minimize clock distortion. Therefore:

<table>
<thead>
<tr>
<th>MMCM Output</th>
<th>Frequency</th>
<th>Clock Buffer Used</th>
<th>HDL Clock name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>CLKOUT5</td>
<td>125 MHz</td>
<td>BUFG</td>
<td>clk125m</td>
<td>A 125 MHz global clock source, used as the 125 MHz reference clock for the entire core netlist and the transmitter path of the LVDS transceivers. This clock output is affected by the dynamic MMCM phase shift (performed by the Clock Alignment State Machine.)</td>
</tr>
<tr>
<td>CLKOUT6</td>
<td>Unused</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>MMCM Output</th>
<th>Frequency</th>
<th>Clock Buffer Used</th>
<th>HDL Clock Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>CLKOUT0</td>
<td>625 MHz</td>
<td>BUFIO</td>
<td>clk625m_tx_bufio</td>
<td>A 625 MHz clock source. This is provided on BUFIO clock routing to act as a clock source for all OSERDES primitives. The route from the MMCM to the ISERDES and OSERDES primitives use high performance clock routing (shown in red on Figure 7-6).</td>
</tr>
<tr>
<td>CLKOUT1</td>
<td>125 MHz</td>
<td>BUFR</td>
<td>clk125m_tx_bufr</td>
<td>A 125 MHz clock source with no phase shift relative to clk625m_tx_bufio. This is used to satisfy the parallel to serial clock phase relationships within the OSERDES primitives used by the SGMII transmitter ports.</td>
</tr>
<tr>
<td>CLKOUT2</td>
<td>Unused</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CLKOUT3</td>
<td>Unused</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CLKOUT4</td>
<td>Unused</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CLKOUT5</td>
<td>Unused</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CLKOUT6</td>
<td>Unused</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
- All Rx SGMII ports in use must be LOC-ed to a single I/O Bank and are serviced by the `clk625m_rx_bufio_0` and `clk625m_rx_bufio_90` clock sources.

- All SGMII Tx ports used must be LOC-ed to a different I/O Bank and are serviced by the `clk625m_tx_bufio` clock source.

- The phase of the global 625 MHz clock source (see Table 7-4) is automatically phase shifted by the Clock Alignment State Machine, using the MMCM dynamic phase shifting function, to correctly sample the received data from the oversampling ISERDES elements to the FPGA logic flip-flops of the DRU.

- The `clk625m_rx_bufio_0` and `clk625m_rx_bufio_09` BUFIO clock sources must not be subjected to this dynamic phase shifting to allow the global 625 MHz clock source to be shifted with respect to these BUFIO 625 MHz clock sources.

- Furthermore, to allow the ISE tools to meet setup and hold times across all global clock buffer boundaries, this necessitates that the 312.5 MHz and 125 MHz global clocks of Table 7-4 are also subjected to the same dynamic phase shifting as per the global 625 MHz clock source.

- The OSERDES primitives used by the LVDS transceiver must use the `clk625m_tx_bufio` BUFIO 625 MHz clock source to provide the cleanest possible serial output (rather than using the global 625 MHz clock source). This necessitates that the OSERDES parallel clock (DIVCLK) must be provided from a 125 MHz regional clock (`clk125m_tx_bufr`). This necessitates that the OSERDES parallel clock (CLKDIV) must be provided from a 125 MHz regional clock (`clk125m_tx_bufr`) that is derived from the same MMCM. This requirement is used to satisfy the parallel to serial clock phase relationships within the OSERDES primitives: see the Virtex-6 FPGA User Guide (Virtex-6 FPGA product page).

- This sits between the 125 MHz global and regional clock domains in the transmitter of the LVDS transceiver. This buffer is used to reliably transfer the 10-bit data between these domains because there is no fixed phase relationship between these two clock sources.

- An IDELAY Controller module is provided in the I/O Bank Clocking module for use with the IDELAYs required on the receiver input serial path. This must be provided with a 310 MHz clock source.

- The top level of the example design creates a 310 MHz clock source using an additional MMCM; this logic is not illustrated in Figure 7-6. However, customers can source this clock source by other methods.

- The 310 MHz clock source does not need to be duplicated once per bank; a single source can be provided on global clock routing and shared across the entire FPGA.
Clock Alignment State Machine

The remaining logical block illustrated in Figure 7-6 consists of a logical state machine to dynamically control the variable phase shift which is applied to the global buffer MMCM clock outputs. This is designed to deskew the clock domain crossing of the oversampled data from the ISERDES elements, to the FPGA logic flip-flops of the DRU.

The calibration circuit used by the clock phase alignment state machine requires the use of a single IOB from the I/O bank (which cannot then be used for any other I/O). Within this consumed IOB, a known clock data pattern (0101) is routed through an OSERDES to provide serial data synchronous to the 625 MHz global clock source. This serial data is then looped back through an ISERDES to capture the serial data synchronously to the clk625m_rx_bufio_0 BUFIO clock source. The phase alignment state machine looks for the correct 01010 clock pattern and uses this to adjust the phase of the MMCM clock outputs to phase align the global 625 MHz clock source with the clk625m_rx_bufio_0 BUFIO clock (as seen at the ISERDES of the calibration circuit). This results in the reliable data transfer.

The consumed IOB used by the calibration circuitry uses internal loopback between the OSERDES and ISERDES primitives; the loopback data does not appear on the physical pad of the FPGA and no pad termination logic is required.

Layout and Placement

A hands-on approach is required for placing this design. The steps provided here are a useful guide, but other knowledge is assumed. To aid with these guidelines, users of the core in this mode would benefit from:

- A detailed understanding of Virtex-6 FPGA Clocking Resources and SelectIO Resources. See Virtex-6 FPGA User Guide (Virtex-6 FPGA product page).
- A working knowledge of the Xilinx PlanAhead™ tool (or alternatively FPGA Editor) in order to locate particular clock buffers and slices.

Following are some guidelines:

1. Select an I/O Bank in your chosen device for use with for your transmitter and receiver SGMII ports (this will be either in the same bank, or with the transmitter ports in a separate bank; see Clocking Logic).

2. LOC down the BUFIO and BUFR clock buffers that are required:
   a. Identify the precise BUFIOs and BUFRs that are associated with and available for the chosen I/O Bank(s): there are four available BUFIOs per bank, and up to 8 available BUFRs per bank.
b. LOC down the two 625 MHz clock BUFI0 buffers that are required for the clk625m_rx_bufio_0 and clk625m_rx_bufio_90 clock nets (see Table 7-2 or Table 7-3) using two of the available BUFI0s. The following UCF syntax achieves this in the example design provided:

```
INST "core_bank_wrapper/clock_logic_per_bank/clk625m_rx_bufio_0_inst" LOC = BUFIODQS_X0Y1;
INST "core_bank_wrapper/clock_logic_per_bank/clk625m_rx_bufio_90_inst" LOC = BUFIODQS_X0Y2;
```

If necessary (only when using the SGMII Tx and Rx Ports are in Different I/O Banks clocking scheme) then LOC down the BUFI0 for the clk625m_tx_bufio clock net (see Table 7-4) to one of the BUFI0s associated with the transmitter I/O Bank. Use the following UCF syntax as a guide:

```
INST "core_bank_wrapper/clock_logic_per_bank/*clk625m_tx_bufio_inst" LOC = BUFIODQS_XxYy;
```

c. LOC down the BUFR buffer that is required for the clk125m_tx_buf clock net (see Table 7-2 or Table 7-4) using just one of the available BUFRs. The following UCF syntax achieves this in the example design provided:

```
INST "core_bank_wrapper/clock_logic_per_bank/*regional_oserdes_clk" LOC = BUFR_X0Y1;
```

3. A single IDELAYCTRL is instantiated by the I/O Bank Level of the Example Design for use with a single I/O Bank. This primitive needs to be associated with the various IODELAYE1 elements used in that I/O Bank. The following UCF syntax achieves this in the example design provided:

```
# Link the IDELAY Controller to the IODELAYs of the I/O Bank
INST "core_bank_wrapper/clock_logic_per_bank/dlyctrl" IODELAY_GROUP = "oversample_bank12";
INST "core_bank_wrapper/instantiate_ethernet_ports[*].core_wrapper/transceiver_inst/lvds_rx/IODELAYE1_RXP" IODELAY_GROUP = "oversample_bank12";
INST "core_bank_wrapper/instantiate_ethernet_ports[*].core_wrapper/transceiver_inst/lvds_rx/IODELAYE1_RXN" IODELAY_GROUP = "oversample_bank12";
```

4. LOC down the RLOC origin of the DRU module to a particular slice for every SGMII port in use.

The oversampled data is transferred from the ISERDESE1 oversampling elements into the DRU module at 625 MHz; a proportion of the logic with the DRU is required to run at 625 MHz. To help the tools achieve this, flip-flops of this logic are placed relatively to each other using RLOC constraints integrated in the HDL of the DRU. It now remains for you to LOC the origin of this RLOC group to a particular slice in the design.
The slice assigned to the RLOC origin for each SGMII port should be to the slice at the lower left of the group of two slices that are immediately to the right of the oversampling ISERDESE1 pair. In turn this ISERDESE1 pair will be immediately to the right of the differential LVDS pair which is used for the receiver ports of the SGMII.

The following UCF syntax achieves this in the example design provided for the SGMII numbered as 0:

```ucf
# Tx
Net txp<2>   LOC = AK33;
Nettxn<2>    LOC = AK32;

# Rx
Net rxp<2>   LOC = AL31;
Net rnxn<2>  LOC = AK31;

# Place the critical 625MHz sampling flip-flops adjacent to the oversampling ISERDESE1 elements
INST
  "*core_bank_wrapper/instantiate_ethernet_ports[2].core_wrapper/transceiver_inst/lvds_rx/dynamic_realignment/ii_0" RLOC_ORIGIN=X0Y8;
```
Figure 7-7 shows an FPGA Editor with an RLOC Origin description.

![FPGA Editor with RLOC Origin](image)

**Figure 7-7: RLOC Origin Slice Location Captured from FPGA Editor**

### Example Design Implementation

Chapter 20, Detailed Example Design provides a full list and description of the directory and file structure that is provided with the core, including the location of the HDL example design provided.

Figure 7-8 illustrates the HDL example design that is provided for the SGMII Asynchronous Oversampling over Virtex-6 FPGA LVDS implementation. As illustrated, the example is split between several hierarchical layers.

The top level of the example design creates a specific example that can be simulated, synthesized and implemented.
The I/O Bank hierarchical level is designed so that it can be instantiated directly into customer designs. As the name of the I/O Bank suggests, this logic can be shared across a single Virtex-6 FPGA I/O Bank. This I/O Bank can be used for multiple instances of the core with LVDS I/O to create several independent SGMII ports (four ports are delivered by the example design by default as shown in Figure 7-8). Additional ports can be added to the I/O Bank simply by editing a single parameter when instancing the I/O Bank hierarchical level in your design.

The core netlist in this implementation remains identical to that of Ethernet 1000BASE-X PCS/PMA or SGMII Support Using a Device Specific Transceiver, described in Chapter 1, Overview.

Also illustrated in Figure 7-8, the HDL example design for this implementation provides additional logic to form the "LVDS transceiver" module, which fully replaces the functionality otherwise provided by a Virtex-6 FPGA GTX Transceiver. The LVDS transceiver block contains IODELAYs and ISERDES elements along with a Data Recovery Unit (DRU). This uses the Virtex-6 FPGA ISERDES elements in a new asynchronous oversampling mode as described in XAPP 881 1.25Gbs 4x Asynchronous Oversampling over Virtex-6 FPGA LVDS. The full transceiver functionality is then completed with Comma Alignment, 8B/10B Decoder and Rx Elastic buffer blocks.

The example design logical blocks and files are discussed in detail in the next sections.
Chapter 7: SGMII over LVDS

Figure 7-8: Virtex-6 FPGA Asynchronous Oversampling Example Design
Example Design Top Level

The top-level example design for the core with SGMII using Asynchronous Oversampling over Virtex-6 FPGA LVDS is described in the following files:

**VHDL**

```
<project_dir>/<component_name>/example_design/<component_name>_example_design.vhd
```

**Verilog**

```
<project_dir>/<component_name>/example_design/<component_name>_example_design.v
```

The example design HDL top level contains the following:

- An instance of the I/O Bank level HDL
- External GMII logic, including IOB and DDR register instances, where required
- The parameter `NUM_ETH_PORTS`; this value is set to 4 by default to create four unique SGMII ports as illustrated in Figure 7-8. To decrease or increase the number of ports, simply change the value of this parameter.

This module adds I/O logic to the GMII of the SGMII ports. This is included only to create a standalone design that can be implemented in an FPGA and simulated in both functional and timing simulation for the purposes of providing a complete SGMII design example.

**IMPORTANT:** Discard this level of hierarchy and instantiate the I/O Bank Level of the Example Design in your own design.

I/O Bank Level of the Example Design

The I/O Bank level for the core with SGMII using Asynchronous Oversampling over Virtex-6 FPGA LVDS is described in the following files:

**VHDL**

```
<project_dir>/<component_name>/example_design/<component_name>_iobank.vhd
```

**Verilog**

```
<project_dir>/<component_name>/example_design/<component_name>_iobank.v
```

The I/O Bank level HDL contains the following:

- The parameter `NUM_ETH_PORTS`; this value is set to 4 by default to create four unique SGMII ports (as illustrated in Figure 7-8). To decrease or increase the number of SGMII ports used in a single I/O Bank, simply change the value of this parameter when instancing this module.
Chapter 7: SGMII over LVDS

- Instances of the Block Level to create unique SGMII ports (the number of instances is set by the NUM_ETH_PORTS parameter).
- A single instance of the logic.

**TIP:** *This is the most useful part of the example design and should be instantiated in all customer designs that use the core in this mode.*

Up to ten separate SGMII ports can be achieved in most device I/O Banks. If additional SGMII ports are required (to be placed in additional I/O Banks), then a new instance of the entire I/O Bank Level component is required per I/O Bank in use.

**Block Level of the Example Design**

The following files describe the block level for the Ethernet 1000BASE-X PCS/PMA core in SGMII mode:

**VHDL**

```
<project_dir>/<component_name>/example_design/<component_name>_block.vhd
```

**Verilog**

```
<project_dir>/<component_name>/example_design/<component_name>_block.v
```

The block level of the example design connects together all of the components for a single SGMII port. These are:

A core netlist (introduced in Ethernet 1000BASE-X PCS/PMA or SGMII Support Using a Device Specific Transceiver).

- The LVDS Transceiver, connected to the PHY side of the core netlist, to perform the SERDES functionality using the Asynchronous Oversampling method.
- The SGMII Adaptation Module Top Level, connected to the Ethernet MAC (GMII) side of the core netlist, containing:
  - The clock management logic required to enable the SGMII example design to operate at 10 Mb/s, 100 Mb/s, and 1 Gb/s.
  - GMII logic for both transmitter and receiver paths; the GMII style 8-bit interface is run at 125 MHz for 1 Gb/s operation; 12.5 MHz for 100 Mb/s operation; 1.25 MHz for 10 Mb/s operation.
LVDS Transceiver

The LVDS transceiver block fully replaces the functionality otherwise provided by a Virtex-6 FPGA GTX Transceiver. This is only possible at a serial line rate of 1.25 Gb/s. See Figure 7-8 for a block diagram of the LVDS transceiver. This is split up into several sub-blocks which are described in further detail in the following sections.

On the transmitter path, data sourced by the core netlist is routed through the 8B/10B Encoder to translate the 8-bit code groups into 10-bit data. The 10-bit data is then passed through the Tx Phase Buffer, then routed into the parallel interfaces of a Virtex-6 FPGA primitive master slave pair; the parallel 10-bit data is then clocked out serially at a line rate of 1.25 Gb/s.

The receiver path has further complexity. Serial data received at 1.25 Gb/s is routed in parallel to two IODELAYs and ISERDES elements as illustrated in Figure 7-8. Each of the two ISERDES elements is used in a new oversampling mode to sample the input data. By controlling the respective routing delays through the IODELAYs prior to the ISERDES, the two ISERDES devices are each able to oversample at different points in time, resulting in a combination of four times oversampling of each bit received.

The oversampled data is then routed through a Data Realignment Unit (DRU) to detect the correct sampling point and to recover parallel data.

The functionality provided by the IODELAYs and ISERDES and Data Realignment Unit (DRU) is covered in Xilinx Application Note XAPP881, 1.25Gbps 4x Asynchronous Oversampling over Virtex-6 FPGA LVDS.

Having recovered parallel data from the serial stream, the Comma Alignment module, next on the receiver path, detects specific 8b/10b bit patterns (commas) and uses these to realign the 10-bit parallel data to contain unique 8b/10b code groups. These code groups are then routed through the 8B/10B Encoder module to obtain the unencoded 8-bit code groups that the core netlist can accept.

The final piece of the receiver path is to use a 8B/10B Encoder.

The datapath thus far, from the DRU through to the 8B/10B Encoder, is synchronous to a 312.5 MHz clock source; a clock enable sourced from the DRU indicates valid data. Using the 312.5 MHz clock and associated clock enable, data is written into the elastic buffer. Data is read out of the elastic buffer on a pure 125 MHz clock frequency; this is the clock source used for the transmitter path and for all logic within the core netlist.
The following files describe the top level of the hierarchical levels of the LVDS transceiver:

**VHDL**

```
<project_dir>/<component_name>/example_design/lvds_transceiver/
  lvds_transceiver.vhd
<project_dir>/<component_name>/example_design/lvds_transceiver/tx/
  lvds_transceiver_tx.vhd
<project_dir>/<component_name>/example_design/lvds_transceiver/rx/
  lvds_transceiver_rx.vhd
```

**Verilog**

```
<project_dir>/<component_name>/example_design/lvds_transceiver/
  lvds_transceiver.v
<project_dir>/<component_name>/example_design/lvds_transceiver/tx/
  lvds_transceiver_tx.v
<project_dir>/<component_name>/example_design/lvds_transceiver/rx/
  lvds_transceiver_rx.v
```

### 8B/10B Encoder

The implemented 8B/10B coding scheme is an industry standard, DC-balanced, byte-oriented transmission code ideally suited for high-speed local area networks and serial data links. As such, the coding scheme is used in several networking standards, including ethernet.

The 8B/10B Encoder block is taken from Xilinx Application Note XAPP1122, *Parameterizable 8b/10b Encoder*.

XAPP1122 provides two possible approaches: a choice of a block RAM-based implementation or a LUT-based implementation. The SGMII LVDS example design uses the LUT-based implementation, but XAPP1122 can be used to swap this for the block RAM-based approach if this better suits device logic resources.

The following files describe the 8B/10B Encoder:

**VHDL**

```
<project_dir>/<component_name>/example_design/lvds_transceiver/tx/
  encode_8b10b_pkg.vhd
  encode_8b10b_lut_base.vhd
```

**Verilog**

```
<project_dir>/<component_name>/example_design/lvds_transceiver/tx/
  encode_8b10b_lut_base.v
```
Chapter 7: SGMII over LVDS

Tx Phase Buffer

The parallel data that is clocked into the OSERDES must use a 125 MHz BUFR regional clock buffer. But the data received from the core netlist uses a 125 MHz global clock buffer (BUFG). The job of the Tx Phase Buffer is therefore to account for the phase relationship between the BUFG and BUFR 125 MHz clocks.

Data is written into the Tx Phase Buffer synchronously to the global clock and read out synchronously to the regional clock. Because these clocks are derived from the same clock source (see Clocking Logic), there is no frequency drift. So the Tx Phase Buffer is implemented as a simple asynchronous FIFO. The occupancy of the FIFO is kept low to minimize latency and no precautions are taken against underflow/overflow conditions.

The following files describe the Tx Phase FIFO:

VHDL

<project_dir>/<component_name>/example_design/lvds_transceiver/tx/
tx_phase_buffer.vhd

Verilog

<project_dir>/<component_name>/example_design/lvds_transceiver/tx/
tx_phase_buffer.v

OSERDES

The OSERDES primitive (actually a MASTER-SLAVE pair of primitives) is used in a standard mode; 10-bit input parallel data synchronous to a 125 MHz regional clock buffer source (BUFR) is clocked into the OSERDES. Internally within the OSERDES, the data is serialized and output at a rate of 1.25 Gb/s. The clock source used for the serial data is a 625 MHz clock source using a BUFIO regional clock buffer at double data rate.

- The 625 MHz BUFIO and 125 MHz BUFR clocks for serial and parallel data are both derived from the same MMCM (see I/O Bank Clocking) so there is no frequency drift.

- The use of the BUFIO clock buffer for the serial data rate provides the OSERDES primitives with a clock of lower duty cycle distortion than could be obtained by using a global clock source.

- The use of the BUFR regional clock buffer for the parallel clock is a requirement of the OSERDES: when using a BUFIO clock for serial data, a BUFR clock source, derived from the same MMCM source, must be used for the parallel data to satisfy clock phase alignment constraints within the OSERDES primitives.
**IODELAYs and ISERDES**

This logic, along with the DRU, have been taken from the accompanying reference design to Xilinx Application Note XAPP881, *1.25 Gbps 4x Asynchronous Oversampling over Virtex-6 LVDS*.

The ISERDES primitives are used in a new oversampling mode to oversample the input data; the ISERDES can perform four times oversampling with respect to the input reference clock. The reference clock used in this implementation is 625 MHz (half the frequency of the serial data rate), resulting in each serial bit received being sampled, nominally, twice by each ISERDES.

By controlling the respective routing delays through the IODELAYs prior to the two ISERDES elements, the two ISERDES devices are each able to sample the input data at different points in time, resulting in a combination of four times oversampling of each data bit received. See **IODELAYs and ISERDES**.

**Data Realignment Unit (DRU)**

This logic, along with the IODELAY and ISERDES logic, have been taken from the accompanying reference design to Xilinx Application Note XAPP881, *1.25Gbps 4x Asynchronous Oversampling over Virtex-6 LVDS*. See **IODELAYs and ISERDES**.

The four times oversampled data from the ISERDES pair is received synchronously to the 625 MHz ISERDES reference clock. Using a voter scheme that compares the oversampled data and selects the best data sample, the module will output parallel data synchronously to a 312.5 MHz clock source (frequency related to the 625 MHz clock). A clock enable will be driven with the 312 MHz clock to indicate valid data to the downstream modules.

The following files describe the DRU:

** VHDL  

<project_dir>/<component_name>/example_design/lvds_transceiver/rx/dru.vhd

** Verilog  

<project_dir>/<component_name>/example_design/lvds_transceiver/rx/dru.v

**Comma Alignment**

Data received from the DRU is in parallel form, but the bits of the parallel bus have not been aligned into correct 10-bit word boundaries.

By detecting a unique 7-bit serial sequence known as a ‘comma’ (however the commas can fall across the 10-bit parallel words), the comma alignment logic will control bit shifting of the data so as to provide correct alignment to the data leaving the module. The bitslip input of the DRU is driven by the comma alignment module’s state machine, so the actual bit shift logic is performed by the DRU.
In 8b/10b encoding, both +ve and -ve bit sequences exist for each defined code group. The comma alignment logic is able to detect and control realignment on both +ve and -ve comma versions.

The following files describe the Comma Alignment block:

**VHDL**

```<project_dir>/<component_name>/example_design/lvds_transceiver/rx/bit_alignment.vhd```

**Verilog**

```<project_dir>/<component_name>/example_design/lvds_transceiver/rx/bit_alignment.v```

### 8B/10B Decoder

The implemented 8b/10b coding scheme is an industry standard, DC-balanced, byte-oriented transmission code ideally suited for high-speed local area networks and serial data links. As such, the coding scheme is used in several networking standards, including ethernet.

The 8B/10B Decoder block is taken from Xilinx Application Note XAPP1112, *Parameterizable 8b10b Decoder*.

XAPP1112 provides two possible approaches: a choice of a block RAM-based implementation or a LUT-based implementation. The SGMII LVDS example design uses the LUT-based implementation, but XAPP1112 can be used to swap this for the block RAM-based approach if this better suits device logic resources.

The following files describe the 8B/10B Decoder:

**VHDL**

```<project_dir>/<component_name>/example_design/lvds_transceiver/rx/decode_8b10b_pkg.vhd```

```<project_dir>/<component_name>/example_design/lvds_transceiver/rx/decode_8b10b_lut_base.vhd```

**Verilog**

```<project_dir>/<component_name>/example_design/lvds_transceiver/rx/decode_8b10b_lut_base.v```

### Rx Elastic Buffer

The final piece of the receiver path is to use a **Rx Elastic Buffer**. The datapath thus far, from the DRU through to the 8B/10B Encoder, is synchronous to a 312.5 MHz clock source; a clock enable sourced from the DRU indicates valid data. Using the 312.5 MHz clock and associated clock enable, data is written into the elastic buffer. The clock enable will be active, on average, to clock enable the data stream written into the buffer at a rate of 125 MHz.
Data is read out of the elastic buffer on a pure 125 MHz clock frequency; this is the clock source used for the transmitter path and for all logic with the core netlist. This clock is asynchronous to the resultant 125 MHz data rate received by the LVDS receiver; Ethernet clock sources are defined to be accurate to 100 parts per million.

To deal with the asynchronous nature of the data rates on its write and read ports, the Receiver Elastic Buffer attempts to maintain a constant occupancy by inserting or removing Idle sequences as necessary during the Inter Packet Gap between received Ethernet frames. This causes no data corruption to the ethernet frames themselves.

The following files describe the Rx Elastic buffer:

**VHDL**

```text
<project_dir>/<component_name>/example_design/lvds_transceiver/rx/
rx_elastic_buffer.vhd
```

**Verilog**

```text
<project_dir>/<component_name>/example_design/lvds_transceiver/rx/
rx_elastic_buffer.v
```

**I/O Bank Clocking**

Figure 7-8 also illustrates the inclusion of the I/O Bank Clocking module that creates all of the clock frequencies and clock phases that are required by the LVDS transceiver block.

The MMCM and associated logic in this module are based on clocking logic present within Xilinx Application Note XAPP881, 1.25Gbps 4x Asynchronous Oversampling over Virtex-6 LVDS.

As the name of the block suggests, this logic can be shared across a single Virtex-6 FPGA I/O Bank. This I/O Bank can be used for multiple instances of the core with LVDS I/O to create several independent SGMII ports (as illustrated in Figure 7-8).

The HDL for this file contains the parameter `TX_AND_RX_SHARE_CLOCK`; this value is set to TRUE by default, implying that the Tx and Rx logic of the SGMII ports will share the BUFIO clocks. To minimize jitter in this implementation, the BUFIO clocks used by the logic must only be used across a single Virtex-6 FPGA I/O Bank.

Therefore, setting the parameter `TX_AND_RX_SHARE_CLOCK` to TRUE necessitates that the transmitter and receiver ports of the SGMII are LOC-ed into the same Virtex-6 FPGA I/O bank.

Setting the parameter `TX_AND_RX_SHARE_CLOCK` to FALSE will duplicate the clock circuitry that is required by the transmitter, allowing the receiver and transmitter ports to be separated and placed into different Virtex-6 FPGA I/O banks.
Chapter 7: SGMII over LVDS

The main component of the I/O Bank clocking logic required by the LVDS receiver is an MMCM module. This should be provided with a high quality 125 MHz clock reference. The MMCM is configured to provide the frequency related clocks which are described fully in Clocking Logic.

The remaining logic within this block consists of a logical state machine to dynamically control the variable phase shift which is applied to certain MMCM clock outputs. This is designed to deskew the clock domain crossing of the oversampled data from the ISERDES elements, to the FPGA logic flip-flops of the DRU and is described in the Clock Alignment State Machine subsection of Clocking Logic.

The following files describe the logic provided in the I/O Bank Clocking block:

VHDL

```
<project_dir>/<component_name>/example_design/iobank_clocking/
iobank_clocking.vhd
bus_align_machine.vhd
```

Verilog

```
<project_dir>/<component_name>/example_design/iobank_clocking/
iobank_clocking.v
bus_align_machine.v
```

SGMII Adaptation Module

The SGMII Adaptation Module is described in the following files:

VHDL

```
<project_dir>/<component_name>/example_design/sgmii_adapt/
sgmii_adapt.vhd
clk_gen.vhd
johnson_cntr.vhd
tx_rate_adapt.vhd
rx_rate_adapt.vhd
```

Verilog

```
<project_dir>/<component_name>/example_design/sgmii_adapt/
sgmii_adapt.v
clk_gen.v
johnson_cntr.v
tx_rate_adapt.v
rx_rate_adapt.v
```
The GMII of the core always operates at 125 MHz. The core makes no differentiation between the three speeds of operation; it always effectively operates at 1 Gb/s. However, at 100 Mb/s, every data byte run through the core should be repeated 10 times to achieve the required bit rate; at 10 Mb/s, each data byte run through the core should be repeated 100 times to achieve the required bit rate. Dealing with this repetition of bytes is the function of the SGMII adaptation module and its component blocks.

The SGMII adaptation module and component blocks are described in detail in the Chapter 8, Additional Client-Side SGMII Logic Provided in the Example Design.

Demonstration Test Bench

Figure 7-9 illustrates the demonstration test bench for the Ethernet 1000BASE-X PCS/PMA or SGMII core in SGMII mode with the Asynchronous Oversampling over Virtex-6 FPGA LVDS. The demonstration test bench is a simple VHDL or Verilog program to exercise the example design and the core itself.
The top-level test bench entity instantiates the example design for the core, which is the Device Under Test (DUT). A stimulus block (per SGMII port) is also instantiated and clocks, resets and test bench semaphores are created. The following files describe the top-level of the demonstration test bench.

**VHDL**

```<project_dir>/<component_name>/simulation/demo_tb.vhd```

**Verilog**

```<project_dir>/<component_name>/simulation/demo_tb.v```

The stimulus block entity, instantiated from within the top-level test bench, creates the Ethernet stimulus in the form of four Ethernet frames, which are injected into GMII and SGMII serial interfaces of the DUT. The output from the DUT is also monitored for errors. The following files describe the stimulus block of the demonstration test bench.

**VHDL**

```<project_dir>/<component_name>/simulation/stimulus_tb.vhd```

**Verilog**

```<project_dir>/<component_name>/simulation/stimulus_tb.v```

Together, the top-level test bench file and the stimulus block combine to provide the full test bench functionality which is described in the sections that follow.

**Test Bench Functionality**

The demonstration test bench performs the following tasks:

- Input clock signals are generated.
- A reset is applied to the example design.
- Then, for each SGMII port instantiated in the example design:
  - The core is configured through its MDIO interface by injecting an MDIO frame into the example design. This disables Auto-Negotiation and takes the core out of Isolate state.
  - The following frames are injected into the GMII transmitter by the GMII stimulus block at 1 Gb/s.
    - the first is a minimum length frame
    - the second is a type frame
    - the third is an errored frame
    - the fourth is a padded frame
- The data received at the SGMII serial LVDS transceiver interface is 8B/10B decoded. The resulting frames are checked by the SGMII Monitor against the stimulus frames injected into the GMII transmitter to ensure data integrity.

- The same four frames are generated by the SGMII Stimulus block. These are 8B/10B encoded and injected into the SGMII serial LVDS transceiver interface.

- Data frames received at the GMII receiver are checked by the GMII Monitor against the stimulus frames injected into the LVDS transceiver to ensure data integrity.

Customizing the Test Bench

Note: The changes described in the following subsections are applied simultaneously to all SGMII ports instantiated in the example design.

Changing Frame Data

You can change the contents of the four frames used by the demonstration test bench by changing the data and valid fields for each frame defined in the stimulus block. New frames can be added by defining a new frame of data. Modified frames are automatically updated in both stimulus and monitor functions.

Changing Frame Error Status

Errors can be inserted into any of the predefined frames in any position by setting the error field to ‘1’ in any column of that frame. Injected errors are automatically updated in both stimulus and monitor functions.

Changing the Core Configuration

The configuration of the Ethernet 1000BASE-X PCS/PMA core used in the demonstration test bench can be altered.

CAUTION! Certain configurations of the core cause the test bench to fail or cause processes to run indefinitely. For example, the demonstration test bench does not auto-negotiate with the design example. Determine the configurations that can safely be used with the test bench.

The core can be reconfigured by editing the injected MDIO frame in the demonstration test bench top level. See Chapter 10, Configuration and Status for information about using the MDIO interface.

Changing the Operational Speed

SGMII can be used to carry Ethernet traffic at 10 Mb/s, 100 Mb/s or 1 Gb/s. By default, the demonstration test bench is configured to operate at 1 Gb/s. The speed of both the example design and test bench can be set to the desired operational speed by editing the following settings, recompiling the test bench, then running the simulation again.
1 Gb/s Operation

    set speed_is_10_100 to logic 0

100 Mb/s Operation

    set speed_is_10_100 to logic 1
    set speed_is_100 to logic 1

10 Mb/s Operation

    set speed_is_10_100 to logic 1
    set speed_is_100 to logic 0
Chapter 8

Using the Client-Side GMII Datapath

This chapter provides general guidelines for using the client-side GMII of the Ethernet 1000BASE-X PCS/PMA or SGMII core. In most applications, the client-side GMII is expected to be used as an internal interface, connecting to either:

- Proprietary customer logic

This chapter describes the GMII-styled interface that is present on the netlist of the core. This interface operates identically for both 1000BASE-X and SGMII standards.

The chapter then also focuses on additional optional logic (which is provided by the example design delivered with the core when SGMII mode is selected). This logic enhances the internal GMII-styled interface to support 10 Mb/s and 100 Mb/s Ethernet speeds in addition to the nominal 1Gb/s speed of SGMII.

- The Xilinx® LogiCORE™ IP Tri-Mode Ethernet MAC
- The Vivado™ IP catalog core Tri-Mode Ethernet MAC

The 1000BASE-X PCS/PMA or SGMII core can be integrated in a single device with the Tri-Mode Ethernet MAC core to extend the system functionality to include the MAC sublayer. See Chapter 12, Interfacing to Other Cores.

In rare applications, the Client-Side GMII datapath can be used as a true GMII, to connect externally off-chip across a PCB. This external GMII functionality is included in the HDL example design delivered with the core by the CORE Generator™ tool for 1000BASE-X designs to act as an illustration. The extra logic required to create a true external GMII is detailed in Appendix E, Implementing External GMII.
Using the Core Netlist Client-side GMII for the 1000BASE-X Standard

It is not within the scope of this document to define the Gigabit Media Independent Interface (GMII)— see clause 35 of the IEEE 802.3-2008 specification for information about the GMII. Timing diagrams and descriptions are provided only as an informational guide.

GMII Transmission

This section includes figures that illustrate GMII transmission. In these figures the clock is not labeled. The source of this clock signal varies, depending on the options selected when the core is generated. For more information on clocking, see Chapters 6, 7 and 8.

Normal Frame Transmission

Normal outbound frame transfer timing is illustrated in Figure 8-1. This figure shows that an Ethernet frame is proceeded by an 8-byte preamble field (inclusive of the Start of Frame Delimiter (SFD)), and completed with a 4-byte Frame Check Sequence (FCS) field. This frame is created by the MAC connected to the other end of the GMII. The PCS logic itself does not recognize the different fields within a frame and treats any value placed on gmii_txd[7:0] within the gmii_tx_en assertion window as data.

![Figure 8-1: GMII Normal Frame Transmission](image)

Error Propagation

A corrupted frame transfer is illustrated in Figure 8-2. An error can be injected into the frame by asserting gmii_tx_er at any point during the gmii_tx_en assertion window.
The core ensures that all errors are propagated through both transmit and receive paths so that the error is eventually detected by the link partner.

![Figure 8-2: GMII Error Propagation Within a Frame](image)

**GMII Reception**

This section includes figures that illustrate GMII reception. In these figures the clock is not labelled. The source of this clock signal vary, depending on the options used when the core is generated. For more information on clocking, see Chapters 6, 7 and 8.

**Normal Frame Reception**

The timing of normal inbound frame transfer is illustrated in Figure 8-3. This shows that Ethernet frame reception is proceeded by a preamble field. The IEEE 802.3-2008 specification (see clause 35) allows for up to all of the seven preamble bytes that proceed the Start of Frame Delimiter (SFD) to be lost in the network. The SFD is always present in well-formed frames.

![Figure 8-3: GMII Normal Frame Reception](image)

**Normal Frame Reception with Extension Field**

In accordance with the IEEE 802.3-2008, clause 36, state machines for the 1000BASE-X PCS, gmii_rx_er can be driven high following reception of the end frame in conjunction with gmii_rxd[7:0] containing the hexadecimal value of 0x0F to signal carrier extension. This is illustrated in Figure 8-4. See Appendix C, 1000BASE-X State Machines for more information.
This is not an error condition and can occur even for full-duplex frames.

**Figure 8-4:** GMII Normal Frame Reception with Carrier Extension

**Frame Reception with Errors**

The signal `gmii_rx_er` when asserted within the assertion window signals that a frame was received with a detected error (Figure 8-5). In addition, a late error can also be detected during the Carrier Extension interval. This is indicated by `gmii_rxd[7:0]` containing the hexadecimal value 0x1F, also illustrated in Figure 8-5.

**Figure 8-5:** GMII Frame Reception with Errors
False Carrier

Figure 8-6 illustrates the GMII signaling for a False Carrier condition. False Carrier is asserted by the core in response to certain error conditions, such as a frame with a corrupted start code, or for random noise.

![False Carrier Indication](image)

**status_vector[15:0] signals**

**Bit[0]: Link Status**

This signal indicates the status of the link. This information is duplicated in the optional PCS Management registers, if present (bit 1.2). However, this always serves a useful function as a Link Status LED.

When high, the link is valid; synchronization of the link has been obtained and Auto-Negotiation (if present and enabled) has completed.

When low, a valid link has not been established. Either link synchronization has failed or Auto-Negotiation (if present and enabled) has failed to complete.

**Bit[1]: Link Synchronization**

This signal indicates the state of the synchronization state machine (IEEE 802.3-2008 figure 36-9). This signal is similar to Bit[0] (Link Status), but is not qualified with Auto-Negotiation.

When high, link synchronization has been obtained. When low, synchronization has failed.

**Bit[7]: PHY Link Status (SGMII mode only)**

When operating in SGMII mode, this bit represents the link status of the external PHY device attached to the other end of the SGMII link. However, this bit is only valid after successful completion of Auto-Negotiation across the SGMII link. If SGMII Auto-Negotiation is disabled, then the status of this bit should be ignored.
• When high, the PHY has obtained a link with its link partner;
• When low, the PHY has not linked with its link partner.

When operating in 1000BASE-X mode this bit remains low and should be ignored.

**Bits[6:2]: Code Group Reception Indicators**

These signals indicate the reception of particular types of groups, as defined in the following subsections. Figure 8-7 illustrates the timing of these signals, showing that they are aligned with the code groups themselves, as they appear on the output gmii_rxd[7:0] port.

![Figure 8-7: status_vector[4:2] timing](image)

**Bit[2]: RUDI(/C/)**

The core is receiving /C/ ordered sets (Auto-Negotiation configuration sequences) as defined in IEEE 802.3-2008 clause 36.2.4.10.

**Bit[3]: RUDI(/I/)**

The core is receiving /I/ ordered sets (Idles) as defined in IEEE 802.3-2008 clause 36.2.4.12.

**Bit[4]: RUDI(INVALID)**

The core has received invalid data whilst receiving/C/ or /I/ ordered set as defined in IEEE 802.3-2008 clause 36.2.5.1.6. This can be caused, for example, by bit errors occurring in any clock cycle of the /C/ or /I/ ordered set. Figure 8-7 illustrates an error occurring in the second clock cycle of an /I/ idle sequence.
Chapter 8: Using the Client-Side GMII Datapath

Bit[5]: RXDISPERR

The core has received a running disparity error during the 8B/10B decoding function. Figure 8-7 illustrates a running disparity error occurring in the second clock cycle of an /I/ idle sequence.

Bit[6]: RXNOTINTABLE

The core has received a code group that is not recognized from the 8B/10B coding tables. If this error is detected, the timing of the RXNOTINTABLE signal would be identical to that of the RXDISPERR signal illustrated in Figure 8-7.

Bits[9:8]: Remote Fault Encoding

This signal indicates the remote fault encoding (IEEE 802.3-2008 table 37-3). This signal is validated by bit 13 of status_vector and is only valid when Auto-Negotiation is enabled. This signal has no significance when the core is in SGMII mode with PHY side implementation and indicates "00". In all the remaining modes indicates the remote fault encoding.

Bits [11:10]: SPEED

This signal indicates the speed negotiated and is only valid when Auto-Negotiation is enabled. The signal encoding is as shown:

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>1</td>
<td>Reserved</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>1000 Mb/s</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>100 Mb/s</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>10 Mb/s</td>
</tr>
</tbody>
</table>

Bit[12]: Duplex Mode

This bit indicates the Duplex mode negotiated with the link partner

1 = Full Duplex
0 = Half Duplex
### Bit[13] Remote Fault

When this bit is logic one, it indicates that a remote fault is detected and the type of remote fault is indicated by status_vector bits[9:8].

**Note:** This bit is only deasserted when an MDIO read is made to status register (register1 Table 10-4). This signal has no significance in SGMII PHY mode.

### Bits[15;14]: Pause

These bits reflect the bits [8:7] of Register 5 (Link Partner Base AN Register)


<table>
<thead>
<tr>
<th></th>
<th></th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>No Pause</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>Symmetric Pause</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>Asymmetric Pause towards Link partner</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>Both Symmetric Pause and Asymmetric Pause towards link partner</td>
</tr>
</tbody>
</table>

---

**Using the Core Netlist Client-Side GMII for the SGMII Standard**

**Overview**

When the core is generated for the SGMII standard, changes are made to the core that affect the PCS Management registers and the Auto-Negotiation function (see Component Name). However, the datapath through both transmitter and receiver sections of the core remains unchanged.
GMII Transmission

1 Gigabit per Second Frame Transmission

The timing of normal outbound frame transfer is illustrated in Figure 8-8. At 1 Gb/s speed, the operation of the transmitter GMII signals remains identical to that described in Using the Core Netlist Client-side GMII for the 1000BASE-X Standard.

100 Megabit per Second Frame Transmission

The operation of the core remains unchanged. It is the responsibility of the client logic (for example, an Ethernet MAC) to enter data at the correct rate. When operating at a speed of 100 Mb/s, every byte of the MAC frame (from preamble field to the Frame Check Sequence field, inclusive) should each be repeated for 10 clock periods to achieve the desired bit rate, as illustrated in Figure 8-9. It is also the responsibility of the client logic to ensure that the interframe gap period is legal for the current speed of operation.
10 Megabit per Second Frame Transmission

The operation of the core remains unchanged. It is the responsibility of the client logic (for example, an Ethernet MAC), to enter data at the correct rate. When operating at a speed of 10 Mb/s, every byte of the MAC frame (from destination address to the frame check sequence field, inclusive) should each be repeated for 100 clock periods to achieve the desired bit rate. It is also the responsibility of the client logic to ensure that the interframe gap period is legal for the current speed of operation.

GMII Reception

1 Gigabit per Second Frame Reception

The timing of normal inbound frame transfer is illustrated in Figure 8-10. At 1 Gb/s speed, the operation of the receiver GMII signals remains identical to that described in Using the Core Netlist Client-side GMII for the 1000BASE-X Standard.

100 Megabit per Second Frame Reception

The operation of the core remains unchanged. When operating at a speed of 100 Mb/s, every byte of the MAC frame (from destination address to the frame check sequence field, inclusive) is repeated for 10 clock periods to achieve the desired bit rate. See Figure 8-11. It is the responsibility of the client logic, for example an Ethernet MAC, to sample this data correctly.
10 Megabit per Second Frame Reception

The operation of the core remains unchanged. When operating at a speed of 10 Mb/s, every byte of the MAC frame (from destination address to the frame check sequence field, inclusive) is repeated for 100 clock periods to achieve the desired bit rate. It is the responsibility of the client logic (for example, an Ethernet MAC) to sample this data correctly.

Additional Client-Side SGMII Logic Provided in the Example Design

When the core is generated in SGMII or Dynamic Switching mode, the block level of the core contains the SGMII Adaptation Module (this is illustrated in Figure 8-12 for a core using a device specific transceiver as the physical interface). This SGMII adaptation module is described in the remainder of this section.
Chapter 8: Using the Client-Side GMII Datapath

Because the GMII of the core always operates at 125 MHz, the core makes no differentiation between the three SGMII speeds of operation, it always effectively operates at 1 Gb/s. However, as described previously in Using the Core Netlist Client-side GMII for the 1000BASE-X Standard, at 100 Mb/s, every data byte run through the core is repeated ten times to achieve the required bit rate; at 10 Mb/s, each data byte run through the core is repeated 100 times to achieve the required bit rate. Dealing with this repetition of bytes is the function of the SGMII adaptation module.

The provided SGMII adaptation module (Figure 8-13) creates a GMII-style interface that drives/samples the GMII data and control signals at the following frequencies:

- 125 MHz when operating at a speed of 1 Gb/s (with no repetition of data bytes)
- 12.5 MHz at a speed of 100 Mb/s (each data byte is repeated and run through the core 10 times)
- 1.25 MHz at a speed of 10 Mb/s (each data byte is repeated and run through the core 100 times)

*Figure 8-12: Block Level Diagram of an SGMII Example Design*
The result of the SGMII adaptation module is therefore to create a proprietary interface that is based on GMII (true GMII only operates at a clock frequency of 125 MHz for an ethernet line rate of 1.25 Gb/s). This interface then allows a straightforward internal connection to an Ethernet MAC core when operating in MAC mode or the GMII can be brought out on pads to connect to an external PHY when the core operates in PHY mode. For example, the SGMII adaptation module can be used to interface the Ethernet 1000BASE-X PCS/PMA or SGMII core, operating in SGMII configuration with MAC mode of operation, to the Xilinx Tri-Mode Ethernet MAC core directly (see Chapter 12, Interfacing to Other Cores). The GMII interface of the SGMII adaptation module can brought out to the pads and connected to external PHY module that converts GMII to Physical Medium Dependent (PMD) signal when the Ethernet 1000BASEX PCS/PMA or SGMII core, operating in SGMII configuration and PHY mode of operation.

SGMII Adaptation Module Top Level

The SGMII adaptation module is described in several hierarchical submodules as illustrated in Figure 8-13. These submodules are each described in separate HDL files and are described in the following sections.

![Figure 8-13: SGMII Adaptation Module](image-url)
Chapter 8: Using the Client-Side GMII Datapath

Transmitter Rate Adaptation Module

This module accepts transmitter data from the GMII-style interface from the attached client MAC/External PHY, and samples the input data on the 125 MHz reference clock, \( c_{lk125m} \). This sampled data can then be connected directly to the input GMII of the Ethernet 1000BASE-X PCS/PMA, or SGMII netlist. The 1 Gb/s and 100 Mb/s cases are illustrated in Figure 8-14.

At all speeds, the client MAC/External PHY logic should drive the GMII transmitter data synchronously to the rising edge of the 125 MHz reference clock while using \( sgmii\_clk\_en \) (derived from the Clock Generation module) as a clock enable. The frequency of this clock enable signal ensures the correct data rate and correct data sampling between the two devices.

![Transmitter Rate Adaptation Module Data Sampling](image)

**Figure 8-14:** Transmitter Rate Adaptation Module Data Sampling

Receiver Rate Adaptation Module

This module accepts received data from the Ethernet 1000BASE-X PCS or SGMII core. This data is sampled and sent out of the GMII receiver interface for the attached client MAC/External PHY. The 1 Gb/s and 100 Mb/s cases are illustrated in Figure 8-15.

![Receiver Rate Adaptation Module Data Sampling](image)

**Figure 8-15:** Receiver Rate Adaptation Module Data Sampling
At 1 Gb/s, the data is valid on every clock cycle of the 125 MHz reference clock (clk125m). Data received from the core is clocked straight through the Receiver Rate Adaptation module.

At 100 Mb/s, the data is repeated for a 10 clock period duration of clk125m; at 10 Mb/s, the data is repeated for a 100 clock period duration of clk125m. The Receiver Rate Adaptation Module samples this data using the sgmii_clk_en clock enable.

The Receiver Rate Adaptation module also performs a second function that accounts for the latency inferred in Figure 8-15. The 8-bit Start of Frame Delimiter (SFD) code is detected, and if required, it is realigned across the 8-bit datapath of gmii_rxd_out[7:0] before being presented to the attached client MAC. It is possible that this SFD could have been skewed across two separate bytes by MACs operating on a 4-bit datapath.

At all speeds, the client MAC/External PHY logic should sample the GMII receiver data synchronously to the rising edge of the 125 MHz reference clock while using sgmii_clk_en (derived from the Clock Generation module) as a clock enable. The frequency of the sgmii_clk_en clock enable signal ensures the correct data rate and correct data sampling between the two devices.

---

**Figure 8-15:** Receiver Rate Adaptation Module Data Sampling

![Diagram showing data sampling at different speeds](image-url)
Clock Generation

This module creates the `sgmii_clk_en` clock enable signal for use throughout the SGMII adaptation module. Clock enabled frequencies are:

- 125 MHz at an operating speed of 1 Gb/s
- 12.5 MHz at an operating speed of 100 Mb/s
- 1.25 MHz at an operating speed of 10 Mb/s

Figure 8-16 illustrates the output clock enable signal for the Clock Generation module at 1 Gb/s and 100 Mb/s speeds.
Figure 8-16 also illustrates the formation of the `sgmii_clk_r` and `sgmii_clk_f` signals. These are used only in the example design delivered with the core, where they are routed to a device IOB DDR output register. This provides SGMII clock forwarding at the correct frequency; these signal can be ignored when connecting the core and SGMII Adaptation module to internal logic.
Auto-Negotiation

This chapter provides general guidelines for using the Auto-Negotiation function of the Ethernet 1000BASE-X PCS/PMA or SGMII core. Auto-Negotiation is controlled and monitored through the PCS Management registers. For more information, see Register Space in Chapter 2.

Overview of Operation

For either standard, when considering Auto-Negotiation between two connected devices, it must be remembered that:

- Auto-Negotiation must be either enabled in both devices, or:
- Auto-Negotiation must be disabled in both devices.
1000BASE-X Standard

IEEE 802.3-2008 clause 37 describes the 1000BASE-X Auto-Negotiation function that allows a device to advertise the modes of operation that it supports to a device at the remote end of a link segment (the link partner) and to detect corresponding operational modes that the link partner advertises. Figure 9-1 illustrates the operation of 1000BASE-X Auto-Negotiation.

The following describes typical operation when Auto-Negotiation is enabled.

1. Auto-Negotiation starts automatically when any of the following conditions are met.
   - Power-up/reset
   - Upon loss of synchronization
   - The link partner initiates Auto-Negotiation
   - An Auto-Negotiation Restart is requested (See MDIO Register 0: Control Register and an_restart_config in Table 2-14.)

2. During Auto-Negotiation, the contents of the Auto-Negotiation Advertisement register are transferred to the link partner.

This register is writable through the MDIO, therefore enabling software control of the systems advertised abilities. See MDIO Register 4: Auto-Negotiation Advertisement for more information.
This register is also writable through dedicated interface signal `an_adv_config_vector`. If optional MDIO is present, the additional signal `an_adv_config_valid` quantifies the contents of `an_adv_config_vector`. See definitions of `an_adv_config_vector` and `an_adv_config_valid` in Table 2-14 for more information.

Information provided in this register includes:

- Fault Condition signaling
- Duplex Mode
- Flow Control capabilities for the attached Ethernet MAC.

3. The advertised abilities of the Link Partner are simultaneously transferred into the Auto-Negotiation Link Partner Ability Base Register.

This register contains the same information as in the Auto-Negotiation Advertisement Register. See MDIO Register 5: Auto-Negotiation Link Partner Base for more information.

4. Under normal conditions, this completes the Auto-Negotiation information exchange.

It is now the responsibility of system management (for example, software running on an embedded PowerPC® or MicroBlaze™ processor) to complete the cycle. The results of the Auto-Negotiation should be read from Auto-Negotiation Link Partner Ability Base Register. Other networking components, such as an attached Ethernet MAC, should be configured accordingly. See MDIO Register 5: Auto-Negotiation Link Partner Base for more information.

There are two methods that a host processor uses to learn of the completion of an Auto-Negotiation cycle:

- Polling the Auto-Negotiation completion bit 1.5 in the Status Register (Register 1).
- Using the Auto-Negotiation interrupt port of the core (see Using the Auto-Negotiation Interrupt).

SGMII Standard

Using the SGMII MAC Mode Configuration to Interface to an External BASE-T PHY with SGMII Interface

Figure 9-2 illustrates the operation of SGMII Auto-Negotiation as described in Overview of Operation. Additional information about SGMII Standard Auto-Negotiation is provided in the following sections.
Chapter 9: Auto-Negotiation

Figure 9-2: SGMII Auto-Negotiation in MAC Mode

The SGMII capable PHY has two distinctive sides to Auto-Negotiation.

- The PHY performs Auto-Negotiation with its link partner using the relevant Auto-Negotiation standard for the chosen medium (BASE-T Auto-Negotiation is illustrated in Figure 9-2, using a twisted copper pair as its medium). This resolves the operational speed and duplex mode with the link partner.

- The PHY then passes the results of the Auto-Negotiation process with the link partner to the Ethernet 1000BASE-X PCS/PMA or SGMII core (in SGMII mode), by leveraging the 1000BASE-X Auto-Negotiation specification described in Figure 9-1. This transfers the results of the Link Partner Auto-Negotiation across the SGMII and is the only Auto-Negotiation observed by the core.

This SGMII Auto-Negotiation function, summarized previously, leverages the 1000BASEX PCS/PMA Auto-Negotiation function but contains two differences.

- The duration of the Link Timer of the SGMII Auto-Negotiation is shrunk from 10 ms to 1.6 ms so that the entire Auto-Negotiation cycle is much faster. See Setting the Configurable Link Timer.

- The information exchanged is different and now contains speed resolution in addition to duplex mode. See MDIO Register 5: Auto-Negotiation Link Partner Base.

- There are no other differences and dealing with the results of Auto-Negotiation can be handled as described previously in Figure 9-1.
Using Both the SGMII MAC Mode and SGMII PHY Mode Configurations to interface to an External BASE-T PHY with a GMII interface

Figure 9-3 illustrates the operation of SGMII Auto-Negotiation. Additional information about SGMII Standard Auto-Negotiation is provided in the following sections.

The SGMII capable PHY has two distinctive sides to Auto-Negotiation.

- The PHY performs Auto-Negotiation with its link partner using the relevant Auto-Negotiation standard for the chosen medium (BASE-T Auto-Negotiation is illustrated in Figure 9-3, using a twisted copper pair as its medium). This resolves the operational speed and duplex mode with the link partner. The BASE-T PHY transfers the link partner abilities though the MDIO interface to the Ethernet 1000 BASE-X PCS/PMA or SGMII core (in SGMII configuration and PHY mode).

- The Ethernet 1000 BASE-X PCS/PMA or SGMII core (in SGMII configuration and PHY mode) then passes the results of the Auto-Negotiation process to the Ethernet 1000BASE-X PCS/PMA or SGMII core (in SGMII configuration and MAC mode), by leveraging the 1000BASE-X Auto-Negotiation specification described in Overview of Operation. This transfers the results of the Link Partner Auto-Negotiation across the SGMII and is the only Auto-Negotiation observed by the core.
This SGMII Auto-Negotiation function, summarized previously, leverages the 1000BASE-X PCS/PMA Auto-Negotiation function but contains two differences.

- The duration of the Link Timer of the SGMII Auto-Negotiation is shrunk from 10 ms to 1.6 ms so that the entire Auto-Negotiation cycle is much faster. See Setting the Configurable Link Timer.
- The information exchanged is different and now contains speed resolution in addition to duplex mode. See MDIO Register 5: Auto-Negotiation Link Partner Base. There are no other differences and dealing with the results of Auto-Negotiation can be handled as described previously in Overview of Operation.

---

**Setting the Configurable Link Timer**

The optional Auto-Negotiation function has a Link Timer (\texttt{link\_timer[8:0]}) port. This port sets the period of the Auto-Negotiation Link Timer. This port should be permanently tied to a logical binary value, and a binary value should be placed on this port. The duration of the timer is approximately equal to the binary value multiplied by 32.768 microseconds (4096 clock periods of the 125 MHz clock provided to the core). See Auto-Negotiation Signal Pinout.

*Note:* See Chapter 10, Dynamic Switching of 1000BASE-X and SGMII Standards for details of programming the Auto-Negotiation Link Timer when performing dynamic switching between 1000BASE-X and SGMII Standards.

The accuracy of this Link Timer is within the following range.

\[+0 \text{ to } -32.768 \text{ microseconds}\]

**1000BASE-X Standard**

The Link-Timer is defined as having a duration somewhere between 10 and 20 milliseconds. The example design delivered with the core sets the binary value as follows:

\[100111101 = 317 \text{ decimal}\]

This corresponds to a duration of between 10.354 and 10.387 milliseconds.

**SGMII Standard**

The Link-Timer is defined as having a duration of 1.6 milliseconds. The example design delivered with the core sets the binary value to

\[000110010 = 50 \text{ decimal}\]

This corresponds to a duration of between 1.606 and 1.638 milliseconds.
Simulating Auto-Negotiation

Auto-Negotiation requires a minimum of three link timer periods for completion. If simulating the Auto-Negotiation procedure, setting the `link_timer[8:0]` port to a low value greatly reduces the simulation time required to complete Auto-Negotiation. See Auto-Negotiation Signal Pinout.

Using the Auto-Negotiation Interrupt

The Auto-Negotiation function has an `an_interrupt` port. This is designed to be used with common microprocessor bus architectures (for example, the CoreConnect bus interfacing to a MicroBlaze processor or the Virtex®-5 FXT FPGA embedded IBM PowerPC processor).

The operation of this port is enabled or disabled and cleared through the MDIO Register 16, the Vendor-specific Auto-Negotiation Interrupt Control Register.

- When disabled, this port is permanently tied to logic 0.
- When enabled, this port is set to logic 1 following the completion of an Auto-Negotiation cycle. It remains high until it is cleared by writing 0 to bit 16.1 (Interrupt Status bit) of the Register 16: Vendor-Specific Auto-Negotiation Interrupt Control.

Use of Clock Correction Sequences in Device Specific Transceivers (1000BASE-X Standard)

The device-specific transceivers are configured by the appropriate transceiver wizard to perform clock correction. The output of the transceiver wizard is provided as part of the example design. Two different clock correction sequences can be employed:

1. The mandatory clock correction sequence is the `/I2/` ordered set; this is a two byte code-group sequence formed from `/K28.5/` and `/D16.2/` characters. The `/I2/` ordered-set is present in the inter-frame-gap. These sequences can therefore be removed or inserted by the transceiver’s receiver elastic buffer without causing frame corruption.

2. The default transceiver wizard configuration for the device-specific transceivers varies across device families. Some of the transceiver wizards enable the CLK_COR_SEQ_2_USE attribute. When this is the case, the transceiver is also configured to perform clock correction on the `/K28.5/D21.5/` sequence; this is the first two code-groups from the `/C1/` ordered set (the `/C1/` ordered-set is 4 code-groups in length). Because there are no `/I2/` ordered-sets present during much of the Auto-Negotiation cycle, this provides a method of allowing clock correction to be performed during Auto-Negotiation.
Because this form of clock correction inserts or removes two-code groups into or from a four-code group sequence, this causes ordered-set fragments to be seen by the cores Auto-Negotiation state machine. It is therefore important that the transceivers RXCLKCORCNT[2:0] port is correctly wired up to the core netlist; this indicates a clock correction event (and type) to the core. Using this signal, the cores state machine can interpret the clock-correction fragments and the Auto-Negotiation function can complete cleanly.

When the device-specific transceivers CLK_COR_SEQ_2_USE attribute is not enabled, no clock correction can be performed during much of the Auto-Negotiation cycle. When this is the case, it is possible that the transceivers receiver elastic buffer could underflow or overflow as asynchronous clock tolerances accumulate. This results in an elastic buffer error. It is therefore important that the transceivers RXBUFSTATUS[2:0] port is correctly wired up to the core netlist; this indicates a buffer error event to the core. Using this signal, the cores state machine can interpret the buffer error and the Auto-Negotiation function can complete cleanly.

---

**Conclusion**

The device-specific transceivers can be configured to optionally perform clock correction during the Auto-Negotiation cycle, and their default configuration varies from family to family. Regardless, if correctly connected, as per the example design, the core’s state machine can determine the transceivers elastic buffer behavior and Auto-Negotiation will complete cleanly.
Chapter 10

Dynamic Switching of 1000BASE-X and SGMII Standards

This chapter provides general guidelines for using the core to perform dynamic standards switching between 1000BASE-X and SGMII. The core only provides this capability if generated with the appropriate option, as described in Chapter 17, Customizing and Generating the Core.

Typical Application

Figure 10-1 illustrates a typical application for the Ethernet 1000BASE-X PCS/PMA or SGMII core with the ability to dynamically switch between 1000BASE-X and SGMII standards.

The FPGA is shown connected to an external, off-the-shelf PHY with the ability to perform both BASE-X and BASE-T standards.

- The core must operate in 1000BASE-X mode to use the optical fibre.
- The core must operate in SGMII mode to provide BASE-T functionality and use the twisted copper pair.

The GMII of the Ethernet 1000BASE-X PCS/PMA or SGMII core is shown connected to an embedded Ethernet Media Access Controller (MAC), for example the Tri-Mode Ethernet MAC core from Xilinx.
Operation of the Core

Selecting the Power-On / Reset Standard

The external port of the core, basex_or_sgmii (see Dynamic Switching Signal Pinout), selects the default standard of the core as follows:

- Tie to logic ‘0’ in the core instantiation. The core powers-up and comes out of a reset cycle operating in the 1000BASE-X standard.
- Tie to logic ‘1’ in the core instantiation. The core powers-up and comes out of a reset cycle operating in the SGMII standard.

The basex_or_sgmii port of the core can be dynamically driven. In this configuration, it is possible to drive a logical value onto the port, followed by a core reset cycle to switch the core to the desired standard. However, it is expected that the standard will be switched through the MDIO Management Registers.
Switching the Standard Using MDIO

The 1000BASE-X or SGMII standard of the core can be switched at any time by writing to the Register 17: Vendor-Specific Standard Selection Register. Following completion of this write, the MDIO Management Registers immediately switch.

- Core set to 1000BASE-X standard. Management Registers 0 through 16 should be interpreted according to 1000BASE-X Standard Using the Optional Auto-Negotiation.
- Core set to SGMII standard. Management Registers 0 through 16 should be interpreted according to SGMII Standard Using the Optional Auto-Negotiation.

Auto-Negotiation State Machine

- Core set to the 1000BASE-X standard. The Auto-Negotiation state machine operates as described in 1000BASE-X Standard.
- Core set to perform the SGMII standard. The Auto-Negotiation state machine operates as described in SGMII Standard.
- Standard is switched during an Auto-Negotiation sequence. The Auto-Negotiation state machine does not immediately switch standards, but attempt to continue to completion at the original standard.
- Switching the standard using MDIO. This does not cause Auto-Negotiation to automatically restart. Xilinx recommends that after switching to a new standard using an MDIO write, immediately perform the following:
  - If you have switched to the 1000BASE-X standard, reprogram the Auto-Negotiation Advertisement Register (Register 4) to the desired settings.
  - For either standard, restart the Auto-Negotiation sequence by writing to bit 0.9 of the MDIO Control Register (Register 0).

Setting the Auto-Negotiation Link Timer

As described in Chapter 9, Auto-Negotiation, the duration of the Auto-Negotiation Link Timer differs with the 1000BASE-X and the SGMII standards. To provide configurable link timer durations for both standards, the following ports are available. These ports replace the link_timer_value[8:0] port that is used when the core is generated for a single standard.

- link_timer_basex[8:0] The value placed on this port is sampled at the beginning of the Auto-Negotiation cycle by the Link Timer when the core is set to perform the 1000BASE-X standard.
- link_timer_sgmii[8:0] The value placed on this port is sampled at the beginning of the Auto-Negotiation cycle by the Link Timer when the core is set to perform the SGMII standard.

Both ports follow the same rules that are described in Setting the Configurable Link Timer.
Chapter 11

GMII to PHY EDK Application for Zynq-7000 Device Processor Subsystem

Overview

This section describes the Gigabit Ethernet PCS/PMA EDK application customized to interface with either of the two Gigabit Ethernet MAC (ENET0 or ENET1) hard blocks present in Zynq™-7000 devices. Figure 11-1 shows the application.

EDK provides an alternate package to the netlist created by the CORE Generator™ Wizard. The IP catalog in XPS contains the IP core gig_eth_pcs_pma with the same netlist provided by CORE Generator tools. The difference is that the RTL is packaged as an EDK pcore suitable for use with Zynq GigE systems.

The GigE controller must be configured to use EMIO pins which route the GMII interface of the MAC to the PL. The gig_eth_pcs_pma IP can then be connected to this GMII interface in PL.

![Figure 11-1: Gigabit Ethernet PCS/PMA EDK Application Overview](image)

Figure 11-1: Gigabit Ethernet PCS/PMA EDK Application Overview
The Gigabit Ethernet PCS/PMA EDK application can be configured to operate in the following modes.

- GMII to 1000BASEX
- GMII to SGMII Using Zynq-7000 Device Gigabit Transceiver
- GMII to SGMII Using Zynq-7000 Device LVDS Transceiver

Each of the applications are explained in the following sections.

---

GMII to 1000BASEX

The IP is designed to integrate with the Zynq-7000 device GTX transceiver. Figure 11-2 illustrates the connections and logic required between the IP and the transceiver; the signal names and logic in the figure precisely match those delivered with the EDK IP.

The 125 MHz differential reference clock output from IBUFDS_GTE2 is routed directly to the Zynq-7000 device GTX Transceiver. The transceiver is configured to output a version of this clock (62.5 MHz) on the TXOUTCLK port; this is then routed to an MMCM through a BUFG (global clock routing). The MMCM outputs the following clocks on the clock output ports, CLKOUT0 (125 MHz) and CLKOUT1 (62.5 MHz). The CLKOUT0 port (125 MHz) of MMCM is placed onto global clock routing and can be used as the 125 MHz clock source for all core logic. The CLKOUT1 port (62.5 MHz) is placed onto global clock routing and is input back into the GTXE2 transceiver on the user interface clock ports rxusrclk, rxusrclk2, txusrclk and txusrclk2.

The GMII and MDIO interfaces are connected to the respective interfaces on the Gigabit Ethernet MAC (GigE) module in the Zynq-7000 device Processor Subsystem (PS). The gmii_tx_clk and gmii_rx_clk signals are driven from CLKOUT0 port of MMCM.
Chapter 11: **GMII to PHY EDK Application for Zynq-7000 Device Processor Subsystem**

**Figure 11-2:** GMII to 1000BASEX EDK Application for Zynq-7000 Devices
GMII to SGMII Using Zynq-7000 Device Gigabit Transceiver

The IP is designed to integrate with the Zynq-7000 device GTX transceiver. Figure 11-3 illustrates the connections and logic required between the IP and the transceiver; the signal names and logic in the figure precisely match those delivered with the EDK IP.

The 125 MHz differential reference clock output from IBUFDS_GTE2 is routed directly to the Zynq-7000 device GTX Transceiver. The transceiver is configured to output a version of this clock (62.5 MHz) on the TXOUTCLK port; this is then routed to a MMCM through a BUFG (global clock routing). The MMCM outputs the following clocks on the clock output ports, CLKOUT0 (125 MHz), CLKOUT1 (62.5 MHz), CLKOUT2 (25 MHz) and CLKOUT3 (10 MHz). The CLKOUT0 port (125 MHz) of MMCM is placed onto global clock routing and can be used as the 125 MHz clock source for all core logic.

The CLKOUT1 port (62.5 MHz) is placed onto global clock routing and is input back into the GTXE2 transceiver on the user interface clock ports txusrcclk and txusrcclk2. The receive path of the GTXE2 transceiver is clocked from RXOUTCLK port from the Transceiver.

A 2.5 MHz clock is generated from CLKOUT4 by using the DIV4 feature of BUFR. The correct frequency gmii_tx_clk and gmii_rx_clk need to be generated and passed to the GigE controller. The correct frequency is selected based on clk_select signals generated by decoding the speed information on the MDIO interface by the Speed Decoding logic. The speed selection is possible by writing into the write only speed bits of Control Register (Register 0).

The GMII interface of the IP always operates at 125 MHz. The IP makes no differentiation between the three SGMII speeds of operation; it always effectively operates at 1 Gb/s. However, as described previously in Using the Core Netlist Client-Side GMII for the SGMII Standard, at 100 Mb/s, every data byte run through the core is repeated ten times to achieve the required bit rate; at 10 Mb/s, each data byte run through the core is repeated 100 times to achieve the required bit rate. Dealing with this repetition of bytes is the function of the SGMII adaptation module.

The GMII interface of the SGMII adaptation module interfaces with the GMII interface of GigE controller in Zynq-7000 device Processor Subsystem (PS). This module also converts the 4-bits MII to 8-bit core data width in MII mode.
Figure 11-3: GMII to SGMII Using Gigabit Transceiver EDK Application for Zynq-7000 Devices
GMII to SGMII Using Zynq-7000 Device LVDS Transceiver

The IP is designed to integrate with the Zynq-7000 device LVDS transceiver solution. Figure 11-4 illustrates the connections and logic required between the IP and the transceiver; the signal names and logic in the figure precisely match those delivered with the EDK IP.

The 125 MHz differential reference clock output from IBUFDS is routed directly to a MMCM. The MMCM outputs the following clocks on the clock output ports, CLKOUT0 (625 MHz), CLKOUT1 (208 MHz), CLKOUT2 (104 MHz), CLKOUT3 (125 MHz), CLKOUT4 (25 MHz) and CLKOUT5 (5 MHz).

CLKOUT0 (625 MHz), CLKOUT1 (208 MHz) and CLKOUT2 (104 MHz) are mapped to global/regional clocking resources and used by the Zynq-7000 device LVDS Transceiver solution.

The CLKOUT3 port (125 MHz) of MMCM is placed onto global clock routing and can be used as the 125 MHz clock source for all core logic and Zynq-7000 device LVDS Transceiver solution.

A 2.5 MHz clock is generated from CLKOUT5 by using the DIV2 feature of BUFR. The correct frequencies gmii_tx_clk and gmii_rx_clk need to be generated and passed to the GigE Controller. The correct frequency is selected based on clk_select signals generated by decoding the speed information on the MDIO interface by the Speed Decoding logic. The speed selection is possible by writing into the write only speed bits of Control Register (Register 0).

The GMII interface of the IP always operates at 125 MHz, the IP makes no differentiation between the three SGMII speeds of operation; it always effectively operates at 1 Gb/s. However, as described previously in Using the Core Netlist Client-Side GMII for the SGMII Standard, at 100 Mb/s, every data byte run through the core is repeated ten times to achieve the required bit rate; at 10 Mb/s, each data byte run through the core is repeated 100 times to achieve the required bit rate. Dealing with this repetition of bytes is the function of the SGMII adaptation module.

The GMII interface of the SGMII adaptation module interfaces with the GMII interface of GigE controller in the Zynq-7000 device Processor Subsystem (PS). This module also converts the 4 bits MII to 8 bit core data width in MII mode.
Chapter 11: GMII to PHY EDK Application for Zynq-7000 Device Processor Subsystem

Figure 11-4: GMII to SGMII Using Zynq-7000 Device LVDS Transceiver Solution EDK Application for Zynq-7000 Architectures
Interfacing to Other Cores

The 1000BASE-X PCS/PMA or SGMII core can be integrated in a single device with the Tri-Mode Ethernet MAC core to extend the system functionality to include the Ethernet MAC sublayer. The Tri-Mode Ethernet MAC core provides support for operation at 10 Mb/s, 100 Mb/s, and 1 Gb/s.

A description of the latest available IP update containing the Tri-Mode Ethernet MAC core and instructions can be found in the Tri-Mode Ethernet MAC product Web page:

www.xilinx.com/systemio/temac/index.htm

CAUTION! The Tri-Mode Ethernet MAC should always be configured for full-duplex operation when used with the 1000BASE-X PCS/PMA or SGMII core. This constraint is due to the increased latency introduced by the 1000BASE-X PCS/PMA or SGMII core. With half-duplex operation, the MAC response to collisions will be late, violating the Code-Division Multiple Access (CDMA) protocol.

The Tri-Mode Ethernet MAC (TEMAC) core v4.5 and older) supports Virtex®-6, Virtex-5, Virtex-4, Spartan®-6, Spartan-3, Spartan-3E, and Spartan-3A/3AN/3A DSP devices. The Tri-Mode Ethernet MAC core version 5.1 (TEMAC core v5.1, AXI) and later supports Zynq™-7000, Virtex-7, Kintex™-7, Artix™-7, Virtex-6, and Spartan-6 devices.

See the following sections as applicable:

- Integration of the Tri-Mode Ethernet MAC for 1000BASE-X Operation
- Integration of the Tri-Mode Ethernet MAC for Tri-speed SGMII Operation
Integration of the Tri-Mode Ethernet MAC for 1000BASE-X Operation

In this section, it is assumed that the Tri-Mode Ethernet MAC core is generated with only 1 Gb/s Ethernet speed and full-duplex only support. This provides the most optimal solution.

Integration of the Tri-Mode Ethernet MAC to Provide 1000BASE-X PCS with TBI

TEMAC Core v4.5 and older

Figure 12-1 illustrates the connections and clock management logic required to interface the Ethernet 1000BASE-X PCS/PMA or SGMII core (when used in 1000BASE-X mode with the parallel TBI) to the Tri-Mode Ethernet MAC core (TEMAC core v4.5 and older).

Features of this configuration include:

• Direct internal connections are made between the GMII interfaces between the two cores.

• If both cores have been generated with the optional management interface, the MDIO port can be connected to that of the Tri-Mode Ethernet MAC core, allowing the MAC to access the embedded configuration and status registers of the Ethernet 1000BASE-X PCS/PMA or SGMII core.

• Due to the embedded Receiver Elastic Buffer in the Ethernet 1000BASE-X PCS/PMA, the entire GMII is synchronous to a single clock domain. Therefore, gtx_clk is used as the 125 MHz reference clock for both cores, and the transmitter and receiver logic of the Tri-Mode Ethernet MAC core operates in the same clock domain.
Figure 12-1: Tri-Mode Ethernet MAC Extended to Include 1000BASE-X PCS with TBI
Tri-Mode Ethernet MAC core (TEMAC Core v5.1 and Later, AXI)

Figure 12-2 illustrates the connections and clock management logic required to interface the Ethernet 1000BASE-X PCS/PMA or SGMII core (when used in 1000BASE-X mode with the parallel TBI) to the Tri-Mode Ethernet MAC core (TEMAC core v5.1 and later, AXI).

TEMAC core v5.1 and later, Advanced eXtensible Interface (AXI), must be generated with the “interface” variable set as “Internal” for interfacing with Ethernet 1000BASE-X PCS/PMA or SGMII core.

Features of this configuration include:

- Direct internal connections are made between the GMII interfaces between the two cores.
- If both cores have been generated with the optional management interface, the MDIO port can be connected to that of the Tri-Mode Ethernet MAC core, allowing the MAC to access the embedded configuration and status registers of the Ethernet 1000BASE-X PCS/PMA or SGMII core.
- Due to the embedded Receiver Elastic Buffer in the Ethernet 1000BASE-X PCS/PMA, the entire GMII is synchronous to a single clock domain. Therefore, gtx_clk is used as the 125 MHz reference clock for both cores, and the transmitter and receiver logic of the Tri-Mode Ethernet MAC core operates in the same clock domain.
**Chapter 12: Interfacing to Other Cores**

**Figure 12-2:** AXI Tri-Mode Ethernet MAC Extended to Include 1000BASE-X PCS with TBI
Integration of the Tri-Mode Ethernet MAC to Provide 1000BASE-X Using Transceivers

TEMAC Core v4.5 and Older

Virtex-4 Devices

Figure 12-3 illustrates the connections and clock management logic required to interface the Ethernet 1000BASE-X PCS/PMA or SGMII core (when used in 1000BASE-X mode) to the Tri-Mode Ethernet MAC core (TEMAC core v4.5 and older).

Figure 12-3: Tri-Mode Ethernet MAC Extended to Include 1000BASE-X PCS and PMA Using a Virtex-4 FPGA RocketIO MGT Transceiver
Chapter 12: Interfacing to Other Cores

Features of this configuration include:

- Direct internal connections are made between the GMII interfaces between the two cores.

- If both cores have been generated with the optional management interface, the MDIO port can be connected up to that of the Tri-Mode Ethernet MAC core, allowing the MAC to access the embedded configuration and status registers of the Ethernet 1000BASE-X PCS/PMA or SGMII core.

- Due to the embedded Receiver Elastic Buffer in the serial transceiver, the entire GMII is synchronous to a single clock domain. Therefore `userclk2` is used as the 125 MHz reference clock for both cores, and the transmitter and receiver logic of the 1 Tri-Mode Ethernet MAC core now operate in the same clock domain.
Virtex-5 LXT and SXT Devices

Figure 12-4 illustrates the connections and clock management logic required to interface the Ethernet 1000BASE-X PCS/PMA or SGMII core (when used in 1000BASE-X mode) to the Tri-Mode Ethernet MAC core (TEMAC core v4.5 and older).

Features of this configuration include:

- Direct internal connections are made between the GMII interfaces between the two cores.
- If both cores have been generated with the optional management interface, the MDIO port can be connected up to that of the Tri-Mode Ethernet MAC core, allowing the MAC to access the embedded configuration and status registers of the Ethernet 1000BASE-X PCS/PMA or SGMII core.
Due to the embedded Receiver Elastic Buffer in the GTP transceiver, the entire GMII is synchronous to a single clock domain. Therefore userclk2 is used as the 125 MHz reference clock for both cores, and the transmitter and receiver logic of the Tri-Mode Ethernet MAC core now operate in the same clock domain.

Virtex-5 FXT and TXT Devices

Figure 12-5 illustrates the connections and clock management logic required to interface the Ethernet 1000BASE-X PCS/PMA or SGMII core (when used in 1000BASE-X mode) to the Tri-Mode Ethernet MAC core (TEMAC core v4.5 and older).

Figure 12-5: Tri-Mode Ethernet MAC Extended to Include 1000BASE-X PCS and PMA Using a Virtex-5 FPGA RocketIO GTX Transceiver
Features of this configuration include:

- Direct internal connections are made between the GMII interfaces between the two cores.
- If both cores have been generated with the optional management interface, the MDIO port can be connected up to that of the Tri-Mode Ethernet MAC core, allowing the MAC to access the embedded configuration and status registers of the Ethernet 1000BASE-X PCS/PMA or SGMII core.
- Due to the embedded Receiver Elastic Buffer in the GTX transceiver, the entire GMII is synchronous to a single clock domain. Therefore userclk2 is used as the 125 MHz reference clock for both cores, and the transmitter and receiver logic of the Tri-Mode Ethernet MAC core now operate in the same clock domain.

Virtex-6 Devices

Figure 12-6 illustrates the connections and clock management logic required to interface the Ethernet 1000BASE-X PCS/PMA or SGMII core (when used in 1000BASE-X mode) to the Tri-Mode Ethernet MAC core (TEMAC core v4.5 and older).
Features of this configuration include:

- Direct internal connections are made between the GMII interfaces between the two cores.
- If both cores have been generated with the optional management interface, the MDIO port can be connected up to that of the Tri-Mode Ethernet MAC core, allowing the MAC to access the embedded configuration and status registers of the Ethernet 1000BASE-X PCS/PMA or SGMII core.
- Due to the embedded Receiver Elastic Buffer in the transceiver, the entire GMII is synchronous to a single clock domain. Therefore userclk2 is used as the 125 MHz reference clock for both cores, and the transmitter and receiver logic of the Tri-Mode Ethernet MAC core now operate in the same clock domain.
Spartan-6 LXT Devices

**Figure 12-7** illustrates the connections and clock management logic required to interface the Ethernet 1000BASE-X PCS/PMA or SGMII core (when used in 1000BASE-X mode) to the Tri-Mode Ethernet MAC core (TEMAC core v4.5 and older).

Features of this configuration include:

- Direct internal connections are made between the GMII interfaces between the two cores.
- If both cores have been generated with the optional management interface, the MDIO port can be connected up to that of the Tri-Mode Ethernet MAC core, allowing the MAC to access the embedded configuration and status registers of the Ethernet 1000BASE-X PCS/PMA or SGMII core.
• Because of the embedded Receiver Elastic Buffer in the GTP transceiver, the entire GMII is synchronous to a single clock domain. Therefore userclk2 is used as the 125 MHz reference clock for both cores, and the transmitter and receiver logic of the Tri-Mode Ethernet MAC core now operate in the same clock domain.

**Tri-Mode Ethernet MAC Core (TEMAC Core v5.1 and Later, AXI)**

**Virtex-6 Devices**

*Figure 12-8* illustrates the connections and clock management logic required to interface the Ethernet 1000BASE-X PCS/PMA or SGMII core (when used in 1000BASE-X mode) to the Tri-Mode Ethernet MAC core: (TEMAC core v5.1 and later, AXI).

![Diagram](image-url)

*Figure 12-8: AXI Tri-Mode Ethernet MAC Extended to Include 1000BASE-X PCS and PMA Using a Virtex-6 FPGA GTX Transceiver*

Features of this configuration include:
• Observe that the “block” level of the TEMAC is instantiated. This provides the MAC with extra functionality that is not provided by the TEMAC core netlist. When using the MAC to connect the 1000BASE-X core, the “Internal” PHY Interface mode must be selected from the TEMAC GUI prior to core generation. See the TEMAC documentation.

• Direct internal connections are made between the GMII interfaces between the two cores.

• If both cores have been generated with the optional management interface, the MDIO port can be connected up to that of the Tri-Mode Ethernet MAC core, allowing the MAC to access the embedded configuration and status registers of the Ethernet 1000BASE-X PCS/PMA or SGMII core.

• Because of the embedded Receiver Elastic Buffer in the transceiver, the entire GMII is synchronous to a single clock domain. Therefore userclk2 is used as the 125 MHz reference clock for both cores, and the transmitter and receiver.
Chapter 12: Interfacing to Other Cores

Spartan-6 Devices

Figure 12-9 illustrates the connections and clock management logic required to interface the Ethernet 1000BASE-X PCS/PMA or SGMII core (when used in 1000BASE-X mode) to the Tri-mode Ethernet MAC core (TEMAC core v5.1 and later, AXI).

Features of this configuration include:

- Observe that the “block” level of the TEMAC is instantiated. This provides the MAC with extra functionality that is not provided by the TEMAC core netlist. When using the MAC to connect the 1000BASE-X core, the “Internal” PHY Interface mode must be selected from the TEMAC GUI prior to core generation. See the TEMAC documentation.
- Direct internal connections are made between the GMII interfaces between the two cores.
• If both cores have been generated with the optional management interface, the MDIO port can be connected up to that of the Tri-Mode Ethernet MAC core, allowing the MAC to access the embedded configuration and status registers of the Ethernet 1000BASE-X PCS/PMA or SGMII core.

Because of the embedded Receiver Elastic Buffer in the transceiver, the entire GMII is synchronous to a single clock domain. Therefore userclk2 is used as the 125 MHz reference clock for both cores, and the transmitter and receiver.

Virtex-7 Devices

Figure 12-10 illustrates the connections and clock management logic required to interface the Ethernet 1000BASE-X PCS/PMA or SGMII core (when used in 1000BASE-X mode) to the Tri-Mode Ethernet MAC core (TEMAC core v5. and later, AXI).

Figure 12-10: AXI Tri-Mode Ethernet MAC Extended to Include 1000BASE-X PCS and PMA Using a Virtex-7 FPGA GTX/GTH Transceiver
Chapter 12: Interfacing to Other Cores

Features of this configuration include:

- Observe that the “block” level of the TEMAC is instantiated. This provides the MAC with extra functionality that is not provided by the TEMAC core netlist. When using the MAC to connect the 1000BASE-X core, the “Internal” PHY Interface mode must be selected from the TEMAC GUI prior to core generation. See the TEMAC documentation.
- Direct internal connections are made between the GMII interfaces between the two cores.
- If both cores have been generated with the optional management interface, the MDIO port can be connected up to that of the Tri-Mode Ethernet MAC core, allowing the MAC to access the embedded configuration and status registers of the Ethernet 1000BASE-X PCS/PMA or SGMII core.
- Because of the embedded Receiver Elastic Buffer in the transceiver, the entire GMII is synchronous to a single clock domain. Therefore, \texttt{userclk2} is used as the 125 MHz reference clock for both cores, and the transmitter and receiver.

Kintex-7 and Zynq-7000 Devices

Figure 12-11 illustrates the connections and clock management logic required to interface the Ethernet 1000BASE-X PCS/PMA or SGMII core (when used in 1000BASE-X mode) to the Tri-Mode Ethernet MAC core.
Figure 12-11: AXI Tri-Mode Ethernet MAC Extended to Include 1000BASE-X PCS and PMA Using a Kintex-7 or Zynq-7000 Device GTX Transceiver
Features of this configuration include:

- Observe that the “block” level of the TEMAC is instantiated. This provides the MAC with extra functionality that is not provided by the TEMAC core netlist. When using the MAC to connect the 1000BASE-X core, the “Internal” PHY Interface mode must be selected from the TEMAC GUI prior to core generation. See the TEMAC documentation.

- Direct internal connections are made between the GMII interfaces between the two cores.

- If both cores have been generated with the optional management interface, the MDIO port can be connected up to that of the Tri-Mode Ethernet MAC core, allowing the MAC to access the embedded configuration and status registers of the Ethernet 1000BASE-X PCS/PMA or SGMII core.

- Because of the embedded Receiver Elastic Buffer in the transceiver, the entire GMII is synchronous to a single clock domain. Therefore userclk2 is used as the 125 MHz reference clock for both cores, and the transmitter and receiver.

**Artix-7 Devices**

*Figure 12-12* illustrates the connections and clock management logic required to interface the Ethernet 1000BASE-X PCS/PMA or SGMII core (when used in 1000BASE-X mode) to the Tri-Mode Ethernet MAC core.
Features of this configuration include:

- Observe that the “block” level of the TEMAC is instantiated. This provides the MAC with extra functionality that is not provided by the TEMAC core netlist. When using the MAC to connect the 1000BASE-X core, the “Internal” PHY Interface mode must be selected from the TEMAC GUI prior to core generation. See the TEMAC documentation.
- Direct internal connections are made between the GMII interfaces between the two cores.
- If both cores have been generated with the optional management interface, the MDIO port can be connected up to that of the Tri-Mode Ethernet MAC core, allowing the MAC to access the embedded configuration and status registers of the Ethernet 1000BASE-X PCS/PMA or SGMII core.
• Because of the embedded Receiver Elastic Buffer in the transceiver, the entire GMII is synchronous to a single clock domain. Therefore userclk2 is used as the 125 MHz reference clock for both cores, and the transmitter and receiver.

Integration of the Tri-Mode Ethernet MAC for Tri-speed SGMII Operation

In this section, it is assumed that the Tri-Mode Ethernet MAC core is generated for Tri-speed operation and full-duplex only support. This provides the most optimal solution.

This section assumes only SGMII or Dynamic switching operation and MAC mode configuration. PHY mode configuration of SGMII is used to interface to an external PHY device. For SGMII in PHY mode configuration, see SGMII Example Design / Dynamic Switching Example Design with Ten-Bit Interface and Chapter 6, SGMII / Dynamic Standards Switching with Transceivers. For 1000BASEX only designs, see Integration of the Tri-Mode Ethernet MAC for 1000BASE-X Operation.

Integration of the Tri-Mode Ethernet MAC to Provide SGMII (or Dynamic Switching) Functionality with TBI

TEMAC Core v4.5 and Older

Figure 12-13 illustrates the connections and clock management logic required to interface the Ethernet 1000BASE-X PCS/PMA or SGMII core (when used in SGMII mode with the TBI) to the Tri-Mode Ethernet MAC core (TEMAC core v4.5 and older). The following is a description of the functionality.

• The SGMII Adaptation module, provided in the example design for the Ethernet 1000BASE-X PCS/PMA or SGMII core when generated to the SGMII standard, can be used to interface the two cores.

• If both cores have been generated with the optional management interface, the MDIO port can be connected to that of the Tri-Speed Ethernet MAC core, allowing the MAC to access the embedded configuration and status registers of the Ethernet 1000BASE-X PCS/PMA or SGMII core.

• Due to the Receiver Elastic Buffer in the core, the entire GMII (transmitter and receiver paths) is synchronous to a single clock domain. Therefore, the txcoreclk and rxcoreclk inputs of the Tri-Speed Ethernet MAC core can always be driven from the same clock source.

Figure 12-13 illustrates the Tri-Mode Ethernet MAC core generated with the optional clock enable circuitry. This is the most efficient way to connect the two cores together in terms of clock resource usage and so is recommended. See the Tri-Mode Ethernet MAC User Guide for more information.
Figure 12-13: Legacy Tri-Speed Ethernet MAC Extended to Use an SGMII with TBI
Tri-Mode Ethernet MAC Core (TEMAC core v5.1 and Later, AXI)

Figure 12-14 illustrates the connections and clock management logic required to interface the Ethernet 1000BASE-X PCS/PMA or SGMII core (when used in SGMII mode with the TBI) to the Tri-Mode Ethernet MAC core (TEMAC core v5.1 and later, AXI).

TEMAC core v5.1 and later, AXI, must be generated with “interface” variable set as “Internal” for interfacing with Ethernet 1000BASE-X PCS/PMA or SGMII core.

Features of this configuration include:

- The SGMII Adaptation module, provided in the example design for the Ethernet 1000BASE-X PCS/PMA or SGMII core when generated to the SGMII standard, can be used to interface the two cores.

- If both cores have been generated with the optional management interface, the MDIO port can be connected to that of the Tri-Speed Ethernet MAC core, allowing the MAC to access the embedded configuration and status registers of the Ethernet 1000BASE-X PCS/PMA or SGMII core.
Figure 12-14: AXI Tri-Speed Ethernet MAC Extended to Use an SGMII with TBI
Integration of the Tri-Mode Ethernet MAC Using Device Specific Transceivers

TEMAC Core v4.5 and Older

Virtex-4 Devices

Figure 12-15 illustrates the connections and clock management logic required to interface the Ethernet 1000BASE-X PCS/PMA or SGMII core (when used in SGMII Configuration and MAC mode with the Virtex-4 FPGA MGT transceiver) to the Tri-Mode Ethernet MAC core: TEMAC core v4.5 and older.

The following conditions apply.

• The SGMII Adaptation module, as provided in the example design for the Ethernet 1000BASE-X PCS/PMA or SGMII core, can be used to interface the two cores when generated to the SGMII standard.

• If both cores have been generated with the optional management interface, the MDIO port can be connected up to that of the Tri-Speed Ethernet MAC core, allowing the MAC to access the embedded configuration and status registers of the Ethernet 1000BASE-X PCS/PMA or SGMII core.

• Due to the Receiver Elastic Buffer, the entire GMII (transmitter and receiver paths) is synchronous to a single clock domain. Therefore, the txcoreclk and rxcoreclk inputs of the Tri-Speed Ethernet MAC core can always be driven from the same clock source. The entire design is synchronous to the 125 MHz reference clock derived from the CLK2X180 output of the DCM.

Figure 12-15 illustrates the Tri-Mode Ethernet MAC core generated with the optional clock enable circuitry. This is the most efficient way to connect the two cores together in terms of clock resource usage and so is recommended. See the Tri-Mode Ethernet MAC User Guide for more information.
Chapter 12: Interfacing to Other Cores

Figure 12-15: Tri-Speed Ethernet MAC Extended to Use an SGMII in a Virtex-4 FPGA
Virtex-5 LXT and SXT Devices

Figure 12-16 illustrates the connections and clock management logic required to interface the Ethernet 1000BASE-X PCS/PMA or SGMII core (when used in SGMII Configuration and MAC mode with the Virtex-5 FPGA GTP transceiver) to the Tri-Mode Ethernet MAC core (TEMAC core v4.5 and older).

The following conditions apply.

• The SGMII Adaptation module, as provided in the example design for the Ethernet 1000BASE-X PCS/PMA or SGMII core, when generated to the SGMII standard and MAC mode, can be used to interface the two cores.

• If both cores have been generated with the optional management interface, the MDIO port can be connected up to that of the Tri-Speed Ethernet MAC core, allowing the MAC to access the embedded configuration and status registers of the Ethernet 1000BASE-X PCS/PMA or SGMII core.

• Because of the embedded Receiver Elastic Buffer in the GTP transceiver, the entire GMII is synchronous to a single clock domain. Therefore userclk2 is used as the 125 MHz reference clock for both cores, and the transmitter and receiver logic of the Tri-Mode Ethernet MAC core now operate in the same clock domain.

Figure 12-16 illustrates the Tri-Mode Ethernet MAC core generated with the optional clock enable circuitry. This is the most efficient way to connect the two cores together in terms of clock resource usage and so is recommended. See the Tri-Mode Ethernet MAC User Guide for more information.
Figure 12-16: Tri-Speed Ethernet MAC Extended to Use an SGMII in a Virtex-5 LXT/SXT Device
Virtex-5 FXT and TXT Devices

Figure 12-17 illustrates the connections and clock management logic required to interface the Ethernet 1000BASE-X PCS/PMA or SGMII core (when used in SGMII Configuration and MAC mode with the Virtex-5 FPGA GTX transceiver) to the Tri-Mode Ethernet MAC core (TEMAC core v4.5 and older).

The following conditions apply.

- The SGMII Adaptation module, as provided in the example design for the Ethernet 1000BASE-X PCS/PMA or SGMII core, when generated to the SGMII standard and MAC mode, can be used to interface the two cores.

- If both cores have been generated with the optional management interface, the MDIO port can be connected up to that of the Tri-Speed Ethernet MAC core, allowing the MAC to access the embedded configuration and status registers of the Ethernet 1000BASE-X PCS/PMA or SGMII core.

- Due to the Receiver Elastic Buffer, the entire GMII (transmitter and receiver paths) is synchronous to a single clock domain. Therefore the `txcoreclk` and `rxcoreclk` inputs of the Tri-Speed Ethernet MAC core can always be driven from the same clock source. The entire design is synchronous to the 125 MHz reference clock derived from the `CLK2X180` output of the DCM.

Figure 12-17 illustrates the Tri-Mode Ethernet MAC core generated with the optional clock enable circuitry. This is the most efficient way to connect the two cores together in terms of clock resource usage and so is recommended. See the Tri-Mode Ethernet MAC User Guide for more information.
Figure 12-17: Tri-Speed Ethernet MAC Extended to Use an SGMII in a Virtex-5 FXT and TXT Device
Virtex-6 Devices

Figure 12-18 illustrates the connections and clock management logic required to interface the Ethernet 1000BASE-X PCS/PMA or SGMII core (when used in SGMII mode with the Virtex-6 FPGA GTX transceiver) to the Tri-Mode Ethernet MAC core (TEMAC core v4.5 and older).

The following conditions apply.

- The SGMII Adaptation module, as provided in the example design for the Ethernet 1000BASE-X PCS/PMA or SGMII core, can when generated to the SGMII standard and MAC mode, can be used to interface the two cores.

- If both cores have been generated with the optional management interface, the MDIO port can be connected up to that of the Tri-Speed Ethernet MAC core, allowing the MAC to access the embedded configuration and status registers of the Ethernet 1000BASE-X PCS/PMA or SGMII core.

- Because of the embedded Receiver Elastic Buffer, the entire GMII is synchronous to a single clock domain. Therefore \texttt{userclk2} is used as the 125 MHz reference clock for both cores, and the transmitter and receiver logic of the Tri-Mode Ethernet MAC core now operate in the same clock domain.

See also the \textit{Tri-Mode Ethernet MAC User Guide} for more information.
Figure 12-18: Tri-Speed Ethernet MAC Extended to use an SGMII in Virtex-6 Devices
Spartan-6 LXT Devices

Figure 12-19 illustrates the connections and clock management logic required to interface the Ethernet 1000BASE-X PCS/PMA or SGMII core (when used in SGMII configuration and MAC mode with the Spartan-6 FPGA GTP transceiver) to the Tri-Mode Ethernet MAC core (TEMAC core v4.5 and older).

The following conditions apply.

• The SGMII Adaptation module, as provided in the example design for the Ethernet 1000BASE-X PCS/PMA or SGMII core, when generated to the SGMII standard and MAC mode, can be used to interface the two cores.

• If both cores have been generated with the optional management interface, the MDIO port can be connected up to that of the Tri-Speed Ethernet MAC core, allowing the MAC to access the embedded configuration and status registers of the Ethernet 1000BASE-X PCS/PMA or SGMII core.

• Due to the embedded Receiver Elastic Buffer in the GTP transceiver, the entire GMII is synchronous to a single clock domain. Therefore $\text{userclk2}$ is used as the 125 MHz reference clock for both cores, and the transmitter and receiver logic of the Tri-Mode Ethernet MAC core now operate in the same clock domain.

Figure 12-19 illustrates the Tri-Mode Ethernet MAC core generated with the optional clock enable circuitry. This is the most efficient way to connect the two cores together in terms of clock resource usage and so is recommended. See the *Tri-Mode Ethernet MAC User Guide* for more information.
Chapter 12: Interfacing to Other Cores

Figure 12-19: Tri-Speed Ethernet MAC Extended to Use an SGMII in a Spartan-6 LXT Device
Tri-Mode Ethernet MAC Core (TEMAC core v5.1 and Later, AXI)

Virtex-6 Devices

Figure 12-20 illustrates the connections and clock management logic required to interface the Ethernet 1000BASE-X PCS/PMA or SGMII core (when used in SGMII mode with the Virtex-6 FPGA GTX transceiver) to the Tri-Mode Ethernet MAC core (TEMAC core v5.1 and later, AXI).

Features of this configuration include:

- Observe that the “block” level of the TEMAC is instantiated. This provides the MAC with extra functionality that is not provided by the TEMAC core netlist. When using the MAC to connect the 1000BASE-X core, the “Internal” PHY Interface mode must be selected from the TEMAC GUI prior to core generation. See the TEMAC documentation.

- The SGMII Adaptation module, as provided in the example design for the Ethernet 1000BASE-X PCS/PMA or SGMII core, when generated to the SGMII standard and MAC mode, can be used to interface the two cores.

- If both cores have been generated with the optional management interface, the MDIO port can be connected up to that of the Tri-Speed Ethernet MAC core, allowing the MAC to access the embedded configuration and status registers of the Ethernet 1000BASE-X PCS/PMA or SGMII core.

- Because of the Receiver Elastic Buffer, the entire GMII (transmitter and receiver paths) is synchronous to a single clock domain. Therefore, userclk2 is used as the 125 MHz reference clock for both cores, and the transmitter and receiver logic of the Tri-Speed Ethernet MAC core now operate in the same clock domain.
Chapter 12: Interfacing to Other Cores

Spartan-6 Devices

Figure 12-21 illustrates the connections and clock management logic required to interface the Ethernet 1000BASE-X PCS/PMA or SGMII core (when used in SGMII mode with the Spartan-6 FPGA GTP) to the Tri-Mode Ethernet MAC core (TEMAC core v5.1 and later, AXI).

Features of this configuration include:

- Observe that the “block” level of the TEMAC is instantiated. This provides the MAC with extra functionality that is not provided by the TEMAC core netlist. When using the MAC to connect the 1000BASE-X core, the “Internal” PHY Interface mode must be selected from the TEMAC GUI prior to core generation. See the TEMAC documentation.

- The SGMII Adaptation module, as provided in the example design for the Ethernet 1000BASE-X PCS/PMA or SGMII core when generated to the SGMII standard and MAC mode, can be used to interface the two cores.

- If both cores have been generated with the optional management interface, the MDIO port can be connected up to that of the Tri-Speed Ethernet MAC core, allowing the MAC to access the embedded configuration and status registers of the Ethernet 1000BASE-X PCS/PMA or SGMII core.
Chapter 12: Interfacing to Other Cores

- Due to the Receiver Elastic Buffer, the entire GMII (transmitter and receiver paths) is synchronous to a single clock domain. Therefore, userclk2 is used as the 125 MHz reference clock for both cores, and the transmitter and receiver logic of the Tri-Speed Ethernet MAC core now operate in the same clock domain.

Virtex-7 Devices

Figure 12-22 illustrates the connections and clock management logic required to interface the Ethernet 1000BASE-X PCS/PMA or SGMII core (when used in SGMII Configuration and MAC mode with the 7 series FPGA transceiver) to the Tri-Mode Ethernet MAC core (TEMAC core v5.1 and later, AXI).

Features of this configuration include:

- Observe that the “block” level of the TEMAC is instantiated. This provides the MAC with extra functionality that is not provided by the TEMAC core netlist. When using the MAC to connect the 1000BASE-X core, the “Internal” PHY Interface mode must be selected from the TEMAC GUI prior to core generation. See the TEMAC documentation.

- The SGMII Adaptation module, as provided in the example design for the Ethernet 1000BASE-X PCS/PMA or SGMII core when generated to the SGMII standard and MAC mode, can be used to interface the two cores.
If both cores have been generated with the optional management interface, the MDIO port can be connected up to that of the Tri-Speed Ethernet MAC core, allowing the MAC to access the embedded configuration and status registers of the Ethernet 1000BASE-X PCS/PMA or SGMII core.

Because of the Receiver Elastic Buffer, the entire GMII (transmitter and receiver paths) is synchronous to a single clock domain. Therefore, userclk2 is used as the 125 MHz reference clock for both cores, and the transmitter and receiver logic of the Tri-Speed Ethernet MAC core now operate in the same clock domain.

Figure 12-22: Tri-Speed Ethernet MAC v5.1 and Later Extended to use an SGMII in Virtex-7 Devices

**Kintex-7 and Zynq-7000 Devices**

Figure 12-25 illustrates the connections and clock management logic required to interface the Ethernet 1000BASE-X PCS/PMA or SGMII core (when used in SGMII Configuration and MAC mode with the 7 series FPGA Transceiver) to the Tri-Mode Ethernet MAC core (TEMAC core v5.1 and later, AXI).
Features of this configuration include:

- Observe that the “block” level of the TEMAC is instantiated. This provides the MAC with extra functionality that is not provided by the TEMAC core netlist. When using the MAC to connect the 1000BASE-X core, the “Internal” PHY Interface mode must be selected from the TEMAC GUI prior to core generation. See the TEMAC documentation.

- The SGMII Adaptation module, as provided in the example design for the Ethernet 1000BASE-X PCS/PMA or SGMII core when generated to the SGMII standard and MAC mode, can be used to interface the two cores.

- If both cores have been generated with the optional management interface, the MDIO port can be connected up to that of the Tri-Speed Ethernet MAC core, allowing the MAC to access the embedded configuration and status registers of the Ethernet 1000BASE-X PCS/PMA or SGMII core.

- Because of the Receiver Elastic Buffer, the entire GMII (transmitter and receiver paths) is synchronous to a single clock domain. Therefore, userclk2 is used as the 125 MHz reference clock for both cores, and the transmitter and receiver logic of the Tri-Speed Ethernet MAC core now operate in the same clock domain.

Figure 12-23: AXI Tri-Speed Ethernet MAC Extended to use an SGMII in Kintex-7 or Zynq-7000 Devices
Chapter 12: Interfacing to Other Cores

Artix-7 Devices

Figure 12-24 illustrates the connections and clock management logic required to interface the Ethernet 1000BASE-X PCS/PMA or SGMII core (when used in SGMII Configuration and MAC mode with the 7 series FPGA Transceiver) to the Tri-Mode Ethernet MAC core (TEMAC core v5.1 and later, AXI).

Features of this configuration include:

- Observe that the “block” level of the TEMAC is instantiated. This provides the MAC with extra functionality that is not provided by the TEMAC core netlist. When using the MAC to connect the 1000BASE-X core, the “Internal” PHY Interface mode must be selected from the TEMAC GUI prior to core generation. See the TEMAC documentation.

- The SGMII Adaptation module, as provided in the example design for the Ethernet 1000BASE-X PCS/PMA or SGMII core when generated to the SGMII standard and MAC mode, can be used to interface the two cores.

- If both cores have been generated with the optional management interface, the MDIO port can be connected up to that of the Tri-Speed Ethernet MAC core, allowing the MAC to access the embedded configuration and status registers of the Ethernet 1000BASE-X PCS/PMA or SGMII core.

- Because of the Receiver Elastic Buffer, the entire GMII (transmitter and receiver paths) is synchronous to a single clock domain. Therefore, userclk2 is used as the 125 MHz reference clock for both cores, and the transmitter and receiver logic of the Tri-Speed Ethernet MAC core now operate in the same clock domain.
Integration of the Tri-Mode Ethernet MAC Using Asynchronous Oversampling over Virtex-6 LVDS

Figure 12-25 illustrates the connections and clock management logic required to interface the Ethernet 1000BASE-X PCS/PMA or SGMII core (when used in SGMII Asynchronous Oversampling over Virtex-6 LVDS) to the Tri-Mode Ethernet MAC core.

The I/O Bank Level of the Example Design should be taken from the example design and instantiated for connection to the Tri-Mode Ethernet MAC. This I/O Bank module can contain multiple SGMII port instantiations (only one SGMII port is illustrated). Connections from a unique Tri-Mode Ethernet MAC core to each unique SGMII port are identical and are as shown in Figure 12-25.
The following conditions apply to each connected Tri-Mode Ethernet MAC and SGMII port pair:

- The SGMII Adaptation module, as provided in the example design for the Ethernet 1000BASE-X PCS/PMA or SGMII core when generated to the SGMII standard, can be used to interface the two cores.

- If both cores have been generated with the optional management interface, the MDIO port can be connected up to that of the Tri-Speed Ethernet MAC core, allowing the MAC to access the embedded configuration and status registers of the Ethernet 1000BASE-X PCS/PMA or SGMII core.

- Due to the embedded Receiver Elastic Buffer in the LVDS transceiver, the entire GMII is synchronous to a single clock domain. Therefore, `clk125m` is used as the 125 MHz reference clock for both cores, and the transmitter and receiver logic of the Tri-Mode Ethernet MAC core now operate in the same clock domain.

Figure 12-25 illustrates a Tri-Mode Ethernet MAC core generated with the optional clock enable circuitry. This is the most efficient way to connect the two cores together in terms of clock resource usage and so is recommended. See the *Tri-Mode Ethernet MAC User Guide* for more information.
Figure 12-25: Tri-Speed Ethernet MAC Extended to Use SGMII Using Asynchronous Oversampling over Virtex-6 LVDS
Integration of the Tri-Mode Ethernet MAC Using Sync SGMII over Kintex-7/Virtex-7 LVDS

Figure 12-26 illustrates the connections and clock management logic required to interface the Ethernet 1000BASE-X PCS/PMA or SGMII core (when used in Sync SGMII over Kintex-7/Virtex-7 LVDS) to the Tri-Mode Ethernet MAC core. The Block Level of the Example Design should be taken from the example design and instantiated for connection to the Tri-Mode Ethernet MAC. Connections from a unique Tri-Mode Ethernet MAC core to SGMII port are identical and are shown in Figure 12-26.

The following conditions apply to each connected Tri-Mode Ethernet MAC and SGMII port pair:

- The SGMII Adaptation module, as provided in the example design for the Ethernet 1000BASE-X PCS/PMA or SGMII core when generated to the SGMII standard, can be used to interface the two cores.
- If both cores have been generated with the optional management interface, the MDIO port can be connected up to that of the Tri-Speed Ethernet MAC core, allowing the MAC to access the embedded configuration and status registers of the Ethernet 1000BASE-X PCS/PMA or SGMII core.
- clk125 is used as the 125 MHz reference clock for both cores, and the transmitter and receiver logic of the Tri-Mode Ethernet MAC core now operate in the same clock domain. This is the clock derived by MMCM and IBUFDS from differential reference clock.

Figure 12-26 illustrates a Tri-Mode Ethernet MAC core generated with the optional clock enable circuitry. This is the most efficient way to connect the two cores together in terms of clock resource usage and so is recommended. See the Tri-Mode Ethernet MAC User Guide for more information.
Chapter 12: Interfacing to Other Cores

Figure 12-26: AXI Tri-Speed Ethernet MAC Extended to use SGMII over Virtex-7/Kintex7 Synchronous LVDS
Chapter 13

Special Design Considerations

This chapter describes the unique design considerations associated with implementing the Ethernet 1000BASE-X PCS/PMA or SGMII core.

Power Management

No power management considerations are recommended for the Ethernet 1000BASE-X PCS/PMA or SGMII core when using it with the TBI. When using the Ethernet 1000BASE-X PCS/PMA or SGMII core with a Zynq™-7000, Virtex®-7, Kintex™-7, Artix™-7, Virtex-6, Spartan®-6 or Virtex-5 device, the transceiver can be placed in a low-power state in either of the following ways:

- Writing to the PCS Configuration Register 0 (if using the core with the optional Management Interface). The low-power state can only be removed by issuing the core with a reset. This reset can be achieved either by writing to the software reset bit in the PCS Configuration Register 0, or by driving the core reset port.
- Asserting the Power Down bit in the configuration_vector (if using the core without the optional Management Interface). The low-power state can only be removed by issuing the core with a reset by driving the reset port of the core.

Start-up Sequencing

IEEE 802.3-2008 clause 22.2.4.1.6 states that by default, a PHY should power-up in an isolate state (electrically isolated from the GMII).

- If you are using the core with the optional Management Interface, it is necessary to write to the PCS Configuration Register 0 to take the core out of the isolate state.
- If using the core without the optional Management interface, it is the responsibility of the client to ensure that the isolate input signal in the configuration_vector is asserted at power-on.
Loopback

This section details the implementation of the loopback feature. Loopback mode is enabled or disabled by either the MDIO Management Interface or by the Additional Configuration Vector.

Core with the TBI

There is no physical loopback path in the core. Placing the core into loopback has the effect of asserting logic 1 on the `ewrap` signal of the TBI (see 1000BASE-X PCS with TBI Pinout). This instructs the attached PMA SERDES device to enter loopback mode as illustrated in Figure 13-1.

Core with Transceiver

The loopback path is implemented in the core as illustrated in Figure 13-2. When placed into loopback, the data is routed from the transmitter path to the receiver path at the last possible point in the core. This point is immediately before the device-specific transceiver (or LVDS transceiver) interface. When placed in loopback, the core creates a constant stream of Idle code groups that are transmitted through the serial or GTP transceiver in accordance with the IEEE 802.3-2008 specification.

Earlier versions (before v5.0) of the core implemented loopback differently. The serial loopback feature of the device-specific transceiver was used by driving the `LOOPBACK[1:0]` port of the device-specific (serial or GTP) transceiver. This is no longer the case, and the `loopback[1:0]` output port of the core is now permanently set to logic “00.” However, for debugging purposes, the `LOOPBACK[1:0]` input port of the device-specific transceiver can be directly driven by the user logic to place it in either parallel or serial loopback mode.
Figure 13-2: Loopback Implementation When Using the Core with Device-Specific Transceivers
SECTION II: VIVADO DESIGN SUITE

Customizing and Generating the Core

Constraining the Core

Detailed Example Design
Chapter 14

Customizing and Generating the Core

The Ethernet 1000BASE-X PCS/PMA or SGMII core is generated using the Vivado™ IP catalog. This chapter describes the Graphical User Interface (GUI) options used to generate and customize the core. For more Vivado tools documentation, click here.

GUI

Figure 14-1 displays the Ethernet 1000BASE-X PCS/PMA or SGMII customization screen, used to set core parameters and options.

![Core Customization Screen](image)

Figure 14-1: Core Customization Screen


**Component Name**

The component name is used as the base name of the output files generated for the core. Names must begin with a letter and must be composed from the following characters: a through z, 0 through 9 and ".".

**Select Standard**

Select from the following standards for the core:

- **1000BASE-X.** 1000BASE-X Physical Coding Sublayer (PCS) functionality is designed to the IEEE 802.3 specification. Depending on the choice of physical interface, the functionality can be extended to include the 1000BASE-X Physical Medium Attachment (PMA) sublayer. Default setting.

- **SGMII.** Provides the functionality to provide a Gigabit Media Independent Interface (GMII) to Serial-GMII (SGMII) bridge, as defined in the Serial-GMII Specification (Cisco Systems, ENG-46158). SGMII can be used to replace Gigabit Media Independent Interface (GMII) at a much lower pin count and for this reason is often favored by Printed Circuit Board (PCB) designers.

- **Both (a combination of 1000BASE-X and SGMII).** Combining the 1000BASE-X and SGMII standards lets you dynamically configure the core to switch between 1000BASE-X and SGMII standards. The core can be switched by writing through the Management Data Input/Output (MDIO) Management Interface. For more information, see MDIO Management Interface in Chapter 2.

**Core Functionality**

*Figure 14-2* displays the Ethernet 1000BASE-X PCS/PMA or SGMII functionality screen.
Physical Interface

Depending on the target architecture, up to three physical interface options are available for the core.

- **Device Specific Transceiver.** Uses a transceiver specific to the selected device family to extend the 1000BASE-X functionality to include both PCS and PMA sub-layers. It is available for Zynq™-7000, Virtex®-7, Kintex™-7 and Artix™-7 devices. For additional information, see Transceiver Logic in Chapter 5.

- **Ten Bit Interface (TBI).** Available in all supported families and provides 1000BASE-X or SGMII functionality with a parallel TBI used to interface to an external Serializer/Deserializer (SERDES.) For more information, see Ten-Bit-Interface Logic in Chapter 4. Default setting. This is available for Kintex-7 devices.

- **LVDS Serial.** Only available in Virtex-7 and Kintex-7 devices, -2 speed grade or faster for devices with HR Banks and -1 speed grade or faster for devices with HP Banks for performing the SGMII Standard. This option uses Synchronous Oversampling over Virtex-7/Kintex-7 FPGA Low Voltage Differential Signalling (LVDS) to implement full SGMII functionality without the use of a FPGA GTX transceiver.
Chapter 14: Customizing and Generating the Core

MDIO Management Interface

Select this option to include the MDIO Management Interface to access the PCS Configuration registers. See MDIO Management Interface. An additional configuration vector interface is provided to write into Management Registers 0 and 4. See Additional Configuration Vector in Chapter 2.

Auto-Negotiation

Select this option to include Auto-Negotiation functionality with the core. For more information, see Chapter 9, Auto-Negotiation. The default is to include Auto-Negotiation.

SGMII/Dynamic Standard Switching Elastic Buffer Options

The SGMII/Dynamic Standard Switching Options screen, used to customize the Ethernet 1000BASE-X PCS/PMA or SGMII core, is only displayed if either SGMII or Both is selected in the Select Standard section of the initial customization screen, and only if the device-specific transceiver is selected as the Physical Standard.

Figure 14-3: SGMII Dynamic Standard Switching Options
This screen lets you select the Receiver Elastic Buffer type to be used with the core. Before selecting this option, see Receiver Elastic Buffer Implementations in Chapter 6.

SGMII/Dynamic Standard Mode of Operation

The SGMII/Dynamic Standard Operation Mode screen, used to customize the Ethernet 1000BASE-X PCS/PMA or SGMII core, is only displayed if either SGMII or Both is selected in the Select Standard section of the initial customization screen.

Figure 14-4: SGMII Operation Mode Options

This screen lets you select the core to operate in the PHY mode or Media Access Controller (MAC) mode.
Output Generation

The Ethernet 1000BASE-X PCS/PMA or SGMII solution delivers files into several filegroups. By default the filegroups necessary for use of the Ethernet 1000BASE-X PCS/PMA or SGMII or opening the IP Example design are generated when the core is generated. If additional filegroups are required these can be selected using the generate option. The filegroups generated can be seen in the IP Sources tab of the Sources window where they are listed for each IP in the project. The filegroups available for the Ethernet 1000BASE-X PCS/PMA or SGMII solution are described in the following subsections.

Examples

Includes all source required to be able to open and implement the IP example design project. That is, example design HDL and the example design xdc file.

Examples Simulation

Includes all source required to be able to simulate the IP example design project. This is the same list of HDL as the Examples filegroup with the addition of the demonstration test bench HDL.

Synthesis

Includes all synthesis sources required by the core. For the Ethernet 1000BASE-X PCS/PMA or SGMII solution this is a mix of both encrypted and unencrypted source. Only the unencrypted sources are visible.

Simulation

Includes all simulation sources required by the core. Simulation of the Ethernet 1000BASE-X PCS/PMA or SGMII solution at the core level is not supported without the addition of a test bench (not supplied). Simulation of the example design is supported.

Instantiation Template

Example instantiation template

Miscellaneous

This provides simulations scripts and support files required for running netlist based functional simulation. The files delivered as part of this filegroup are not used or understood by Vivado tools and as such this filegroup is not displayed. These files are delivered into the project source directory.
Chapter 15

Constraining the Core

This chapter contains information about constraining the core in the Vivado™ Design Suite environment. It defines the constraint requirements of the Ethernet 1000BASE-X PCS/PMA or SGMII solution.

Required Constraints

The Ethernet 1000BASE-X PCS/PMA or SGMII solution is provided with a core level XDC file. This provides constraints for the core that are expected to be applied in all instantiations of the core. This XDC file, named <component name>.xdc, can be found in the IP Sources tab of the Sources window in the Synthesis file group.

An example XDC is also provided with the HDL example design to provide the board level constraints. This is specific to the example design and, as such, is only expected to be used as a template for the user design. See Chapter 16, Detailed Example Design. This XDC file, named <component name>_example_design.xdc, is found in the IP Sources tab of the Sources window in the Examples file group.

The core level XDC file inherits some constraints from the example design XDC file. In any system it is expected that the user would also provide an XDC file to constrain the logic in which the Ethernet 1000BASE-X PCS/PMA or SGMII solution is instantiated.

Device, Package, and Speed Grade Selections

The core can be implemented in Zynq™-7000, Virtex®-7, Kintex™-7 and Artix™-7 devices with these attributes:

• Large enough to accommodate the core
• Contains a sufficient number of IOBs
• Device has a supported speed grade
Chapter 15: Constraining the Core

The Ethernet 1000BASE-X PCS/PMA or SGMII solution has a variable number of clocks with the precise number required being dependant upon the specific parameterization. As the core targets various transceiver options, there are associated clock frequency requirements.

### Table 15-1: Speed Grades

<table>
<thead>
<tr>
<th>Device Family</th>
<th>Speed Grade</th>
</tr>
</thead>
<tbody>
<tr>
<td>Virtex-7</td>
<td>-1 or faster</td>
</tr>
<tr>
<td>Kintex-7</td>
<td>-1 or faster</td>
</tr>
<tr>
<td>Artix-7</td>
<td>-1 or faster</td>
</tr>
<tr>
<td>Zynq-7000</td>
<td>-1 or faster</td>
</tr>
</tbody>
</table>

### Clock Frequencies

The Ethernet 1000BASE-X PCS/PMA or SGMII solution has a variable number of clocks with the precise number required being dependant upon the specific parameterization. As the core targets various transceiver options, there are associated clock frequency requirements.

### Table 15-2: Clock Frequencies

<table>
<thead>
<tr>
<th>Clock Name</th>
<th>Parametrization</th>
<th>Frequency Requirement</th>
</tr>
</thead>
<tbody>
<tr>
<td>gtrefclk</td>
<td>Present if serial transceiver is used</td>
<td>125 MHz</td>
</tr>
<tr>
<td>txoutclk</td>
<td>Present if serial transceiver is used</td>
<td>62.5 or 125 MHz</td>
</tr>
<tr>
<td>userclk</td>
<td>Present if serial transceiver is used</td>
<td>62.5 or 125 MHz</td>
</tr>
<tr>
<td>userclk2</td>
<td>Present if serial transceiver is used</td>
<td>125 MHz</td>
</tr>
<tr>
<td>sgmii_clk</td>
<td>Present in SGMII Mode</td>
<td>1.25 MHz, 12.5 MHz or 125 MHz</td>
</tr>
<tr>
<td>gtx_clk</td>
<td>Present in TBI Mode</td>
<td>125 MHz</td>
</tr>
<tr>
<td>pma_tx_clk</td>
<td>Present in TBI Mode</td>
<td>125 MHz</td>
</tr>
<tr>
<td>pma_rx_clk</td>
<td>Present in TBI Mode</td>
<td>125 MHz</td>
</tr>
<tr>
<td>clk625</td>
<td>Present in LVDS Mode</td>
<td>625 MHz</td>
</tr>
<tr>
<td>clk208</td>
<td>Present in LVDS Mode</td>
<td>208 MHz</td>
</tr>
<tr>
<td>clk104</td>
<td>Present in LVDS Mode</td>
<td>104 MHz</td>
</tr>
</tbody>
</table>
Chapter 15: Constraining the Core

I/O Standard and Placement

There are no specific I/O standard/placement requirements on most interfaces. Depending upon the device family, part and package chosen there are two types of I/O available for use. HP I/O is intended for support of high-speed interfaces and as such is limited to 1.8 V support. HP I/O support both Input and Output Delays components. HR I/O is intended for interfaces with higher voltage requirements and has a more limited supported frequency range. HR I/O only supports Input Delay components.

Both MII and GMII are 3.3 V standards. However the majority of PHYs are multi-standard and operate at either 2.5 V or 3.3 V and this is also true of the PHYs selected for Xilinx development boards. This means that for most applications the physical interfaces are restricted to either using HR I/O, where available, or HP I/O with an external voltage converter to translate between 1.8 V and the minimum level required by the PHY of 2.5 V. For any board design it is therefore very important to identify which type of I/O is available/being used.

In most of the applications the GMII interface of the core is interfaced to Xilinx TEMAC core in the FPGA, which means that no IP standard/placement is required for that interface.
Chapter 16

Detailed Example Design

This chapter contains information about the provided example design in the Vivado™ Design Suite environment.

Example Design

• Example Design for 1000BASE-X with Transceivers in Chapter 5
• SGMII Example Design / Dynamic Switching Example Design Using a Transceiver in Chapter 6
• Example Design Implementation in Chapter 7 for SGMII over Synchronous LVDS

Demonstration Test Bench

See Demonstration Test Bench in Chapter 5.
SECTION III: ISE DESIGN SUITE

Customizing and Generating the Core
Constraining the Core
Implementing the Design
Detailed Example Design
Customizing and Generating the Core

This chapter includes information about using Xilinx tools to customize and generate the core in the ISE® Design Suite environment.

The Ethernet 1000BASE-X PCS/PMA or SGMII core is generated using the CORE Generator™ tool. This chapter describes the Graphical User Interface (GUI) options used to generate and customize the core.

GUI

Figure 17-1 displays the Ethernet 1000BASE-X PCS/PMA or SGMII customization screen, used to set core parameters and options. For help starting and using the CORE Generator tool on your system, see the documentation included with the ISE® design suite, including the CORE Generator Guide, at www.xilinx.com/support/software_manuals.htm.
Component Name

The component name is used as the base name of the output files generated for the core. Names must begin with a letter and must be composed from the following characters: a through z, 0 through 9 and “.”

Select Standard

Select from the following standards for the core:

- **1000BASE-X.** 1000BASE-X Physical Coding Sublayer (PCS) functionality is designed to the IEEE 802.3 specification. Depending on the choice of physical interface, the functionality can be extended to include the 1000BASE-X Physical Medium Attachment (PMA) sublayer. Default setting.

- **SGMII.** Provides the functionality to provide a Gigabit Media Independent Interface (GMII) to Serial-GMII (SGMII) bridge, as defined in the Serial-GMII Specification (Cisco Systems, ENG-46158). SGMII can be used to replace Gigabit Media Independent Interface (GMII) at a much lower pin count and for this reason is often favored by Printed Circuit Board (PCB) designers.

- **Both** (a combination of 1000BASE-X and SGMII). Combining the 1000BASE-X and SGMII standards lets you dynamically configure the core to switch between 1000BASE-X and SGMII standards. The core can be switched by writing through the Management Data Input/Output (MDIO) Management Interface. For more information, see Chapter 10, Configuration and Status.
Core Functionality

Figure 17-2 displays the Ethernet 1000BASE-X PCS/PMA or SGMII functionality screen.

![Ethernet 1000BASE-X PCS/PMA or SGMII functionality screen](image)

**Figure 17-2: 1000BASE-X Standard Options Screen**

Physical Interface

Depending on the target architecture, up to three physical interface options are available for the core.

- **Device Specific Transceiver.** Uses a transceiver specific to the selected device family to extend the 1000BASE-X functionality to include both PCS and PMA sub-layers. For this reason, it is available only for Virtex®-4 FX, Virtex-5 LXT, Virtex-5 SXT, Virtex-5 FXT and Virtex-5 TXT, Spartan®-6 LXT, selective Virtex-6 devices, Zynq™-7000, Virtex-7, Kintex™-7 and Artix™-7 devices. For additional information, see Transceiver Logic.

- **Ten Bit Interface (TBI).** Available in all supported families and provides 1000BASE-X or SGMII functionality with a parallel TBI used to interface to an external Serializer/Deserializer (SERDES.) For more information, see Ten-Bit-Interface Logic. Default setting.

- **LVDS Serial.** Only available in Virtex-6 devices, -2 speed grade or faster for performing the SGMII Standard. This option uses Asynchronous Oversampling over Virtex-6 FPGA Low Voltage Differential Signalling (LVDS) to implement full SGMII functionality without the use of a Virtex-6 FPGA GTX transceiver.
Chapter 17: Customizing and Generating the Core

**MDIO Management Interface**

Select this option to include the MDIO Management Interface to access the PCS Configuration registers. See [MDIO Management Interface](#).

An additional configuration vector interface is provided to write into Management Registers 0 and 4. See [Additional Configuration Vector](#).

**Auto-Negotiation**

Select this option to include Auto-Negotiation functionality with the core. For more information, see [Chapter 9, Auto-Negotiation](#). The default is to include Auto-Negotiation.

**SGMII/Dynamic Standard Switching Elastic Buffer Options**

The SGMII/Dynamic Standard Switching Options screen, used to customize the Ethernet 1000BASE-X PCS/PMA or SGMII core, is *only* displayed if either SGMII or Both is selected in the Select Standard section of the initial customization screen, and *only* if the device-specific transceiver is selected as the Physical Standard.

![SGMII/Dynamic Standard Switching Options Screen](image)

*Figure 17-3: SGMII/Dynamic Standard Switching Options Screen*

This screen lets you select the Receiver Elastic Buffer type to be used with the core. Before selecting this option, see [Receiver Elastic Buffer Implementations in Chapter 6](#).
SGMII/Dynamic Standard Mode of Operation

The SGMII/Dynamic Standard Operation Mode screen, used to customize the Ethernet 1000BASE-X PCS/PMA or SGMII core, is only displayed if either SGMII or Both is selected in the Select Standard section of the initial customization screen.

This screen lets you select the core to operate in the PHY mode or Media Access Controller (MAC) mode.

Transceiver Tile Configuration

The Transceiver Tile Configuration screen is only displayed if the transceiver interface is used with selective Virtex-4, Virtex-5 and Spartan-6 device families.

Transceivers for Virtex-4 FX, Virtex-5 and Spartan-6 device families are available in tiles, each tile consisting of a pair of transceivers. The Transceiver Tile Selection has no effect on the functionality of the core netlist, but determines the functionality of the example design delivered with the core.

Depending on the option selected, the example design instantiates a single core netlist and does one of the following:

- **MGT A (0)**. Connects to device-specific transceiver A
- **MGT B (1)**. Connects to device-specific transceiver B
• **Both MGTs.** Two instantiations of the core are created in the example design and connected to both device-specific transceiver A and B.

![Transceiver Tile Configuration Screen](image)

**Figure 17-5:** Transceiver Tile Configuration Screen

---

**Parameter Values in the XCO File**

XCO file parameters are used to run the CORE Generator tool from the command line. XCO file parameter names and their values are similar to the names and values shown in the GUI, except that underscore characters (_) can be used instead of spaces. The text in an XCO file is not case sensitive.

**Table 17-1** describes the Xilinx CORE Generator™ (XCO) file parameters, values and summarizes the GUI defaults. The following is an example of the CSET parameters in an XCO file:

```c
CSET component_name=gig_eth_pcs_pma_v11_4
CSET standard=1000BASEX
CSET physical_interface=TBI
CSET management_interface=true
CSET auto_negotiation=true
CSET sgmii_mode=10_100_1000
CSET sgmii_phy_mode=false
CSET RocketIO_tile=A
```
Table 17-1: XCO File Values and Default Values

<table>
<thead>
<tr>
<th>Parameter</th>
<th>XCO File Values</th>
<th>Default GUI Setting</th>
</tr>
</thead>
<tbody>
<tr>
<td>component_name</td>
<td>ASCII text starting with a letter and based upon the following character set: a..z, 0..9 and _</td>
<td>gig_eth_pcs_pma_v11_4</td>
</tr>
<tr>
<td>standard</td>
<td>One of the following keywords: 1000BASEX, SGMII, Both</td>
<td>1000BASEX</td>
</tr>
<tr>
<td>physical_interface</td>
<td>One of the following keywords: TBI, RocketIO, LVDS</td>
<td>TBI</td>
</tr>
<tr>
<td>management_interface</td>
<td>One of the following keywords: true, false</td>
<td>true</td>
</tr>
<tr>
<td>auto_negotiation</td>
<td>One of the following keywords: true, false</td>
<td>true</td>
</tr>
</tbody>
</table>
| sgmii_mode              | One of the following keywords: 10_100_1000, 100_1000  
  • 10_100_1000 corresponds to “10/100/1000 Mb/s (clock tolerance compliant with Ethernet specification)”  
  • 100_1000 corresponds to “10/100/1000 Mb/s (restricted tolerance for clocks) OR 100/1000 Mb/s” | 10_100_1000           |
| sgmii_phy_mode          | One of the following keywords: true, false                                      | false                 |
| RocketIO_tile           | One of the following keywords: A, B, Both                                        | A                     |

Output Generation

See Chapter 20, Detailed Example Design.
Chapter 18

Constraining the Core

This chapter contains information about constraining the core in the ISE® Design Suite environment. This chapter defines the constraint requirements of the Ethernet 1000BASE-X PCS/PMA or SGMII core. An example UCF is provided with the HDL example design for the core to implement the constraints defined in this chapter.

Device, Package, and Speed Grade Selection

The Ethernet 1000BASE-X PCS/PMA or SGMII core can be implemented in Zynq™-7000, Virtex®-7, Kintex™-7, Artix™-7, Virtex-6, Virtex-5, Virtex-4, Spartan®-6, Spartan-3, Spartan-3E, Spartan-3A/3AN and Spartan-3 Digital Signal Processor (DSP) devices. When selecting a device, be aware of the following considerations:

• Device must be large enough to accommodate the core.
• Device must contain a sufficient number of IOBs.
• -4 speed grade for Spartan-3, Spartan-3E, Spartan-3A/3AN/3A DSP devices
• -10 speed grade for Virtex-4 devices
• -1 speed grade for Virtex-5, Virtex-6, Zynq-7000, Virtex-7, Artix-7, and Kintex-7 devices (except Chapter 7, SGMII over LVDS in which case a -2 speed grade or faster is required).
• -2 speed grade for Spartan-6 devices
• The transceiver is only supported in Virtex-4 FX, Virtex-5 LXT, Virtex-5 SXT, and Virtex-5 FXT and TXT FPGAs, Spartan-6 LXT, Virtex-6, Zynq-7000, Virtex-7, Artix-7, and Kintex-7 devices.
Chapter 18: Constraining the Core

I/O Location Constraints

No specific I/O location constraints required.

However, when employing BUFIO and BUFR regional clock routing (Zynq-7000, Virtex-7, Kintex-7, Artix-7, Virtex-6, Virtex-5, and Spartan-6 devices), ensure that a BUFIO capable clock input pin is selected for input clock sources and that all related input synchronous data signals are placed in the respective BUFIO region. The device user guide should be consulted.

Placement Constraints

No specific placement constraints required except for one exception; see Layout and Placement when designing Chapter 7, SGMII over LVDS.

Virtex-4 FPGA MGT Transceivers for 1000BASE-X Constraints

The constraints defined in this section are implemented in the UCF for the example designs delivered with the core. Sections from the UCF are copied into the following descriptions to serve as examples and should be studied in conjunction with the HDL source code for the example design. See also Virtex-4 FX Devices.

Clock Period Constraints

The clock txoutclk is provided by the MGT transceiver for use in the FPGA logic. It is connected to global clock routing to produce the usrclk2 signal. This is the main 125 MHz clock used by all core logic and must be constrained.

DCLK is a clock with a frequency between 25 and 50 MHz, which must be provided to the Dynamic Reconfiguration Port and to the calibration block of the MGT transceiver. In the example design, this is constrained to 50 MHz.

The following UCF syntax shows these constraints being applied.

```
#***********************************************************
# PCS/PMA Clock period Constraints: please do not relax  *
#***********************************************************

NET "usrclk2" TNM_NET = "usrclk2";
```
TIMESPEC “TS_userclk2” = PERIOD “userclk2” 8 ns HIGH 50 %;

NET “dclk” TNM_NET = “dclk”;
TIMESPEC “TS_dclk” = PERIOD “dclk” 20 ns HIGH 50 %;

### Setting MGT Transceiver Attributes

The Virtex-4 FPGA MGT transceiver has many attributes. These attributes are set directly from HDL source code for the transceiver wrapper file delivered with the example design. These are in the transceiver.vhd file (for VHDL design entry) or transceiver.v (for Verilog design entry). See Chapter 20, Detailed Example Design for a detailed description of the example design files provided with the core.

This HDL transceiver wrapper file was initially created using Architecture Wizard. See the Virtex-4 RocketIO Multi-Gigabit Transceiver User Guide (UG076) for a description of available attributes.

### MGT Transceiver Placement Constraints

The following UCF syntax illustrates the MGT transceiver placement constraints for the example design. Because Virtex-4 FPGA MGT transceivers are always available in pairs, two MGT transceivers are always instantiated in the example design, even if one is inactive.

```ucf
#***********************************************************
# Example Rocket I/O placement                               *
#***********************************************************
# Lock down the REFCLK pins:
NET  brefclk_p   LOC = F26;
NET  brefclk_n   LOC = G26;

# Lock down the GT11 pair and GT11 clock module
INST “core_wrapper/RocketIO/GT11_1000X_A” LOC = GT11_X0Y5;
INST “core_wrapper/RocketIO/GT11_1000X_B” LOC = GT11_X0Y4;
INST “GT11CLK_MGT_INST” LOC = GT11CLK_X0Y3;

# Lock down the RocketIO transceiver pins:
NET  “rxp0” LOC = J26;
NET  “rxn0” LOC = K26;
NET  “txp0” LOC = M26;
NET  “txn0” LOC = N26;
NET  “rxp1” LOC = U26;
NET  “rxn1” LOC = V26;
NET  “txp1” LOC = P26;
NET  “txn1” LOC = R26;
```
Virtex-4 FPGA RocketIO MGT Transceivers for SGMII or Dynamic Standards Switching Constraints

All the constraints described in the section Virtex-4 FPGA MGT Transceivers for 1000BASE-X Constraints. In addition, if the FPGA Logic Rx Elastic Buffer is selected, an extra clock period constraint of 16 ns is required for rxrecclk1.

With the MGT transceiver Rx Elastic Buffer bypassed, rxrecclk1 is provided by the MGT transceiver to the FPGA logic for the recovered receiver data signals leaving the transceiver. This data is then written into the replacement Rx Elastic Buffer implemented in the FPGA logic. See Virtex-4 Devices for SGMII or Dynamic Standards Switching.

The following UCF syntax shows the necessary constraint being applied to GT11 A.

```ucf
#***********************************************************
# PCS/PMA Clock period Constraints for the GT11 A          *
# recovered clock: please do not relax                     *
#***********************************************************
NET "core_wrapper/RocketIO/rxrecclk10" TNM_NET = "rxrecclk10";
TIMESPEC "ts_rxrecclk10" = PERIOD "rxrecclk10" 16 ns;
```

Virtex-5 FPGA RocketIO GTP Transceivers for 1000BASE-X Constraints

The constraints defined in this section are implemented in the UCF for the example designs delivered with the core. Sections from the UCF are copied into the following descriptions to serve as examples and should be studied with the HDL source code for the example design. See also Virtex-5 LXT and SXT Devices.

Clock Period Constraints

The clkin clock is provided to the GTP transceiver. It is a high-quality reference clock with a frequency of 125 MHz and should be constrained.

The refclkout clock is provided by the GTP transceiver for use in the FPGA logic, which is then connected to global clock routing to produce the usrc1k2 signal. This is the main 125 MHz clock used by all core logic and must be constrained.

The following UCF syntax shows these constraints being applied.
Chapter 18: Constraining the Core

#***********************************************************
# PCS/PMA Clock period Constraints: please do not relax    *
#***********************************************************

NET "*clkin" TNM_NET = "clkin";
TIMESPEC "TS_clkin" = PERIOD "clkin" 8 ns HIGH 50 %;

NET "*refclkout" TNM_NET = "refclkout";
TIMESPEC "TS_refclkout" = PERIOD "refclkout" 8 ns HIGH 50 %;

Setting GTP Transceiver Attributes

The Virtex-5 FPGA RocketIO™ GTP transceiver has many attributes that are set directly from HDL source code for the transceiver wrapper file delivered with the example design. These can be found in the RocketIO_wrapper_gtp_tile.vhd file (for VHDL design entry) or the RocketIO_wrapper_gtp_tile.v file (for Verilog design entry); these files were generated using the GTP transceiver wizard. To change the attributes, re-run the wizard. See Virtex-5 FPGA RocketIO GTX Wizard.

Virtex-5 FPGA RocketIO GTP Transceivers for SGMII or Dynamic Standards Switching

If the core is generated to use the GTP transceiver Rx Elastic Buffer, all of the constraints apply, as defined in Virtex-5 FPGA RocketIO GTP Transceivers for 1000BASE-X Constraints. However, if the FPGA Logic Rx Elastic Buffer is selected, an extra clock period constraint of 8 ns is required for rxrecclk: with the GTP transceiver Rx Elastic Buffer bypassed, rxrecclk is provided by the GTP transceiver to the FPGA logic for the recovered receiver data signals leaving the transceiver. This data is then written into the replacement Rx Elastic Buffer implemented in the FPGA logic. See Virtex-5 LXT or SXT Devices for SGMII or Dynamic Standards Switching for more information about this logic.

The following UCF syntax shows the necessary constraint being applied to the rxrecclk signal sourced from GTP 0.

#***********************************************************
# PCS/PMA Clock period Constraints for the GTP 0           *
# recovered clock: please do not relax                     *
#***********************************************************

NET "core_wrapper/RocketIO/rxrecclk0" TNM_NET = "rxrecclk0";
TIMESPEC "ts_rxrecclk0" = PERIOD "rxrecclk0" 8 ns;
Setting GTP Transceiver Attributes

Additionally, if the FPGA Logic Rx Elastic Buffer is selected, then the attributes of the Virtex-5 FPGA RocketIO™ GTP transceiver which are set directly from HDL source code do differ from the standard case. These can be found in the RocketIO_wrapper_gtp_tile.vhd file (for VHDL design entry) or the RocketIO_wrapper_gtp_tile.v file (for Verilog design entry); these files were generated using the GTP RocketIO Transceiver Wizard. To change the attributes, re-run the wizard. See Virtex-5 FPGA RocketIO GTX Wizard.

Virtex-5 FPGA RocketIO GTX Transceivers for 1000BASE-X Constraints

The constraints defined in this section are implemented in the UCF for the example designs delivered with the core. Sections from the UCF are copied into the following descriptions to serve as examples, and should be studied with the HDL source code for the example design. See also Virtex-5 FXT and TXT Devices.

Clock Period Constraints

The $\texttt{clkin}$ clock is provided to the GTX transceiver. It is a high-quality reference clock with a frequency of 125 MHz and should be constrained.

The $\texttt{refclkout}$ clock is provided by the GTX transceiver for use in the FPGA logic; this is the main 125 MHz clock reference source for the FPGA logic and should be constrained. This is then connected to a DCM. The ports $\texttt{CLK0}$ (125 MHz) and $\texttt{CLKDV}$ (62.5 MHz) of this DCM are then placed onto global clock routing to produce the $\texttt{usrclk2}$ and $\texttt{usrclk}$ clock signals respectively. The Xilinx tools then trace the $\texttt{refclkout}$ constraint through the DCM and automatically generate clock period constraints for the DCM output clocks. So constraints $\texttt{usrclk2}$ and $\texttt{usrclk}$ do not need to be manually applied.

The following UCF syntax shows these constraints being applied.

```ucf
#***********************************************************
# PCS/PMA Clock period Constraints: please do not relax    *
#***********************************************************

NET "*clkin" TNM_NET = "clkin";
TIMESPEC "TS_clkin" = PERIOD "clkin" 8 ns HIGH 50 %;

NET "*refclkout" TNM_NET = "refclkout";
TIMESPEC "TS_refclkout" = PERIOD "refclkout" 8 ns HIGH 50 %;
```
Chapter 18: Constraining the Core

Setting GTX Transceiver Attributes

The Virtex-5 FPGA RocketIO GTX transceiver has many attributes that are set directly from HDL source code for the transceiver wrapper file delivered with the example design. These can be found in the RocketIO_wrapper_gtx_tile.vhd file (for VHDL design entry) or the RocketIO_wrapper_gtx_tile.v file (for Verilog design entry); these files were generated using the GTX transceiver wizard. To change the attributes, re-run the wizard. See Virtex-5 FPGA RocketIO GTX Wizard in Chapter 5.

Virtex-5 FPGA RocketIO GTX Transceivers for SGMII or Dynamic Standards Switching Constraints

If the core is generated to use the GTX transceiver Rx Elastic Buffer, then all of the constraints documented in Virtex-5 FPGA RocketIO GTX Transceivers for 1000BASE-X Constraints, apply.

However, if the FPGA Logic Rx Elastic Buffer is selected, then an extra clock period constraint of 16 ns is required for rxrecclk. With the GTX transceiver Rx Elastic Buffer bypassed, rxrecclk is provided by the GTX transceiver to the FPGA logic for the recovered receiver data signals leaving the transceiver. This data is then written into the replacement Rx Elastic Buffer implemented in the FPGA logic. See Virtex-5 FXT and TXT Devices for SGMII or Dynamic Standards Switching for more information about this logic.

The following UCF syntax shows the necessary constraint being applied to the rxrecclk signal sourced from GTX 0.

```ucf
#***********************************************************
# PCS/PMA Clock period Constraints for the GTP/X 0          *
# recovered clock: please do not relax                    *
#***********************************************************

NET "core_wrapper/RocketIO/rxrecclk0" TNM_NET = "rxrecclk0";
TIMESPEC "ts_rxrecclk0" = PERIOD "rxrecclk0" 16 ns;
```

Additionally, if the FPGA Logic Rx Elastic Buffer is selected, then the attributes of the Virtex-5 FPGA RocketIO GTX transceiver which are set directly from HDL source code do differ from the standard case. These can be found in the RocketIO_wrapper_gtx_tile.vhd file (for VHDL design entry) or the RocketIO_wrapper_gtx_tile.v file (for Verilog design entry); these files were generated using the GTX RocketIO Transceiver Wizard. To change the attributes, re-run the wizard. See Virtex-5 FPGA RocketIO GTX Wizard.
Virtex-6 FPGA GTX Transceivers for 1000BASE-X

Constraints

The constraints defined in this section are implemented in the UCF for the example designs delivered with the core. Sections from the UCF are copied into the following descriptions to serve as examples, and should be studied with the HDL source code for the example design. See also Virtex-6 Devices.

Clock Period Constraints

The \texttt{mgtrefclk} clock is provided to the GTX transceiver. It is a high-quality reference clock with a frequency of 125 MHz and should be constrained.

The \texttt{txoutclk} clock is provided by the GTX transceiver for use in the FPGA logic, which is then connected to global clock routing to produce the \texttt{usrclk2} signal. This is the main 125 MHz clock used by all core logic and must be constrained.

The following UCF syntax shows these constraints being applied.

\begin{verbatim}
#***********************************************************
# PCS/PMA Clock period Constraints: please do not relax    *
#***********************************************************

NET "mgtrefclk" TNM_NET = "mgtrefclk";
TIMESPEC "ts_mgtrefclk" = PERIOD "mgtrefclk" 8 ns HIGH 50 %;

NET "*txoutclk" TNM_NET = "txoutclk";
TIMESPEC "TS_txoutclk" = PERIOD "txoutclk" 8 ns HIGH 50 %;
\end{verbatim}

Setting Virtex-6 FPGA GTX Transceiver Attributes

The Virtex-6 FPGA GTX transceiver has many attributes that are set directly from HDL source code for the transceiver wrapper file delivered with the example design. These can be found in the \texttt{gtx_wrapper_gtx.vhd} file (for VHDL design entry) or the \texttt{gtx_wrapper_gtx.v} file (for Verilog design entry); these files were generated using the Virtex-6 FPGA GTX Transceiver Wizard. To change the attributes, re-run the wizard. See Virtex-6 FPGA GTX Transceiver Wizard.
Virtex-6 FPGA GTX Transceivers for SGMII or Dynamic Standards Switching Constraints

If the core is generated to use the Virtex-6 FPGA GTX transceiver Rx Elastic Buffer, all of the constraints apply, as defined in Virtex-6 FPGA GTX Transceivers for 1000BASE-X Constraints. However, if the FPGA Logic Rx Elastic Buffer is selected, an extra clock period constraint of 8 ns is required for \texttt{rxrecclk}: with the GTX transceiver Rx Elastic Buffer unused, \texttt{RXRECCLK} is provided by the GTX transceiver to the FPGA logic for the recovered receiver data signals leaving the transceiver. This data is then written into the replacement Rx Elastic Buffer implemented in the FPGA logic. See Virtex-6 Devices for SGMII or Dynamic Standards Switching for more information about this logic.

The following UCF syntax shows the necessary constraint being applied to the \texttt{RXRECCLK} signal sourced from the GTX transceiver.

```ucf
#***********************************************************
# PCS/PMA Clock period Constraints for the GTP 0           *
# recovered clock: please do not relax                     *
#***********************************************************

NET "core_wrapper/gtx/RXRECCLK" TNM_NET = "rxrecclk";
TIMESPEC "ts_rxrecclk" = PERIOD "rxrecclk" 8 ns;
```

Additionally, if the FPGA Logic Rx Elastic Buffer is selected, then the attributes of the Virtex-6 FPGA GTX transceiver, which are set directly from HDL source code, do differ from the standard case. These can be found in the \texttt{gtx_wrapper_gtx.vhd} file (for VHDL design entry) or the \texttt{gtx_wrapper_gtx.v} file (for Verilog design entry): these files were generated using the Virtex-6 FPGA GTX Transceiver Wizard. To change the attributes, re-run the wizard. See Virtex-6 FPGA GTX Transceiver Wizard.
Chapter 18: Constraining the Core

Spartan-6 FPGA GTP Transceivers for 1000BASE-X

Constraints

The constraints defined in this section are implemented in the UCF for the example designs delivered with the core. Sections from the UCF are copied into the following descriptions to serve as examples and should be studied with the HDL source code for the example design. See also Spartan-6 LXT Devices.

Clock Period Constraints

The \texttt{clkin} clock is provided to the GTP transceiver. It is a high-quality reference clock with a frequency of 125 MHz and should be constrained.

The \texttt{refclkout} clock is provided by the GTP transceiver for use in the FPGA logic, which is then connected to global clock routing to produce the \texttt{usrclk2} signal. This is the main 125 MHz clock used by all core logic and must be constrained.

The following UCF syntax shows these constraints being applied.

```ucf
#***********************************************************
# PCS/PMA Clock period Constraints: please do not relax    *
#***********************************************************
NET "*clkin" TNM_NET = "clkin";
TIMESPEC "TS_clkin" = PERIOD "clkin" 8 ns HIGH 50 %;

NET "*gtpclkout" TNM_NET = "gtpclkout";
TIMESPEC "TS_gtpclkout" = PERIOD "gtpclkout" 8 ns HIGH 50 %;
```

Setting Spartan-6 FPGA GTP Transceiver Attributes

The Spartan-6 FPGA GTP transceiver has many attributes that are set directly from HDL source code for the transceiver wrapper file delivered with the example design. These can be found in the \texttt{gtp_wrapper_tile.vhd} file (for VHDL design entry) or the \texttt{gtp_wrapper_tile.v} file (for Verilog design entry); these files were generated using the Spartan-6 FPGA GTP Transceiver Wizard. To change the attributes, re-run the wizard. See Spartan-6 FPGA GTP Transceiver Wizard.

---

1000BASE-X PCS/PMA or SGMII v11.4  www.xilinx.com  400
PG047 October 16, 2012
Spartan-6 FPGA GTP Transceivers for SGMII or Dynamic Standards Switching Constraints

If the core is generated to use the GTP transceiver Rx Elastic Buffer, all of the constraints apply, as defined in Spartan-6 FPGA GTP Transceivers for 1000BASE-X Constraints. However, if the FPGA Logic Rx Elastic Buffer is selected, an extra clock period constraint of 8 ns is required for `rxrecclk`: with the GTP transceiver Rx Elastic Buffer bypassed, `rxrecclk` is provided by the GTP transceiver to the FPGA logic for the recovered receiver data signals leaving the transceiver. This data is then written into the replacement Rx Elastic Buffer implemented in the FPGA logic. See Spartan-6 LXT Devices for SGMII or Dynamic Standards Switching for more information about this logic.

The following UCF syntax shows the necessary constraint being applied to the `rxrecclk` signal sourced from GTP 0.

```ucf
#***********************************************************
# PCS/PMA Clock period Constraints for the GTP 0            *
# recovered clock: please do not relax                     *
#***********************************************************

NET "core_wrapper/gtp/rxrecclk0" TNM_NET = "rxrecclk0";
TIMESPEC "ts_rxrecclk0" = PERIOD "rxrecclk0" 8 ns;
```

Additionally, if the FPGA Logic Rx Elastic Buffer is selected, then the attributes of the Virtex-5 FPGA GTP transceiver which are set directly from HDL source code do differ from the standard case. These can be found in the `gtp_wrapper_tile.vhd` file (for VHDL design entry) or the `gtp_wrapper_tile.v` file (for Verilog design entry); these files were generated using the Spartan-6 FPGA GTP Transceiver Wizard. To change the attributes, re-run the wizard. See Spartan-6 FPGA Transceiver GTP Wizard.
Chapter 18: Constraining the Core

7 Series and Zynq-7000 Device Transceivers for 1000BASE-X Constraints

The constraints defined in this section are implemented in the UCF for the example designs delivered with the core. Sections from the UCF are copied into the following descriptions to serve as examples and should be studied with the HDL source code for the example design. See also Virtex-7 Devices, Kintex-7 and Zynq-7000 Devices and Artix-7 Devices.

Clock Period Constraints

The $gtrefclk$ clock is provided to the transceiver. It is a high-quality reference clock with a frequency of 125 MHz and should be constrained.

The $txoutclk$ clock is provided by the transceiver which is then routed to a MMCM via a BUFG (global clock routing). From the MMCM, the $CLKOUT1$ port (62.5 MHz) is placed onto global clock routing and is input back into the transceiver on the user interface clock ports $rxusrclk$, $rxusrclk2$, $txusrclk$ and $txusrclk2$. The $CLKOUT0$ port (125 MHz) of MMCM is placed onto global clock routing and can be used as the 125 MHz clock source for all core logic.

```
#***********************************************************
# PCS/PMA Clock period Constraints: do not relax    *
#***********************************************************
NET "gtrefclk" TNM_NET = "gtrefclk";
TIMESPEC "ts_gtrefclk" = PERIOD "gtrefclk" 8 ns HIGH 50 %;

NET "txoutclk" TNM_NET = "txoutclk";
TIMESPEC "TS_txoutclk" = PERIOD "txoutclk" 8 ns HIGH 50 %;
```

Setting 7 Series or Zynq-7000 Device Transceiver Attributes

The 7 series FPGA transceiver has many attributes that are set directly from HDL source code for the transceiver wrapper file delivered with the example design. These can be found in the gtwizard_gt.vhd file (for VHDL design entry) or the gtwizard_gt.vhd.v file (for Verilog design entry); these files were generated using the 7 series FPGA Transceiver Wizard. To change the attributes, re-run the wizard. See Zynq-7000, Virtex-7, Kintex-7, and Artix-7 Device Transceiver Wizard Files.
7 Series and Zynq-7000 Device Transceivers for SGMII or Dynamic Standards Switching

Constraints

If the core is generated to use the 7 series FPGA Transceiver Rx Elastic Buffer, all of the constraints apply, as defined in Zynq-7000, Virtex-7, Kintex-7, and Artix-7 Device Transceiver Wizard Files.

However, if the FPGA Logic Rx Elastic Buffer is selected, an extra clock period constraint of 8 ns is required for rxrecclk. With the transceiver Rx Elastic Buffer unused, RXRECCLK is provided by the transceiver to the FPGA logic for the recovered receiver data signals leaving the transceiver. This data is then written into the replacement Rx Elastic Buffer implemented in the FPGA logic. See Virtex-7 Devices for SGMII or Dynamic Standards Switching, Kintex-7 and Zynq-7000 Devices for SGMII or Dynamic Standards Switching, and Artix-7 Devices for SGMII or Dynamic Standards Switching for more information about this logic.

The following UCF syntax shows the necessary constraint being applied to the RXRECCLK signal sourced from the GTX transceiver.

```ucf
#***********************************************************
# FPGA Logic Rx Elastic Buffer Timing Constraints:           *
#***********************************************************
NET "core_wrapper/transceiver_inst/RXRECCLK" TNM_NET = "rxrecclk";
TIMESPEC "ts_rxrecclk" = PERIOD "rxrecclk" 8 ns;
```

Setting 7 Series or Zynq-7000 Device Transceiver Attributes

Additionally, if the FPGA Logic Rx Elastic Buffer is selected, then the attributes of the 7 series FPGA transceiver, which are set directly from HDL source code, do differ from the standard case. These can be found in the gtwizard_gt.vhd file (for VHDL design entry) or the gtwizard_gt.v file (for Verilog design entry); these files were generated using the 7 series FPGA Transceiver Wizard. To change the attributes, re-run the wizard. See Zynq-7000, Virtex-7, Kintex-7, and Artix-7 Device Transceiver Wizard Files.
Chapter 18: Constraining the Core

SGMII over LVDS Constraints

The constraints defined in this section are implemented in the UCF for the example designs delivered with the core. The constraints should be studied in conjunction with the HDL source code for the example design. See also Chapter 7, SGMII over LVDS.

Clock Period Constraints

The I/O Bank Clocking module uses an MMCM to create various frequency and phase related clock sources. The input clock to this MMCM must be constrained appropriately and the tools then automatically provide clock period constraints for all MMCM clock outputs. The following UCF syntax shows this constraint being applied.

```
NET "*refclk125_p" TNM_NET = "refclk";
TIMESPEC "ts_refclk" = PERIOD "refclk" 8000 ps HIGH 50 %;
```

Clock Domain Crossing Constraints

The UCF provides constraints targeting specific paths using FROM-TO constraints. See the UCF comments for guidance. All of these constraints additionally contain the text “DO NOT EDIT” in their related comments.

Placement and Layout Constraints

See Layout and Placement for System Synchronous SGMII over LVDS.

See Layout and Placement for SGMII Support using Asynchronous LVDS

Ten-Bit Interface Constraints

The constraints defined in this section are implemented in the UCF for the example designs delivered with the core. Sections from this UCF have been copied into the descriptions in this section to serve as examples, and should be studied with the HDL source code for the example design. See also Chapter 4, The Ten-Bit Interface.

Clock Period Constraints

The clocks provided to pma_rx_clk0 and pma_rx_clk1 must be constrained for a clock frequency of 62.5 MHz. The clock provided to gtx_clk must be constrained for a clock frequency of 125 MHz. The following UCF syntax shows the constraints being applied to the example design.
### Ten-Bit Interface IOB Constraints

The following constraints target the flip-flops that are inferred in the top level HDL file for the example design. Constraints are set to ensure that these are placed in IOBs.

```vhdl
INST "tx_code_group_reg*" IOB = true;
INST "ewrap_reg" IOB = true;
INST "en_cdet_reg" IOB = true;
INST "rx_code_group0_reg*" IOB = true;
INST "rx_code_group1_reg*" IOB = true;
```

**Note:** For Virtex-4, Virtex-5, Virtex-6, Kintex-7 and Spartan-6 devices, the example design directly instantiate IOB DDR components and the previous constraints are not included.

Virtex-6 devices support TBI at 2.5 V only and the device default SelectIO™ technology standard of LVCMOS25 is used. See the *Virtex-6 FPGA Data Sheet: DC and Switching Characteristics* for more information. In Virtex-5, Virtex-4, Spartan-6 and Spartan-3 devices support is 3.3 V by default and the UCF contains the following syntax. Use this syntax together with the device I/O Banking rules.

```vhdl
INST "tx_code_group<?>*" IOSTANDARD = LVTTL;
INST "pma_tx_clk" IOSTANDARD = LVTTL;
INST "rx_code_group<?>*" IOSTANDARD = LVTTL;
INST "pma_rx_clk0" IOSTANDARD = LVTTL;
```
In addition, the example design provides pad locking on the TBI for several families. This is included as a guideline only, and there are no specific I/O location constraints for this core.

### TBI Input Setup/Hold Timing

**Input TBI Timing Specification**

![Figure 18-1: Input TBI timing](image)

**Figure 18-1** and **Table 18-1** illustrate the setup and hold time window for the input TBI signals. These specify the worst-case data valid window presented to the FPGA pins. There is only a 2 ns data valid window of guaranteed data presented across the TBI input bus. This must be correctly sampled by the FPGA devices.

**Table 18-1: Input TBI Timing**

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Min</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>( t_{\text{SETUP}} )</td>
<td>2.00</td>
<td>-</td>
<td>ns</td>
</tr>
<tr>
<td>( t_{\text{HOLD}} )</td>
<td>0.00</td>
<td>-</td>
<td>ns</td>
</tr>
</tbody>
</table>

**Spartan-3, Spartan-3E, and Spartan-3A Devices**

**Figure 4-3** illustrates the TBI input logic provided by the example design for the Spartan-3 class family. DCMs are used on the `pma_rx_clk0` and `pma_rx_clk1` clock paths as illustrated. Phase-shifting is then applied to the DCMs to align the resultant clocks so that they correctly sample the 2 ns TBI data valid window at the input DDR flip-flops.
The fixed phase shift is applied to the DCMs using the following UCF syntax.

```
INST "core_wrapper/tbi_rx_clk0_dcm" CLKOUT_PHASE_SHIFT = FIXED;
INST "core_wrapper/tbi_rx_clk0_dcm" PHASE_SHIFT = -10;
INST "core_wrapper/tbi_rx_clk0_dcm" DESKEW_ADJUST = 0;

INST "core_wrapper/tbi_rx_clk1_dcm" CLKOUT_PHASE_SHIFT = FIXED;
INST "core_wrapper/tbi_rx_clk1_dcm" PHASE_SHIFT = -10;
INST "core_wrapper/tbi_rx_clk1_dcm" DESKEW_ADJUST = 0;
```

The values of PHASE_SHIFT are preconfigured in the example designs to meet the setup and hold constraints for the example TBI pinout in the particular device. The setup/hold timing which is achieved after place-and-route is reported in the data sheet section of the Trace (TRCE) report (created by the implement script).

For customers fixing their own pinout, the setup and hold figures reported in the TRCE report can be used to initially setup the approximate DCM phase shift values. Appendix F, Calculating the DCM Fixed Phase Shift or IODelay Tap Setting, describes a more accurate method for fixing the phase shift by using hardware measurement of a unique PCB design.

**Virtex-4 Devices**

Figure 4-3 illustrates the TBI input logic provided by the example design for the Virtex-4 devices. A DCM is used on the pma_rx_clk0 clock path as illustrated. Phase-shifting is then applied to the DCM to align the resultant clock so it correctly samples the 2 ns TBI data valid window at the input DDR flip-flops.

The fixed phase shift is applied to the DCM using the following UCF syntax.

```
INST "core_wrapper/tbi_rx_clk0_dcm" CLKOUT_PHASE_SHIFT = FIXED;
INST "core_wrapper/tbi_rx_clk0_dcm" PHASE_SHIFT = -35;
INST "core_wrapper/tbi_rx_clk0_dcm" DESKEW_ADJUST = 0;
```

The value of PHASE_SHIFT is preconfigured in the example designs to meet the setup and hold constraints for the example TBI pinout in the particular device. The setup/hold timing which is achieved after place-and-route is reported in the data sheet section of the TRCE report (created by the implement script).

For customers fixing their own pinout, the setup and hold figures reported in the TRCE report can be used to initially setup the approximate DCM phase shift values. Appendix F, Calculating the DCM Fixed Phase Shift or IODelay Tap Setting, describes a more accurate method for fixing the phase shift by using hardware measurement of a unique PCB design.
In addition, for Virtex-4 FPGA designs, the following UCF syntax is included:

```
#-----------------------------------------------------------
# To check (analyze) TBI Rx Input Setup/Hold Timing    -
#-----------------------------------------------------------
NET "rx_code_group<?>" OFFSET = IN 2 ns VALID 2 ns BEFORE "pma_rx_clk0" RISING;
NET "rx_code_group<?>" OFFSET = IN 2 ns VALID 2 ns BEFORE "pma_rx_clk0" FALLING;
```

This syntax causes the Xilinx implementation tools to analyze the input setup and hold constraints for the input TBI bus. If these constraints are not met, the tools do report timing errors. However, the tools do not attempt to automatically correct the timing in the case of failure. These must be corrected manually by changing the DCM PHASE_SHIFT value in the UCF.

**Virtex-5 Devices**

Figure 4-7 illustrates the TBI input logic provided by the example design for the Virtex-5 devices. IODELAY elements are instantiated on the TBI data input path as illustrated. Fixed tap delays are applied to these IODELAY elements to delay the $rx_code_group[9:0]$ bus so that data is correctly sampled at the IOB IDDR registers, thereby meeting TBI input setup and hold timing constraints.

The number of tap delays are applied using the following UCF syntax.

```
#-----------------------------------------------------------
# To Adjust TBI Rx Input Setup/Hold Timing
#-----------------------------------------------------------
INST "core_wrapper/tbi_rx_data_bus[9].delay_tbi_rx_data" IDelay_Value = "20";
INST "core_wrapper/tbi_rx_data_bus[8].delay_tbi_rx_data" IDelay_Value = "20";
INST "core_wrapper/tbi_rx_data_bus[7].delay_tbi_rx_data" IDelay_Value = "20";
INST "core_wrapper/tbi_rx_data_bus[6].delay_tbi_rx_data" IDelay_Value = "20";
INST "core_wrapper/tbi_rx_data_bus[5].delay_tbi_rx_data" IDelay_Value = "20";
INST "core_wrapper/tbi_rx_data_bus[4].delay_tbi_rx_data" IDelay_Value = "20";
INST "core_wrapper/tbi_rx_data_bus[3].delay_tbi_rx_data" IDelay_Value = "20";
INST "core_wrapper/tbi_rx_data_bus[2].delay_tbi_rx_data" IDelay_Value = "20";
INST "core_wrapper/tbi_rx_data_bus[1].delay_tbi_rx_data" IDelay_Value = "20";
INST "core_wrapper/tbi_rx_data_bus[0].delay_tbi_rx_data" IDelay_Value = "20";
```

The number of tap delays are preconfigured in the example designs to meet the setup and hold constraints for the example TBI pinout in the particular device. The setup/hold timing which is achieved after place-and-route is reported in the data sheet section of the TRCE report (created by the implement script). See Understanding Timing Reports for Setup/Hold Timing.
In addition, for Virtex-5 FPGA designs, the following UCF syntax is included:

```
#-----------------------------------------------------------
# To check (analyze) TBI Rx Input Setup/Hold Timing          -
#-----------------------------------------------------------
NET "rx_code_group<?,?>" OFFSET = IN 2 ns VALID 2 ns BEFORE "pma_rx_clk0" RISING;
NET "rx_code_group<?,?>" OFFSET = IN 2 ns VALID 2 ns BEFORE "pma_rx_clk0" FALLING;
```

This syntax causes the Xilinx implementation tools to analyze the input setup and hold constraints for the input TBI bus. If these constraints are not met, the tools do report timing errors. However, the tools do not attempt to automatically correct the timing in the case of failure. These must be corrected manually by changing the number of tap delays for the IODELAY elements in the UCF.

**Kintex-7 and Virtex-6 Devices**

Figure 4-9 illustrates the TBI input logic provided by the example design for the Kintex-7 and Virtex-6 devices. IODELAY elements are instantiated on the TBI data input path as illustrated. Fixed tap delays are applied to these IODELAY elements to delay the `rx_code_group[9:0]` bus so that data is correctly sampled at the IOB IDDR registers, thereby meeting TBI input setup and hold timing constraints.

The number of tap delays are applied using the following UCF syntax.

```
#-----------------------------------------------------------
# To Adjust TBI Rx Input Setup/Hold Timing                  -
#-----------------------------------------------------------
INST "core_wrapper/tbi_rx_data_bus[9].delay_tbi_rx_data" IDELAY_VALUE = "5";
INST "core_wrapper/tbi_rx_data_bus[8].delay_tbi_rx_data" IDELAY_VALUE = "5";
INST "core_wrapper/tbi_rx_data_bus[7].delay_tbi_rx_data" IDELAY_VALUE = "5";
INST "core_wrapper/tbi_rx_data_bus[6].delay_tbi_rx_data" IDELAY_VALUE = "5";
INST "core_wrapper/tbi_rx_data_bus[5].delay_tbi_rx_data" IDELAY_VALUE = "5";
INST "core_wrapper/tbi_rx_data_bus[4].delay_tbi_rx_data" IDELAY_VALUE = "5";
INST "core_wrapper/tbi_rx_data_bus[3].delay_tbi_rx_data" IDELAY_VALUE = "5";
INST "core_wrapper/tbi_rx_data_bus[2].delay_tbi_rx_data" IDELAY_VALUE = "5";
INST "core_wrapper/tbi_rx_data_bus[1].delay_tbi_rx_data" IDELAY_VALUE = "5";
INST "core_wrapper/tbi_rx_data_bus[0].delay_tbi_rx_data" IDELAY_VALUE = "5";
```

The number of tap delays are preconfigured in the example designs to meet the setup and hold constraints for the example TBI pinout in the particular device. The setup/hold timing, which is achieved after place-and-route, is reported in the data sheet section of the TRCE report (created by the implement script). See Understanding Timing Reports for Setup/Hold Timing.
In addition, the following UCF syntax is included:

```
#-----------------------------------------------------------
# To check (analyze) TBI Rx Input Setup/Hold Timing         -
#-----------------------------------------------------------
NET "rx_code_group<?>" OFFSET = IN 2 ns VALID 2 ns BEFORE "pma_rx_clk0" RISING;
NET "rx_code_group<?>" OFFSET = IN 2 ns VALID 2 ns BEFORE "pma_rx_clk0" FALLING;
```

This syntax causes the Xilinx implementation tools to analyze the input setup and hold constraints for the input TBI bus. If these constraints are not met, the tools do report timing errors. However, the tools do not attempt to automatically correct the timing in the case of failure. These must be corrected manually by changing the number of tap delays for the IODELAY elements in the UCF.

**Spartan-6 Devices**

Figure 4-11 illustrates the TBI input logic provided by the example design for the Spartan-6 devices. IODELAY2 elements are instantiated on the TBI data input path as illustrated. Fixed tap delays are applied to these IODELAY2 elements to delay the `rx_code_group[9:0]` bus so that data is correctly sampled at the IOB IDDR registers, thereby meeting TBI input setup and hold timing constraints.

The number of tap delays are applied using the following UCF syntax.

```
#-----------------------------------------------------------
# To Adjust TBI Rx Input Setup/Hold Timing
#-----------------------------------------------------------
INST "core_wrapper/tbi_rx_data_bus[9].delay_tbi_rx_data" IDELAY_VALUE = "20";
INST "core_wrapper/tbi_rx_data_bus[8].delay_tbi_rx_data" IDELAY_VALUE = "20";
INST "core_wrapper/tbi_rx_data_bus[7].delay_tbi_rx_data" IDELAY_VALUE = "20";
INST "core_wrapper/tbi_rx_data_bus[6].delay_tbi_rx_data" IDELAY_VALUE = "20";
INST "core_wrapper/tbi_rx_data_bus[5].delay_tbi_rx_data" IDELAY_VALUE = "20";
INST "core_wrapper/tbi_rx_data_bus[4].delay_tbi_rx_data" IDELAY_VALUE = "20";
INST "core_wrapper/tbi_rx_data_bus[3].delay_tbi_rx_data" IDELAY_VALUE = "20";
INST "core_wrapper/tbi_rx_data_bus[2].delay_tbi_rx_data" IDELAY_VALUE = "20";
INST "core_wrapper/tbi_rx_data_bus[1].delay_tbi_rx_data" IDELAY_VALUE = "20";
INST "core_wrapper/tbi_rx_data_bus[0].delay_tbi_rx_data" IDELAY_VALUE = "20";
```

The number of tap delays are preconfigured in the example designs to meet the setup and hold constraints for the example TBI pinout in the particular device. The setup/hold timing, which is achieved after place-and-route, is reported in the data sheet section of the TRCE report (created by the implement script). See [Understanding Timing Reports for Setup/Hold Timing](#).
In addition, for Spartan-6 FPGA designs, the following UCF syntax is included:

```ucf
#-----------------------------------------------------------
# To check (analyze) TBI Rx Input Setup/Hold Timing
#-----------------------------------------------------------
NET "rx_code_group<?>" OFFSET = IN 2 ns VALID 2 ns BEFORE "pma_rx_clk0" RISING;
NET "rx_code_group<?>" OFFSET = IN 2 ns VALID 2 ns BEFORE "pma_rx_clk0" FALLING;
```

This syntax causes the Xilinx implementation tools to analyze the input setup and hold constraints for the input TBI bus. If these constraints are not met then the tools do report timing errors. However, the tools do not attempt to automatically correct the timing in the case of failure. These must be corrected manually by changing the number of tap delays for the IODELAY elements in the UCF.

## Constraints When Implementing an External GMII

The constraints defined in this section are implemented in the UCF for the example designs delivered with the core. Sections from this UCF have been copied into the following examples and should be studied in conjunction with the HDL source code for the example design. See also Appendix E, Implementing External GMII.

### Clock Period Constraints

When implementing an external GMII, the Transmitter Elastic Buffer delivered with the example design (or similar logic) must be used. The input transmitter GMII signals are then synchronous to their own clock domain (`gmii_tx_clk` is used in the example design). This clock must be constrained for a clock frequency of 125 MHz. The following UCF syntax shows the necessary constraints being applied to the example design.

```ucf
############################################################
# GMII Clock period Constraints: do not relax
#-----------------------------------------------------------
NET "gmii_tx_clk_bufg" TNM_NET = "gmii_tx_clk";
TIMESPEC "ts_gmii_tx_clk" = PERIOD "gmii_tx_clk" 8000 ps HIGH 50 %;
```

GMII IOB Constraints

The following constraints target the flip-flops that are inferred in the top level HDL file for the example design. Constraints are set to ensure that these are placed in IOBs.

```
############################################################
# GMII Transmitter Constraints: place flip-flops in IOB   #
############################################################
INST "gmii_txd*"    IOB = true;
INST "gmii_tx_en"   IOB = true;
INST "gmii_tx_er"   IOB = true;

############################################################
# GMII Receiver Constraints: place flip-flops in IOB      #
############################################################
INST "gmii_rxd_obuf*"  IOB = true;
INST "gmii_rx_dv_obuf" IOB = true;
INST "gmii_rx_er_obuf" IOB = true;
```

Virtex-7 devices support GMII at 3.3 V or lower only in certain parts and packages; see the Virtex-7 Device Documentation. Virtex-6 devices support GMII at 2.5 V only and the device default SelectIO technology standard of LVCMOS25 is used. See the Virtex-6 FPGA Data Sheet: DC and Switching Characteristics for more information. In Virtex-5, Virtex-4, Spartan-6 and Spartan-3 devices, GMII by default is supported at 3.3 V and the UCF contains the following syntax. Use this syntax together with the device I/O Banking rules.

```
INST "gmii_txd<?>"   IOSTANDARD = LVTTL;
INST "gmii_tx_en"    IOSTANDARD = LVTTL;
INST "gmii_tx_er"    IOSTANDARD = LVTTL;

INST "gmii_rxd<?>"   IOSTANDARD = LVTTL;
INST "gmii_rx_dv"    IOSTANDARD = LVTTL;
INST "gmii_rx_er"    IOSTANDARD = LVTTL;

INST "gmii_tx_clk"   IOSTANDARD = LVTTL;
INST "gmii_rx_clk"   IOSTANDARD = LVTTL;
```

In addition, the example design provides pad locking on the GMII for several families. This is provided as a guideline only; there are no specific I/O location constraints for this core.
GMII Input Setup/Hold Timing

Input GMII Timing Specification

Figure 18-2 and Table 18-2 illustrate the setup and hold time window for the input GMII signals. These are the worst-case data valid window presented to the FPGA pins.

Observe that there is, in total, a 2 ns data valid window of guaranteed data which is presented across the GMII input bus. This must be correctly sampled by the FPGA devices.

Table 18-2: Input GMII Timing

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Min</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>t_SETUP</td>
<td>2.00</td>
<td>-</td>
<td>ns</td>
</tr>
<tr>
<td>t_HOLD</td>
<td>0.00</td>
<td>-</td>
<td>ns</td>
</tr>
</tbody>
</table>

Spartan-3, Spartan-3E, and Spartan-3A Devices

Figure E-1 illustrates the GMII input logic which is provided by the example design for the Spartan-3 devices. A DCM must be used on the gmii\_tx\_clk clock path as illustrated. Phase-shifting is then applied to the DCM to align the resultant clock so that it correctly samples the 2 ns GMII data valid window at the input flip-flops.

The fixed phase shift is applied to the DCM using the following UCF syntax.

```
INST "gmii\_tx\_dcm\" CLKOUT\_PHASE\_SHIFT = FIXED;
INST "gmii\_tx\_dcm\" PHASE\_SHIFT = -20;
INST "gmii\_tx\_dcm\" DESKEW\_ADJUST = 0;
```

The value of PHASE\_SHIFT is preconfigured in the example designs to meet the setup and hold constraints for the example GMII pinout in the particular device. The setup/hold timing which is achieved after place-and-route is reported in the data sheet section of the TRCE report (created by the implement script).
For customers fixing their own pinout, the setup and hold figures reported in the TRCE report can be used to initially setup the approximate DCM phase shift. Appendix F, Calculating the DCM Fixed Phase Shift or IODElay Tap Setting, describes a more accurate method for fixing the phase shift by using hardware measurement of a unique PCB design.

**Virtex-4 Devices**

Figure E-1 illustrates the GMII input logic provided by the example design for the Virtex-4 devices. A DCM must be used on the gmii\_tx\_clk clock path as illustrated. Phase-shifting is then applied to the DCM to align the resultant clock so that it correctly samples the 2 ns GMII data valid window at the input flip-flops.

The fixed phase shift is applied to the DCM using the following UCF syntax.

```ucf
INST "gmii\_tx\_dcm" CLKOUT\_PHASE\_SHIFT = FIXED;
INST "gmii\_tx\_dcm" PHASE\_SHIFT = -20;
INST "gmii\_tx\_dcm" DESKEW\_ADJUST = 0;
```

The value of PHASE\_SHIFT is preconfigured in the example designs to meet the setup and hold constraints for the example GMII pinout in the particular device. The setup/hold timing which is achieved after place-and-route is reported in the data sheet section of the TRCE report (created by the implement script).

For customers fixing their own pinout, the setup and hold figures reported in the TRCE report can be used to initially setup the approximate DCM phase shift. Appendix F, Calculating the DCM Fixed Phase Shift or IODElay Tap Setting, describes a more accurate method for fixing the phase shift by using hardware measurement of a unique PCB design.

In addition, for Virtex-4 FPGA designs, the following UCF syntax is included:

```ucf
#-----------------------------------------------------------
# To check (analyze) GMII Tx Input Setup/Hold Timing       -
#-----------------------------------------------------------
INST "gmii\_tx\_dcm" TNM = IN\_GMII;
INST "gmii\_tx\_en" TNM = IN\_GMII;
INST "gmii\_tx\_er" TNM = IN\_GMII;

TIMEGRP "IN\_GMII" OFFSET = IN 2 ns VALID 2 ns BEFORE "gmii\_tx\_clk";
```

This syntax causes the Xilinx implementation tools to analyze the input setup and hold constraints for the input GMII bus. If these constraints are not met, the tools do report timing errors. However, the tools do not attempt to automatically correct the timing in the case of failure. These must be corrected manually by changing the DCM PHASE\_SHIFT value in the UCF.
Virtex-5 Devices

Figure E-2 illustrates the GMII input logic provided by the example design for the Virtex-5 devices. IODELAY elements are instantiated on the GMII data input path as illustrated. Fixed tap delays are applied to these IODELAY elements to delay the GMII input data signals so that data is correctly sampled at the IOB IDDR registers, thereby meeting GMII input setup and hold timing constraints.

The number of tap delays are applied using the following UCF syntax.

```
#-----------------------------------------------------------
# To Adjust GMII Tx Input Setup/Hold Timing                -
#-----------------------------------------------------------
INST "delay_gmii_tx_en" IDELAY_VALUE = "20";
INST "delay_gmii_tx_er" IDELAY_VALUE = "20";
INST "gmii_data_bus[7].delay_gmii_txd" IDELAY_VALUE = "20";
INST "gmii_data_bus[6].delay_gmii_txd" IDELAY_VALUE = "20";
INST "gmii_data_bus[5].delay_gmii_txd" IDELAY_VALUE = "20";
INST "gmii_data_bus[4].delay_gmii_txd" IDELAY_VALUE = "20";
INST "gmii_data_bus[3].delay_gmii_txd" IDELAY_VALUE = "20";
INST "gmii_data_bus[2].delay_gmii_txd" IDELAY_VALUE = "20";
INST "gmii_data_bus[1].delay_gmii_txd" IDELAY_VALUE = "20";
INST "gmii_data_bus[0].delay_gmii_txd" IDELAY_VALUE = "20";
```

The number of tap delays are preconfigured in the example designs to meet the setup and hold constraints for the example GMII pinout in the particular device. The setup/hold timing which is achieved after place-and-route is reported in the data sheet section of the TRCE report (created by the implement script). See Understanding Timing Reports for Setup/Hold Timing.

In addition, for Virtex-5 FPGA designs, the following UCF syntax is included:

```
#-----------------------------------------------------------
# To check (analyze) GMII Tx Input Setup/Hold Timing       -
#-----------------------------------------------------------
INST "gmii_txd*" TNM = IN_GMII;
INST "gmii_tx_en" TNM = IN_GMII;
INST "gmii_tx_er" TNM = IN_GMII;

TIMEGRP "IN_GMII" OFFSET = IN 2 ns VALID 2 ns BEFORE "gmii_tx_clk";
```
This syntax causes the Xilinx implementation tools to analyze the input setup and hold constraints for the input GMII bus. If these constraints are not met, the tools do report timing errors. However, the tools do not attempt to automatically correct the timing in the case of failure. These must be corrected manually by changing the number of tap delays for the IODELAY elements in the UCF.

**Zynq-7000, Virtex-7, Kintex-7, Artix-7, and Virtex-6 Devices**

Figure E-2 illustrates the GMII input logic provided by the example design for the Zynq-7000, Virtex-7, Kintex-7, Artix-7 and Virtex-6 devices. IODELAY elements are instantiated on the GMII data input path as illustrated. Fixed tap delays are applied to these IODELAY elements to delay the GMII input data signals so that data is correctly sampled at the IOB IDDR registers, thereby meeting GMII input setup and hold timing constraints.

The number of tap delays are applied using the following UCF syntax.

```ucf
# To Adjust GMII Tx Input Setup/Hold Timing
INST "delay_gmii_tx_en" IDELAY_VALUE = "5";
INST "delay_gmii_tx_er" IDELAY_VALUE = "5";

INST "gmii_data_bus[7].delay_gmii_txd" IDELAY_VALUE = "5";
INST "gmii_data_bus[6].delay_gmii_txd" IDELAY_VALUE = "5";
INST "gmii_data_bus[5].delay_gmii_txd" IDELAY_VALUE = "5";
INST "gmii_data_bus[4].delay_gmii_txd" IDELAY_VALUE = "5";
INST "gmii_data_bus[3].delay_gmii_txd" IDELAY_VALUE = "5";
INST "gmii_data_bus[2].delay_gmii_txd" IDELAY_VALUE = "5";
INST "gmii_data_bus[1].delay_gmii_txd" IDELAY_VALUE = "5";
INST "gmii_data_bus[0].delay_gmii_txd" IDELAY_VALUE = "5";
```

The number of tap delays are preconfigured in the example designs to meet the setup and hold constraints for the example GMII pinout in the particular device. The setup/hold timing, which is achieved after place-and-route, is reported in the data sheet section of the TRCE report (created by the implement script). See Understanding Timing Reports for Setup/Hold Timing.

In addition, the following UCF syntax is included:

```ucf
# To check (analyze) GMII Tx Input Setup/Hold Timing
INST "gmii_txd*" TNM = IN_GMII;
INST "gmii_tx_en" TNM = IN_GMII;
INST "gmii_tx_er" TNM = IN_GMII;

TIMEGRP "IN_GMII" OFFSET = IN 2 ns VALID 2 ns BEFORE "gmii_tx_clk";
```
This syntax causes the Xilinx implementation tools to analyze the input setup and hold constraints for the input GMII bus. If these constraints are not met then the tools do report timing errors. However, the tools do not attempt to automatically correct the timing in the case of failure. These must be corrected manually by changing the number of tap delays for the IODELAY elements in the UCF.

**Spartan-6 Devices**

Figure E-3 illustrates the GMII input logic provided by the example design for the Spartan-6 devices. IODELAY2 elements are instantiated on the GMII data input path as illustrated. Fixed tap delays are applied to these IODELAY2 elements to delay the GMII input data signals so that data is correctly sampled at the IOB IDDR registers, thereby meeting GMII input setup and hold timing constraints.

The number of tap delays are applied using the following UCF syntax.

```ucf
#-----------------------------------------------------------
# To Adjust GMII Tx Input Setup/Hold Timing                -
#-----------------------------------------------------------
INST "delay_gmii_tx_en"  IDELAY_VALUE = "10";
INST "delay_gmii_tx_er"  IDELAY_VALUE = "10";

INST "gmii_data_bus[7].delay_gmii_txd"  IDELAY_VALUE = "10";
INST "gmii_data_bus[6].delay_gmii_txd"  IDELAY_VALUE = "10";
INST "gmii_data_bus[5].delay_gmii_txd"  IDELAY_VALUE = "10";
INST "gmii_data_bus[4].delay_gmii_txd"  IDELAY_VALUE = "10";
INST "gmii_data_bus[3].delay_gmii_txd"  IDELAY_VALUE = "10";
INST "gmii_data_bus[2].delay_gmii_txd"  IDELAY_VALUE = "10";
INST "gmii_data_bus[1].delay_gmii_txd"  IDELAY_VALUE = "10";
INST "gmii_data_bus[0].delay_gmii_txd"  IDELAY_VALUE = "10";
```

The number of tap delays are preconfigured in the example designs to meet the setup and hold constraints for the example GMII pinout in the particular device. The setup/hold timing which is achieved after place-and-route is reported in the data sheet section of the TRCE report (created by the implement script). See Understanding Timing Reports for Setup/Hold Timing.

In addition, for Spartan-6 FPGA designs, the following UCF syntax is included:

```ucf
#-----------------------------------------------------------
# To check (analyze) GMII Tx Input Setup/Hold Timing       -
#-----------------------------------------------------------
INST "gmii_txd*"  TNM = IN_GMII;
INST "gmii_tx_en"  TNM = IN_GMII;
INST "gmii_tx_er"  TNM = IN_GMII;

TIMEGRP "IN_GMII" OFFSET = IN 2 ns VALID 2 ns BEFORE "gmii_tx_clk";
```
This syntax causes the Xilinx implementation tools to analyze the input setup and hold constraints for the input GMII bus. If these constraints are not met then the tools do report timing errors. However, the tools do not attempt to automatically correct the timing in the case of failure. These must be corrected manually by changing the number of tap delays for the IODELAY elements in the UCF.

### Understanding Timing Reports for Setup/Hold Timing

Setup and Hold results for the TBI or GMII input buses for the following devices are defined in the Data Sheet Report section of the Timing Report. The results are self-explanatory and show an obvious correlation and relationship to Figure 18-1 and Figure 18-2.

The following example shows the GMII report from a Spartan-3A DSP device. The implementation requires 1.531 ns of setup (this is less than the 2 ns required, to allow for slack). The implementation requires -0.125 ns of hold (this is less than the 0 ns required, to allow for slack).

**Data Sheet report:**

---

All values displayed in nanoseconds (ns)

Set up/hold to clock gmii_tx_clk

---

<table>
<thead>
<tr>
<th>Source</th>
<th>Setup to, clk (edge)</th>
<th>Hold to, clk (edge)</th>
<th>gmii_tx_clk_bufg</th>
<th>Clock Phase</th>
</tr>
</thead>
<tbody>
<tr>
<td>gmii_tx_en</td>
<td>1.531 (R)</td>
<td>-0.141 (R)</td>
<td>gmii_tx_clk_bufg</td>
<td>0.000</td>
</tr>
<tr>
<td>gmii_tx_er</td>
<td>1.531 (R)</td>
<td>-0.141 (R)</td>
<td>gmii_tx_clk_bufg</td>
<td>0.000</td>
</tr>
<tr>
<td>gmii_txd&lt;0&gt;</td>
<td>1.531 (R)</td>
<td>-0.141 (R)</td>
<td>gmii_tx_clk_bufg</td>
<td>0.000</td>
</tr>
<tr>
<td>gmii_txd&lt;1&gt;</td>
<td>1.525 (R)</td>
<td>-0.135 (R)</td>
<td>gmii_tx_clk_bufg</td>
<td>0.000</td>
</tr>
<tr>
<td>gmii_txd&lt;2&gt;</td>
<td>1.531 (R)</td>
<td>-0.141 (R)</td>
<td>gmii_tx_clk_bufg</td>
<td>0.000</td>
</tr>
<tr>
<td>gmii_txd&lt;3&gt;</td>
<td>1.525 (R)</td>
<td>-0.135 (R)</td>
<td>gmii_tx_clk_bufg</td>
<td>0.000</td>
</tr>
<tr>
<td>gmii_txd&lt;4&gt;</td>
<td>1.515 (R)</td>
<td>-0.125 (R)</td>
<td>gmii_tx_clk_bufg</td>
<td>0.000</td>
</tr>
<tr>
<td>gmii_txd&lt;5&gt;</td>
<td>1.515 (R)</td>
<td>-0.125 (R)</td>
<td>gmii_tx_clk_bufg</td>
<td>0.000</td>
</tr>
<tr>
<td>gmii_txd&lt;6&gt;</td>
<td>1.520 (R)</td>
<td>-0.130 (R)</td>
<td>gmii_tx_clk_bufg</td>
<td>0.000</td>
</tr>
<tr>
<td>gmii_txd&lt;7&gt;</td>
<td>1.520 (R)</td>
<td>-0.130 (R)</td>
<td>gmii_tx_clk_bufg</td>
<td>0.000</td>
</tr>
<tr>
<td>-----------</td>
<td>----------------------</td>
<td>---------------------</td>
<td>------------------</td>
<td>-------------</td>
</tr>
</tbody>
</table>
Implementing the Design

This chapter describes how to simulate and implement your design containing the Ethernet 1000BASE-X PCS/PMA or SGMII core in the ISE® Design Suite.

Pre-implementation Simulation

A functional model of the Ethernet 1000BASE-X PCS/PMA or SGMII core netlist is generated by the CORE Generator™ tool to allow simulation of the core in the design phase of the project.

Using the Simulation Model

For information about setting up your simulator to use the pre-implemented model, consult the Xilinx Synthesis and Verification Design Guide, included in your Xilinx software installation.

The model is provided in the CORE Generator tool project directory.

VHDL Design Entry

<component_name>.vhd

Verilog Design Entry

<component_name>.v

This model can be compiled along with your code to simulate the overall system.
Synthesis

XST - VHDL

In the CORE Generator tool project directory, there is a <component_name>.vho file that is a component and instantiation template for the core. Use this to help instance the Ethernet 1000BASE-X PCS/PMA or SGMII core into your VHDL source.

After the entire design is complete, create the following:

- An XST project file top_level_module_name.prj listing all the user source code files
- An XST script file top_level_module_name.scr containing your required synthesis options.

To synthesize the design, run

```
$ xst -ifn top_level_module_name.scr
```

See the XST User Guide for more information on creating project and synthesis script files, and running the xst program.

XST - Verilog

There is a module declaration for the Ethernet 1000BASE-X PCS/PMA or SGMII core in the CORE Generator tool project directory:

```
<component_name>/implement/<component_name>_mod.v
```

Use this module to help instance the Ethernet 1000BASE-X PCS/PMA or SGMII core into your Verilog source.

After the entire design is complete, do the following:

- Generate an XST project file top_level_module_name.prj listing all user source code files.

  Make sure to include the following as the first two files in the project list.

  `%%XILINX%/verilog/src/iSE/unisim_comp.v`

  and

  `<component_name>/implement/<component_name>_mod.v`

- Generate an XST script file top_level_module_name.scr containing your required synthesis options.
To synthesize the design, run:

```
$ xst -ifn top_level_module_name.scr
```

See the *XST User Guide* for more information on creating project and synthesis script files, and running the *xst* program.

## Implementation

### Generating the Xilinx Netlist

To generate the Xilinx netlist, the *ngdbuild* tool is used to translate and merge the individual design netlists into a single design database—the NGD file. Also merged at this stage is the UCF for the design. An example of the *ngdbuild* command is:

```
$ ngdbuild -sd path_to_core_netlist -sd path_to_user_synth_results \
    -uc top_level_module_name.ucf top_level_module_name
```

### Mapping the Design

To map the logic gates of the user design net list into the Configurable Logic Blocks (CLBs) and IOBs of the FPGA, run the *map* command. The *map* command writes out a physical design to an Native Circuit Description (NCD) file. An example of the *map* command is:

```
$ map -o top_level_module_name_map.ncd top_level_module_name.ngd \
    top_level_module_name.pcf
```

### Placing and Routing the Design

The *par* command must be executed to place and route your design logic components (mapped physical logic cells) within an NCD file, in accordance with the layout and timing requirements specified within the Physical Constraints File (PCF) file. The *par* command outputs the placed and routed physical design to an NCD file.

An example of the *par* command is:

```
$ par top_level_module_name_map.ncd top_level_module_name.ncd \
    top_level_module_name.pcf
```

### Static Timing Analysis

The *trce* command must be executed to evaluate timing closure on a design and create a Timing Report file (TWR) that is derived from static timing analysis of the Physical Design file (NCD). The analysis is typically based on constraints included in the optional PCF file.
An example of the `trce` command is:

```bash
$ trce -o top_level_module_name.twr top_level_module_name.ncd \
    top_level_module_name.pcf
```

### Generating a Bitstream

The `bitgen` command must be executed to create the configuration bitstream (BIT) file based on the contents of a physical implementation file (NCD). The BIT file defines the behavior of the programmed FPGA.

An example of the `bitgen` command is:

```bash
$ bitgen -w top_level_module_name.ncd
```

### Post-Implementation Simulation

The purpose of post-implementation simulation is to verify that the design as implemented in the FPGA works as expected.

### Generating a Simulation Model

To generate a chip-level simulation netlist for your design, the netgen command must be run.

**VHDL**

```bash
$ netgen -sim -ofmt vhdl -ngm top_level_module_name_map.ngm \
    -tm netlist top_level_module_name.ncd \
    top_level_module_name_postimp.vhd
```

**Verilog**

```bash
$ netgen -sim -ofmt verilog -ngm top_level_module_name_map.ngm \
    -tm netlist top_level_module_name.ncd \
    top_level_module_name_postimp.v
```

### Using the Model

For information about setting up your simulator to use the pre-implemented model, consult the Xilinx Synthesis and Verification Design Guide, included in your Xilinx software installation.

In addition, use the following guidelines to determine the simulator type required.
Designs incorporating a device-specific transceiver require a Verilog LRM-IEEE 1364-2005 encryption-compliant simulator. Currently supported simulators are:

- Mentor Graphics ModelSim v6.6d
- Cadence Incisive Enterprise Simulator (IES) v10.2
- Synopsys VCS and VCS MX 2010.06

For VHDL simulation, a mixed HDL license is required.

---

**Other Implementation Information**

For more information about using the Xilinx implementation tool flow, including command line switches and options, consult the software manuals provided with the Xilinx® ISE® Design Suite.
Chapter 20

Detailed Example Design

This chapter contains information about the provided example design in the ISE® Design Suite environment. The chapter provides detailed information about the deliverables provided by the CORE Generator™ tool for the Ethernet 1000BASE-X PCS/PMA or SGMII core. The chapter begins with a directory and file list description for the deliverables, followed by an overview of the purpose and contents of the provided scripts.

Deliverables for the core include the following:

- The netlist file for the core
- Supporting the CORE Generator tool files
- Release notes and documentation
- Subdirectories containing an HDL example design
- Scripts to run the core through the back-end tools and simulate the core using either Mentor Graphics ModelSim, Cadence IES, and Synopsys simulators
Directory Structure

- `<project directory>`
  Top-level project directory; name is user-defined.
- `<project directory>/<component name>`
  Core release notes file
  - `<component name>/doc`
    Product documentation
  - `<component name>/example design`
    Verilog and VHDL design files
  - `<component name>/implement`
    Implementation script files
    - `implement/results`
      Results directory, created after implementation scripts are run, and contains implementation script results
  - `implement/results`
    Simulation scripts
  - `simulation/functional`
    Functional simulation files
Directory and File Contents

The core directories and their associated files are defined in the following tables.

<project directory>

The project directory contains all the CORE Generator tool project files.

<table>
<thead>
<tr>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>&lt;project_dir&gt;</td>
<td></td>
</tr>
<tr>
<td>&lt;component_name&gt;.ngc</td>
<td>Top-level netlist. This is instantiated by the Verilog or VHDL example design.</td>
</tr>
<tr>
<td>&lt;component_name&gt;.v[hd]</td>
<td>Verilog or VHDL simulation model; UNISIM-based</td>
</tr>
<tr>
<td>&lt;component_name&gt;.v{ho</td>
<td>eo}</td>
</tr>
<tr>
<td>&lt;component_name&gt;.xco</td>
<td>Log file that records the settings used to generate a core. An XCO file is generated by the CORE Generator tool for each core that it creates in the current project directory. An XCO file can also be used as an input to the CORE Generator tool.</td>
</tr>
<tr>
<td>&lt;component_name&gt;.xcp</td>
<td>Similar to the XCO file except that it does not specify project-specific settings, such as target architecture and output products</td>
</tr>
<tr>
<td>&lt;component_name&gt;_flist.txt</td>
<td>List of files delivered with the core</td>
</tr>
</tbody>
</table>

<project directory>/<component name>

The <component name> directory contains the release notes file provided with the core, which can include last-minute changes and updates.

<table>
<thead>
<tr>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>&lt;project_dir&gt;/&lt;component_name&gt;</td>
<td></td>
</tr>
<tr>
<td>gig_eth_pcs_pma_readme.txt</td>
<td>Core release notes file</td>
</tr>
</tbody>
</table>
<component name>/doc

The doc directory contains the PDF documentation provided with the core.

Table 20-3:  Doc Directory

<table>
<thead>
<tr>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>&lt;project_dir&gt;/&lt;component_name&gt;/doc</td>
<td></td>
</tr>
<tr>
<td>pg047-gig-eth-pcs-pma.pdf</td>
<td>Ethernet 1000BASE-X PCS/PMA or SGMII Product Guide</td>
</tr>
</tbody>
</table>

<component name>/example design

The example design directory contains the example design files provided with the core, and can contain files and subdirectories other than those defined in Table 20-4. For more information, see one of the following:

- Example Design for 1000BASE-X with Transceivers
- Example Designs for the Ten-Bit Interface (TBI)
- SGMII Example Design / Dynamic Switching Example Design with Ten-Bit Interface
- SGMII Example Design / Dynamic Switching Example Design Using a Transceiver
- Chapter 7, SGMII over LVDS

Table 20-4:  Example Design Directory

<table>
<thead>
<tr>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>&lt;project_dir&gt;/&lt;component_name&gt;/example_design</td>
<td></td>
</tr>
<tr>
<td>sync_block.v[hd]</td>
<td>This is a synchronization flip-flop pair, used for passing signals across a clock domain.</td>
</tr>
<tr>
<td>reset_sync.v[hd]</td>
<td>This is a reset synchronization module for creating a synchronous reset output signal from an asynchronous input.</td>
</tr>
<tr>
<td>_example_design.ucf</td>
<td>Example User Constraints File (UCF) provided for the example design</td>
</tr>
<tr>
<td>_example_design.v[hd]</td>
<td>Top-level file that allows example design to be implemented in a device as a standalone design.</td>
</tr>
<tr>
<td>_block.v[hd]</td>
<td>A block-level file that is a useful part of example design and should be instantiated in all customer designs.</td>
</tr>
</tbody>
</table>
<component name>/implement

The implement directory contains the core implementation script files.

Table 20-5: Implement Directory

<table>
<thead>
<tr>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>&lt;project_dir&gt;/&lt;component_name&gt;/implement</td>
<td>Linux shell script that processes the example design through the Xilinx tool flow. See Implementation Scripts for more information.</td>
</tr>
<tr>
<td>implement.sh</td>
<td>Windows batch file that processes the example design through the Xilinx tool flow. See Implementation Scripts for more information.</td>
</tr>
<tr>
<td>xst.prj</td>
<td>XST project file for the example design (VHDL only); it enumerates all of the VHDL files that need to be synthesized.</td>
</tr>
<tr>
<td>xst.scr</td>
<td>Xilinx Synthesis Technology (XST) script file for the example design</td>
</tr>
</tbody>
</table>

implement/results

The results directory is created by the implement script, after which the implement script results are placed in the results directory.

Table 20-6: Results Directory

<table>
<thead>
<tr>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>&lt;project_dir&gt;/&lt;component_name&gt;/implement/results</td>
<td>Back-annotated SIMPRIM-based model used for timing simulation</td>
</tr>
<tr>
<td>routed.v[hd]</td>
<td>Timing information for simulation</td>
</tr>
</tbody>
</table>

<component name>/simulation

The simulation directory and subdirectories that provide the files necessary to test a Verilog or VHDL implementation of the example design. For more information, see:

- Example Design for 1000BASE-X with Transceivers
- Example Designs for the Ten-Bit Interface (TBI)
- SGMII Example Design / Dynamic Switching Example Design with Ten-Bit Interface
- SGMII Example Design / Dynamic Switching Example Design Using a Transceiver
- SGMII over LVDS
**Table 20-7: Simulation Directory**

<table>
<thead>
<tr>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>demo_tb.v[hd]</td>
<td>Top-level file of the demonstration test bench for the example design. Instantiates the example design (the Device Under Test (DUT)), generates clocks, resets, and test bench control semaphores.</td>
</tr>
<tr>
<td>stimulus_tb.v[hd]</td>
<td>Creates test bench stimulus in the form of four Ethernet frames, which are injected into the DUT. The output from the DUT is also monitored for errors.</td>
</tr>
</tbody>
</table>

**simulation/functional**

The functional directory contains functional simulation scripts provided with the core.

**Table 20-8: Functional Directory**

<table>
<thead>
<tr>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>simulate_mti.do</td>
<td>ModelSim macro file that compiles Verilog or VHDL sources and runs the functional simulation to completion.</td>
</tr>
<tr>
<td>wave_mti.do</td>
<td>ModelSim macro file that opens a wave window and adds signals of interest to it. It is called by the simulate_mti.do macro file.</td>
</tr>
<tr>
<td>simulate_ncsim.sh</td>
<td>IES script file that compiles the Verilog or VHDL sources and runs the functional simulation to completion.</td>
</tr>
<tr>
<td>wave_ncsim.sv</td>
<td>IES macro file that opens a wave window and adds signals of interest to it. It is called by the simulate_ncsim.sh script file.</td>
</tr>
<tr>
<td>simulate_vcs.sh</td>
<td>VCS script file that compiles the Verilog sources and runs the functional simulation to completion.</td>
</tr>
<tr>
<td>ucli_commands.key</td>
<td>This file is sourced by VCS at the start of simulation; it configures the simulator.</td>
</tr>
<tr>
<td>vcs_session.tcl</td>
<td>VCS macro file that opens a wave window and adds signals of interest to it. It is called by the simulate_vcs.sh script file.</td>
</tr>
</tbody>
</table>
Example Designs

See the following sections for example designs:

- Example Designs for the Ten-Bit Interface (TBI) in Chapter 4
- Example Design for 1000BASE-X with Transceivers in Chapter 5
- SGMII Example Design / Dynamic Switching Example Design Using a Transceiver in Chapter 6
- Example Design Implementation in Chapter 7

Demonstration Test Bench

See Demonstration Test Bench in Chapter 4.

Implementation Scripts

The implementation script is either a shell script or batch file that processes the example design through the Xilinx tool flow. It is located at:

**Linux**

```
<project_dir>/<component_name>/implement/implement.sh
```

**Windows**

```
<project_dir>/<component_name>/implement/implement.bat
```

The implement script performs the following steps:

1. The HDL example design files are synthesized using XST.
2. NGDBuild is run to consolidate the core netlist and the example design netlist into the Native Generic Database (NGD) file containing the entire design.
3. The design is mapped to the target technology.
4. The design is placed-and-routed on the target device.
5. Static timing analysis is performed on the routed design using `trce`.
6. A bitstream is generated.
7. Netgen runs on the routed design to generate a VHDL or Verilog netlist (as appropriate for the Design Entry project setting) and timing information in the form of SDF files. The Xilinx tool flow generates several output and report files. These are saved in the following directory, which is created by the implement script:

\[<project_dir>/<component_name>/implement/results\]

Simulation Scripts

The test script is a ModelSim, IES or VCS macro that automates the simulation of the test bench and is in the following location:

\[<project_dir>/<component_name>/simulation/functional/\]

The test script performs the following tasks:

- Compiles the structural UNISIM simulation model
- Compiles HDL example design source code
- Compiles the demonstration test bench
- Starts a simulation of the test bench
- Opens a Wave window and adds signals of interest (\texttt{wave_mti.do/wave_ncsim.sv})
- Runs the simulation to completion
SECTION IV: APPENDICES

Verification, Compliance, and Interoperability

Migrating

1000BASE-X State Machines

Rx Elastic Buffer Specifications

Implementing External GMII

Calculating the DCM Fixed Phase Shift or IODelay Tap Setting

Debugging

Additional Resources
Appendix A

Verification, Compliance, and Interoperability

Simulation

A highly parameterizable transaction based test bench was used to test the core. Testing included the following:

- Register Access
- Loss of Synchronization
- Auto-Negotiation and error handling
- Frame Transmission and error handling
- Frame Reception and error handling

Hardware Testing

The core has been tested on many hardware test platforms at Xilinx to represent different parameterizations, including the following:

- The core with device-specific transceiver and performing the 1000BASE-X standard was tested with the Tri-Mode Ethernet MAC core from Xilinx.

  This follows the architecture shown in Figure 12-3. A test platform was built around these cores, including a back-end FIFO capable of performing a simple ping function, and a test pattern generator. Software running on the embedded PowerPC® processor was used to provide access to all configuration and status registers. Version 3.0 of this core was taken to the University of New Hampshire Inter operability Lab (UNH IOL) where conformance and inter operability testing was performed.

- The core with device-specific transceiver (all supported families) and performing the SGMII standard was tested with the Tri-speed Ethernet MAC core from Xilinx.
This was connected to an external PHY capable of performing 10BASE-T, 100BASE-T and 1000BASE-T. The system was tested at all three speeds, following the architecture shown in Figure 12-8 and included the PowerPC® processor based test platform.

Verification

The Ethernet 1000BASE-X PCS/PMA or SGMII core has been verified with extensive simulation and hardware verification.
Appendix B

Migrating


For a complete list of Vivado User and Methodology Guides, click here.
Introduction

Table C-1 illustrates the Ordered Sets defined in IEEE 802.3-2008 clause 36. These code group characters are inserted by the PCS Transmit Engine into the transmitted data stream, encapsulating the Ethernet frames indicated by the GMII transmit signals.

The PCS Receive Engine performs the opposite function; it uses the Ordered Sets to detect the Ethernet frames and from them creates the GMII receive signals.

Cross reference Table C-1 with the remainder of this Appendix. See IEEE 802.3-2008 clause 36 for further information on these Orders Sets.

<table>
<thead>
<tr>
<th>Code</th>
<th>Ordered_Set</th>
<th>No. of Code-Groups</th>
<th>Encoding</th>
</tr>
</thead>
<tbody>
<tr>
<td>/C/</td>
<td>Configuration</td>
<td></td>
<td>Alternating /C1/ and /C2/</td>
</tr>
<tr>
<td>/C1/</td>
<td>Configuration 1</td>
<td>4</td>
<td>/K28.5/D21.5/Config_Reg1</td>
</tr>
<tr>
<td>/C2/</td>
<td>Configuration 2</td>
<td>4</td>
<td>/K28.5/D2.2/Config_Reg1</td>
</tr>
<tr>
<td>/I/</td>
<td>IDLE</td>
<td></td>
<td>Correcting /I1/, Preserving /I2/</td>
</tr>
<tr>
<td>/I1/</td>
<td>IDLE_1</td>
<td>2</td>
<td>/K28.5/D5.6/</td>
</tr>
<tr>
<td>/I2/</td>
<td>IDLE_2</td>
<td>2</td>
<td>/K28.5/D16.2/</td>
</tr>
<tr>
<td>Encapsulation</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>/R/</td>
<td>Carrier_Extend</td>
<td>1</td>
<td>/K23.7/</td>
</tr>
<tr>
<td>/S/</td>
<td>Start_of_Packet</td>
<td>1</td>
<td>/K27.7/</td>
</tr>
<tr>
<td>/T/</td>
<td>End_of_Packet</td>
<td>1</td>
<td>/K29.7/</td>
</tr>
<tr>
<td>/V/</td>
<td>Error_Propagation</td>
<td>1</td>
<td>/K30.7/</td>
</tr>
</tbody>
</table>

1. Two data code-groups representing the Config_Reg value (contains Auto-Negotiation information)
Start of Frame Encoding

The Even Transmission Case

Figure C-1 illustrates the translation of GMII encoding into the code-group stream performed by the PCS Transmit Engine. This stream is transmitted out of the core, either serially using the device-specific transceiver or in parallel across the TBI.

IMPORTANT: The encoding of Idle periods /I2/ is constructed from a couple of code groups—the /K28.5/ character (considered the even position) and the /D16.2/ character (considered the odd position).

In this example, the assertion of the gmii_tx_en signal of the GMII occurs in the even position. In response, the state machines insert a Start of Packet code group /S/ following the Idle (in the even position). This is inserted in place of the first byte of the frame preamble field.

![Figure C-1: 1000BASE-X Transmit State Machine Operation (Even Case)]

Reception of the Even Case

Figure C-2 illustrates the reception of the in-bound code-group stream, received either serially using the device-specific transceiver, or in parallel across the TBI, and translation of this code-group stream into the receiver GMII. This is performed by the PCS Receive Engine.

The Start of Packet code group /S/ is replaced with a preamble byte. This results in the restoration of the full preamble field.
The Odd Transmission Case

Figure C-3 illustrates the translation of GMII encoding into the code-group stream performed by the PCS Transmit Engine; this stream is transmitted out of the core, either serially using the device-specific transceiver, or in parallel across the TBI.

In this example, the assertion of the gmii_tx_en signal of the GMII occurs in the odd position; in response, the state machines are unable to immediately insert a Start-Of-Packet code group /S/ as the Idle character must first be completed. The Start of Packet code group /S/ is therefore inserted (in the even position) after completing the Idle. This results in the /D16.2/ character of the Idle /I2/ sequence being inserted in place of the first byte of the preamble field, and the Start-Of-Packet /S/ being inserted in place of the second byte of preamble as illustrated.
Reception of the Odd Case

Figure C-4 illustrates the reception of the in-bound code-group stream, received either serially using the device-specific transceiver, or in parallel across the TBI, and translation of this code-group stream into the receiver GMII. This is performed by the PCS Receive Engine.

The Start of Packet code group /S/ is again replaced with a preamble byte. However, the first preamble byte of the original transmit GMII (see Figure C-3) frame (which was replaced with the /D16.2/ character to complete the Idle sequence), has not been replaced. This has resulted in a single byte of preamble loss across the system.
Appendix C: 1000BASE-X State Machines

Preamble Shrinkage

As previously described, a single byte of preamble can be lost across the 1000BASE-X system (the actual loss occurs in the 1000BASE-X PCS transmitter state machine).

- There is no specific statement for this preamble loss in the IEEE 802.3-2008 specification; the preamble loss falls out as a consequence of the state machines (see figures 36-5 and 36-6 in the IEEE 802.3-2008 specification).

- IEEE 802.3ah-2004 does, however, specifically state in clause 65.1.3.2.1:

  “NOTE 1 – The 1000BASE-X PCS transmit function replaces the first octet of preamble with the /S/ code-group or it discards the first octet and replaces the second octet of preamble with the /S/ code-group. This decision is based upon the even or odd alignment of the PCS transmit state diagram (see Figure 36-5).”

End of Frame Encoding

The Even Transmission Case

Figure C-5 illustrates the translation of GMII encoding into the code-group stream performed by the PCS Transmit Engine. This stream is transmitted out of the core, either serially using the device-specific transceiver or in parallel across the TBI.

In response to the deassertion of gmii_txd_en, an End of Packet code group /T/ is immediately inserted. The even and odd alignment described in Start of Frame Encoding persists throughout the Ethernet frame. If the /T/ character occurs in the even position (the frame contained an even number of bytes starting from the /S/ character), then this is followed with a single Carrier Extend code group /R/.

This allows the /K28.5/ character of the following Idle code group to be aligned to the even position.
**Note:** The first Idle to follow the frame termination sequence will be a /I1/ if the frame ended with positive running disparity or a /I2/ if the frame ended with negative running disparity. This is illustrated as the shaded code group.

![Diagram showing PCS Transmit Engine Encoding](image1)

**Reception of the Even Case**

*Figure C-6* illustrates the reception of the in-bound code-group stream, received either serially using the device-specific transceiver, or in parallel across the TBI, and translation of this code-group stream into the receiver GMII. This is performed by the PCS Receive Engine.

![Diagram showing PCS Receive Engine Decoding](image2)
The Odd Transmission Case

Figure C-7 illustrates the translation of GMII encoding into the code-group stream performed by the PCS Transmit Engine; this stream is transmitted out of the core, either serially using the device-specific transceiver, or in parallel across the TBI.

In response to the deassertion of \texttt{gmii\_tx\_en}, an End of Packet code group \(/T/\) is immediately inserted. The even and odd alignment described in Start of Frame Encoding persists throughout the Ethernet frame. If the \(/T/\) character occurs in the odd position (the frame contained an odd number of bytes starting from the \(/S/\) character), then this is followed with two Carrier Extend code groups \(/R/\). This allows the /K28.5/ character of the following Idle code group to be aligned to the even position.

\textbf{Note:} The first Idle to follow the frame termination sequence will be a /I1/ if the frame ended with positive running disparity or a /I2/ if the frame ended with negative running disparity. This is illustrated as the shaded code group.

![Figure C-7: 1000BASE-X Transmit State Machine Operation (Even Case)](image)

Reception of the Odd Case

Figure C-8 illustrates the reception of the in-bound code-group stream, received either serially using the device-specific transceiver, or in parallel across the TBI, and translation of this code-group stream into the receiver GMII. This is performed by the PCS Receive Engine.

As defined in IEEE 802.3-2008 figure 36-7b, the combined /T/R/R/ sequence results in the GMII encoding of Frame Extension. This occurs for a single clock cycle following the end of frame reception; the \texttt{gmii\_rx\_er} signal is driven high and the frame extension code of 0x0F is driven onto \texttt{gmii\_rxd[7:0]}. This occurs even in full-duplex mode.
Figure C-8: 1000BASE-X Reception State Machine Operation (Odd Case)
Appendix D

Rx Elastic Buffer Specifications

This appendix is intended to serve as a reference for the Rx Elastic Buffer sizes used in the core and the related maximum frame sizes that can be used without causing a buffer underflow or overflow error.

Throughout this appendix, all analyses are based on 100 ppm clock tolerances on both sides of the elastic buffer (200 ppm total difference). This corresponds to the Ethernet clock tolerance specification.

Introduction

The need for an Rx Elastic Buffer is illustrated in The Requirement for the FPGA Logic Rx Elastic Buffer. The analysis included in this chapter shows that for standard Ethernet clock tolerances (100 ppm) there can be a maximum difference of one clock edge every 5000 clock periods of the nominal 125 MHz clock frequency.

This slight difference in clock frequency on either side of the buffer accumulates and either starts to fill or empties the Rx Elastic Buffer over time. The Rx Elastic buffer copes with this by performing clock correction during the interframe gaps by either inserting or removing Idle characters. The Rx Elastic Buffer always attempts to restore the buffer occupancy to the half full level during an interframe gap. See Clock Correction.

Rx Elastic Buffers: Depths and Maximum Frame Sizes

Device Specific Transceiver Rx Elastic Buffers

Figure D-1 illustrates the transceiver Rx Elastic Buffer depths and thresholds in Virtex®-4 FX, Virtex-5 LXT, SXT, FXT and TXT families, Spartan®-6 LXT family, Virtex-6, Zynq™-7000, Virtex-7, Artix™-7, and Kintex™-7 families. Each FIFO word corresponds to a single character of data (equivalent to a single byte of data following 8B/10B decoding).
Appendix D: Rx Elastic Buffer Specifications

Zynq-7000, Virtex-7, Kintex-7, Artix-7, Virtex-6, Spartan-6, and Virtex-5 Devices

Consider the example, where the shaded area represents the usable buffer availability for the duration of frame reception.

- If the buffer is filling during frame reception, there are 52-34 = 18 FIFO locations available before the buffer reaches the overflow mark.
- If the buffer is emptying during reception, then there are 30-12 = 18 FIFO locations available before the buffer reaches the underflow mark.

This analysis assumes that the buffer is approximately at the half-full level at the start of the frame reception. As illustrated, there are two locations of uncertainty, above and below the exact half-full mark of 32, resulting from the clock correction decision, and is based across an asynchronous boundary.

Because there is a worst-case scenario of one clock edge difference every 5000 clock periods, the maximum number of clock cycles (bytes) that can exist in a single frame passing through the buffer before an error occurs is:

\[ 5000 \times 18 = 90000 \text{ bytes} \]

Table D-1 translates this into maximum frame size at different Ethernet speeds. At SGMII speeds lower than 1 Gb/s, performance is diminished because bytes are repeated multiple times (see Chapter 8, Using the Core Netlist Client-Side GMII for the SGMII Standard).
Appendix D: Rx Elastic Buffer Specifications

Table D-1: Maximum Frame Sizes: Transceiver Rx Elastic Buffers (100ppm Clock Tolerance)

<table>
<thead>
<tr>
<th>Standard / Speed</th>
<th>Maximum Frame Size</th>
</tr>
</thead>
<tbody>
<tr>
<td>1000BASE-X (1 Gb/s only)</td>
<td>90000</td>
</tr>
<tr>
<td>SGMII (1 Gb/s)</td>
<td>90000</td>
</tr>
<tr>
<td>SGMII (100 Mb/s)</td>
<td>9000</td>
</tr>
<tr>
<td>SGMII (10 Mb/s)</td>
<td>900</td>
</tr>
</tbody>
</table>

Virtex-4 FX Device

Consider the Virtex-4 FX device case also illustrated in Figure D-1. The thresholds are different to that of other families, but the overall size of the buffer is the same. Instead of the half full point, there are configurable clock correction thresholds. During the interframe gap, clock correction attempts to restore the occupancy to within these two thresholds.

However, by setting both CLK_COR_MAX_LAT and CLK_COR_MIN_LAT thresholds to the same value, symmetrically between overflow and underflow marks, it is possible to obtain the same figures as for other families. For this reason, by adjusting the threshold attributes accordingly, Table D-1 is also applicable.

SGMII FPGA Logic Rx Elastic Buffer

Figure D-2 illustrates the FPGA logic Rx Elastic Buffer depth. This logic elastic buffer is used with the core when:

- Performing SGMII over LVDS.
- This buffer can optionally be used to replace the Rx Elastic Buffers of the transceiver when performing (see Chapter 6, SGMII / Dynamic Standards Switching with Transceivers (see Receiver Elastic Buffer Implementations).
Appendix D: Rx Elastic Buffer Specifications

The shaded area of Figure D-2 represents the usable buffer availability for the duration of frame reception.

- If the buffer is filling during frame reception, there are $122 - 66 = 56$ FIFO locations available before the buffer reaches the overflow mark.
- If the buffer is emptying during reception, then there are $62 - 6 = 56$ FIFO locations available before the buffer reaches the underflow mark.

This analysis assumes the buffer is approximately at the half-full level at the start of the frame reception. As illustrated, there are two locations of uncertainty, above and below the exact half-full mark of 64. This is as a result of the clock correction decision, and is based across an asynchronous boundary.

Because there is a worst-case scenario of one clock edge difference every 5000 clock periods, the maximum number of clock cycles (bytes) that can exist in a single frame passing through the buffer before an error occurs is:

$$5000 \times 56 = 280000 \text{ bytes}$$

Table D-2 translates this into maximum frame size at different Ethernet speeds. At SGMII speeds lower than 1 Gb/s, performance is diminished because bytes are repeated multiple
times. See Chapter 8, Using the Core Netlist Client-Side GMII for the SGMII Standard.

Table D-2: Maximum Frame Sizes: Fabric Rx Elastic Buffers (100ppm Clock Tolerance)

<table>
<thead>
<tr>
<th>Standard / Speed</th>
<th>Maximum Frame Size</th>
</tr>
</thead>
<tbody>
<tr>
<td>1000BASE-X (1 Gb/s only)</td>
<td>280000</td>
</tr>
<tr>
<td>SGMII (1 Gb/s)</td>
<td>280000</td>
</tr>
<tr>
<td>SGMII (100 Mb/s)</td>
<td>28000</td>
</tr>
<tr>
<td>SGMII (10 Mb/s)</td>
<td>2800</td>
</tr>
</tbody>
</table>

TBI Rx Elastic Buffer

For SGMII / Dynamic Switching

The Rx Elastic Buffer used for the SGMII or Dynamic Standards Switching is identical to the method used in SGMII FPGA Logic Rx Elastic Buffer.

For 1000BASE-X

Figure D-3 illustrates the Rx Elastic Buffer depth and thresholds when using the Ten-Bit-Interface with the 1000BASE-X standard. This buffer is intentionally smaller than the equivalent buffer for SGMII/Dynamic Switching. Because a larger size is not required, the buffer is kept smaller to save logic and keep latency low. Each FIFO word corresponds to a single character of data (equivalent to a single byte of data following 8B/10B decoding).
The shaded area of Figure D-3 represents the usable buffer availability for the duration of frame reception.

- If the buffer is filling during frame reception, then there are 30 - 18 = 12 FIFO locations available before the buffer reaches the overflow mark.
- If the buffer is emptying during reception, then there are 14 - 2 = 12 FIFO locations available before the buffer reaches the underflow mark.

This analysis assumes that the buffer is approximately at the half-full level at the start of the frame reception. As illustrated, there are two locations of uncertainty above and below the exact half-full mark of 16. This is as a result of the clock correction decision, and is based across an asynchronous boundary.

Because there is a worst-case scenario of 1 clock edge difference every 5000 clock periods, the maximum number of clock cycles (bytes) that can exist in a single frame passing through the buffer before an error occurs is:

\[ 5000 \times 12 = 60000 \text{ bytes} \]

This translates into a maximum frame size of 60000 bytes.
Clock Correction

The calculations in all previous sections assumes that the Rx Elastic Buffers are restored to approximately half occupancy at the start of each frame. This is achieved by the elastic buffer performing clock correction during the interframe gaps either by inserting or removing Idle characters as required.

- If the Rx Elastic Buffer is emptying during frame reception, there are no restrictions on the number of Idle characters that can be inserted due to clock correction. The occupancy will be restored to half full and the assumption holds true.
- If the Rx Elastic Buffer is filling during frame reception, Idle characters need to be removed. Restrictions that need to be considered are described in the following sections.

Idle Character Removal at 1 Gb/s (1000BASE-X and SGMII)

The minimum number of clock cycles that can be presented to an Ethernet receiver, according to the IEEE 802.3-2008 specification, is 64-bit times at any Ethernet speed. At 1 Gb/s 1000BASE-X and SGMII, this corresponds to 8 bytes (8 clock cycles) of interframe gap. However, an interframe gap consists of a variety of code groups, namely /T/, /R/, /I1/ and /I2/ characters (see Appendix C, 1000BASE-X State Machines). Of these, only /I2/ can be used as clock correction characters.

In a minimum interframe gap at 1 Gb/s, you can only assume that two /I2/ characters are available for removal. This corresponds to 4 bytes of data.

Looking at this from another perspective, 4 bytes of data need to be removed in an elastic buffer (which is filling during frame reception) for a frame which is 5000 x 4 = 20000 bytes in length. So if the frame being received is 20000 bytes in length or shorter, at 1 Gb/s, you can assume that the occupancy of the elastic buffer will always self correct to half full before the start of the subsequent frame.

For frames that are longer than 20000 bytes, the assumption that the elastic buffer will be restored to half full occupancy does not hold true. For example, for a long stream of 250000 byte frames, each separated by a minimum interframe gap, the Rx Elastic Buffer will eventually fill and overflow. This is despite the 250000 byte frame length being less than the maximum frame size calculated in the Rx Elastic Buffers: Depths and Maximum Frame Sizes section.

However, because the legal maximum frame size for Ethernet frames is 1522 bytes (for a VLAN frame), idle character removal restrictions are not usually an issue.
Appendix D: Rx Elastic Buffer Specifications

Idle Character Removal at 100 Mb/s (SGMII)

At SGMII, 100 Mb/s, each byte is repeated 10 times. This also applies to the interframe gap period. For this reason, the minimum of 8 bytes for the 1 Gb/s case corresponds to a minimum of 80 bytes for the 100 Mb/s case.

Additionally, the majority of characters in this 80-byte interframe-gap period are going to be the /I2/ clock correction characters. Because of the clock correction circuitry design, a minimum of 20 /I2/ code groups will be available for removal. This translates into 40 bytes, giving a maximum run size of 40 x 5000 = 200000 bytes. Because each byte at 100 Mb/s is repeated ten times, this corresponds to an Ethernet frame size of 20000 bytes, the same size as the 1 Gb/s case.

So in summary, at 100 Mb/s, for any frame size of 20000 bytes or less, it can still be assumed that the Elastic Buffer will return to half full occupancy before the start of the next frame. However, a frame size of 20000 is larger than can be received in the device-specific transceiver Elastic Buffer (see Rx Elastic Buffers: Depths and Maximum Frame Sizes). Only the SGMII FPGA Logic Rx Elastic buffer is large enough.

Idle Character Removal at 10 Mb/s (SGMII)

Using a similar argument to the 100 Mb/s case, it can be shown that clock correction circuitry can also cope with a frame size up to 20000 bytes. However, this is larger than the maximum frame size for any Elastic Buffer provided with the core (see Rx Elastic Buffers: Depths and Maximum Frame Sizes).

Maximum Frame Sizes for Sustained Frame Reception

Sustained frame reception refers to the maximum size of frames which can be continuously received when each frame is separated by a minimum interframe gap.

The size of frames that can be reliably received is dependent on the two considerations previously introduced in this appendix:

- The size of the Elastic Buffer, see Rx Elastic Buffers: Depths and Maximum Frame Sizes
- The number of clock correction characters present in a minimum interframe gap, (see Clock Correction)
Table D-3 summarizes the maximum frame sizes for sustained frame reception when used with the different Rx Elastic Buffers provided with the core. All frame sizes are provided in bytes.

<table>
<thead>
<tr>
<th>Ethernet Standard and Speed</th>
<th>Rx Elastic Buffer Type</th>
<th>TBI</th>
<th>Device Specific Transceiver</th>
<th>SGMII FPGA Logic Buffer (used with the Virtex-6 FPGA LVDS transceiver and optional for use with device specific transceivers)</th>
</tr>
</thead>
<tbody>
<tr>
<td>1000BASE-X (1 Gb/s)</td>
<td>20000 (limited by clock correction)</td>
<td>20000 (limited by clock correction)</td>
<td>20000 (limited by clock correction)</td>
<td></td>
</tr>
<tr>
<td>SGMII 1 Gb/s</td>
<td>20000 (limited by clock correction)</td>
<td>20000 (limited by clock correction)</td>
<td>20000 (limited by clock correction)</td>
<td></td>
</tr>
<tr>
<td>SGMII 100 Mb/s</td>
<td>20000 (limited by clock correction)</td>
<td>9000 (limited by buffer size)</td>
<td>20000 (limited by clock correction)</td>
<td></td>
</tr>
<tr>
<td>SGMII 10 Mb/s</td>
<td>2800 (limited by buffer size)</td>
<td>900 (limited by buffer size)</td>
<td>2800 (limited by buffer size)</td>
<td></td>
</tr>
</tbody>
</table>

**Jumbo Frame Reception**

A jumbo frame is an Ethernet frame which is deliberately larger than the maximum sized Ethernet frame allowed in the *IEEE 802.3-2008* specification. The size of jumbo frames that can be reliably received is identical to the frame sizes defined in *Maximum Frame Sizes for Sustained Frame Reception*. 
Implementing External GMII

In certain applications, the client-side GMII datapath can be used as a true GMII to connect externally off-device across a PCB. This external GMII functionality is included in the HDL example design delivered with the core by the CORE Generator™ and Vivado™ IP catalog tools for 1000BASE-X designs. This extra logic required to accomplish this is described in this Appendix.

Note: Virtex®-7 devices support GMII at 3.3 V or lower only in certain parts and packages; see the Virtex-7 Device Documentation. Virtex-6 devices support GMII at 2.5 V only. See the Virtex-6 FPGA Data Sheet: DC and Switching Characteristics for more information. Zynq™-7000, Artix™-7, Kintex™-7, Virtex-5, Virtex-4, Spartan®-6 and Spartan-3 devices support GMII at 3.3 V or lower.

GMII Transmitter Logic

When implementing an external GMII, the GMII transmitter signals will be synchronous to their own clock domain. The core must be used with a Transmitter Elastic Buffer to transfer these GMII transmitter signals onto the core's internal 125 MHz reference clock (gtx_clk when using the TBI; userclk2 when using the device-specific transceiver). A Transmitter Elastic Buffer is provided for the 1000BASE-X standard by the example design provided with the core.

Spartan-3, Spartan-3E, Spartan-3A/3A DSP and Virtex-4 Devices

A DCM must be used on the gmii_tx_clk clock path, as illustrated in Figure E-1. This is performed by the top-level example design delivered with the core (all signal names and logic match Figure E-1). This DCM circuitry can optionally be used in other families.

Phase-shifting should then be applied to the DCM to fine-tune the setup and hold times at the GMII IOB input flip-flops. The fixed phase shift is applied to the DCM with the example UCF for the example design. See Constraints When Implementing an External GMII.
Figure E-1: External GMII Transmitter Logic for Spartan-3, Spartan-3E, Spartan-3A/3A DSP and Virtex-4 Devices
Virtex-5 Devices

Three possible solutions follow:

Case 1

For Virtex-5 devices, a DCM can be used on the gmii_tx_clk clock path, using global clock routing, and illustrated in Figure E-1 for the Spartan-3 and Virtex-4 family.

Case 2

Input Delay Elements can be used on the GMII data and clock path, using global clock routing (not illustrated). This implementation was provided as the default example design for Virtex-5 devices in versions of this core prior to version 10.1.

Case 3

Use a combination of IODELAY elements on the data, and use BUFIO and BUFR regional clock routing for the gmii_tx_clk input clock, as illustrated in Figure E-2.

The design for Case 3 provides a simpler solution than the DCM logic of Case 1 and provides better input setup and hold time margins than Case 2. It has therefore been chosen as the default example design from version 10.1 of the core onwards.

In this implementation, a BUFIO is used to provide the lowest form of clock routing delay from input clock to input GMII Tx signal sampling at the device IOBs. Note, however, that this creates placement constraints; a BUFIO capable clock input pin must be selected, and all other input GMII Tx signals must be placed in the respective BUFIO region. The Virtex-5 FPGA User Guide should be consulted.

The clock is then placed onto regional clock routing using the BUFR component and the input GMII Tx data immediately resampled as illustrated.

The IODELAY elements can be adjusted to fine-tune the setup and hold times at the GMII IOB input flip-flops. The delay is applied to the IODELAY element using constraints in the UCF; these can be edited if desired. See Constraints When Implementing an External GMII for more information.
Appendix E: Implementing External GMII

Figure E-2: External GMII Transmitter Logic for Virtex-5, Virtex-6, Zynq-7000, Virtex-7, Artix-7, and Kintex-7 Devices
Zynq-7000, Virtex-7, Kintex-7, Artix-7, and Virtex-6 Devices

Two possible solutions follow:

Case 1

A MMCM can be used on the `gmii_tx_clk` clock path, using global clock routing. This is illustrated in Figure E-1 for the Spartan-3 and Virtex-4 family; simply replace the DCM for a MMCM.

Case 2

Use a combination of IODELAY elements on the data, and use BUFIO and BUFR regional clock routing for the `gmii_tx_clk` input clock, as illustrated in Figure E-2.

The design for Case 2 provides a simpler solution than that of Case 1. It has therefore been chosen as the default example design for Artix-7, Virtex-7, Kintex-7, Zynq-7000, and Virtex-6 devices.

In this implementation, a BUFIO is used to provide the lowest form of clock routing delay from input clock to input GMII Tx signal sampling at the device IOBs. Note, however, that this creates placement constraints; a BUFIO capable clock input pin must be selected, and all other input GMII Tx signals must be placed in the respective BUFIO region. The device FPGA user guides should be consulted.

The clock is then placed onto regional clock routing using the BUFR component and the input GMII Tx data immediately resampled as illustrated.

The IODELAY elements can be adjusted to fine-tune the setup and hold times at the GMII IOB input flip-flops. The delay is applied to the IODELAY element using constraints in the UCF; these can be edited if desired. See Constraints When Implementing an External GMII for more information.

Spartan-6 Devices

Two possible solutions are:

Case 1

For Spartan-6 devices, a MMCM can be used on the `gmii_tx_clk` clock path, using global clock routing, and illustrated in Figure E-1 for the Spartan-3 and Virtex-4 devices.
Case 2

Using a combination of IODELAY elements on the data, and using BUFIO2 and BUFG global clock routing for the `gmii_tx_clk` input clock, as illustrated in Figure E-3.

The design for Case 2 provides a simpler solution than that of Case 1. It has therefore been chosen as the default example design for Spartan-6 devices.

In this implementation, a BUFIO2 is used to provide the lowest form of clock routing delay from input clock to input GMII Tx signal sampling at the device IOBs. Note, however, that this creates placement constraints: a BUFIO capable clock input pin must be selected, and all other input GMII Tx signals must be placed in the respective BUFIO2 region. The Spartan-6 FPGA User Guide should be consulted.

The clock is then placed onto global clock routing using the BUFG component and the input GMII Tx data immediately resampled as illustrated.

The IODELAY2 elements can be adjusted to fine-tune the setup and hold times at the GMII IOB input flip-flops. The delay is applied to the IODELAY2 element using constraints in the UCF; these can be edited if desired. See Constraints When Implementing an External GMII for more information.
Figure E-3: External GMII Transmitter Logic for Spartan-6 Devices
GMII Receiver Logic

Figure E-4 illustrates an external GMII receiver created in a Virtex-5 family device. The signal names and logic shown in the figure exactly match those delivered with the example design when the GMII is selected. If other families are selected, equivalent primitives and logic specific to that family is automatically used in the example design.

Figure E-4 also shows that the output receiver signals are registered in device IOBs before driving them to the device pads. The logic required to forward the receiver GMII clock is also shown. This uses an IOB output Double-Data-Rate (DDR) register so that the clock signal produced incurs exactly the same delay as the data and control signals. This clock signal, \texttt{gmii\_rx\_clk}, is inverted so that the rising edge of \texttt{gmii\_rx\_clk} occurs in the center of the data valid window, which maximizes setup and hold times across the interface. All receiver logic is synchronous to a single clock domain.

The clock name varies depending on the core configuration options. When used with the device-specific transceiver, the clock name is \texttt{userclk2}; when used with the TBI, the clock name is \texttt{gtx\_clk}. For more information on clocking, see Chapter 4, The Ten-Bit Interface, and Chapter 5, 1000BASE-X with Transceivers.
Figure E-4: External GMII Receiver Logic
Calculating the DCM Fixed Phase Shift or IODelay Tap Setting

Two differing methods are used by the core to meet input bus (GMII or TBI) setup and hold timing specifications. There are:

- **DCM Usage**

  A DCM is used on the input bus synchronous clock path to meet the input setup and hold requirements when implementing GMII and TBI using the core in Spartan®-3, Spartan-3E, Spartan-3A, Spartan-3A DSP and Virtex®-4 devices.

- **IODelay Usage**

  IODelays are used on the input bus synchronous clock path to meet the input setup and hold requirements when implementing GMII and TBI using the core in Spartan-6, Virtex-5 and Virtex-6 devices.

### DCM Usage

#### Requirement for DCM Phase Shifting

A DCM is used in the clock path to meet the input setup and hold requirements when using the core with a TBI (see Chapter 4, The Ten-Bit Interface) and with an external GMII implementation in Spartan-3, Spartan-3E, Spartan-3A/3AN/3A DSP devices (see Spartan-3, Spartan-3E, Spartan-3A/3A DSP and Virtex-4 Devices).

In these cases, a fixed phase shift offset is applied to the DCM to skew the clock. This initiates a static alignment by using the clock DCM to shift the internal version of the clock so that its edges are centered on the data eye at the IOB DDR flip-flops. The ability to shift the internal clock in small increments is critical for sampling high-speed source synchronous signals such as TBI and GMII. For statically aligned systems, the DCM output clock phase offset (as set by the phase shift value) is a critical part of the system, as is the requirement that the PCB is designed with precise delay and impedance-matching for all the GMII/TBI data bus and control signals.
Appendix F: Calculating the DCM Fixed Phase Shift or IODelay Tap Setting

Determine the best DCM setting (phase shift) to ensure that the target system has the maximum system margin required to perform across voltage, temperature, and process (multiple chips) variations. Testing the system to determine the best DCM phase shift setting has the added advantage of providing a benchmark of the system margin based on the UI (unit interval or bit time).

System margin is defined as:

\[
\text{System Margin (ps) = UI(ps) * \left(\frac{\text{working phase shift range}}{128}\right)}
\]

Finding the Ideal Phase Shift Value for Your System

Xilinx cannot recommend a singular phase shift value that is effective across all hardware platforms. Xilinx does not recommend attempting to determine the phase shift setting empirically. In addition to the clock-to-data phase relationship, other factors such as package flight time (package skew) and clock routing delays (internal to the device) affect the clock-to-data relationship at the sample point (in the IOB) and are difficult to characterize.

Xilinx recommends extensive investigation of the phase shift setting during hardware integration and debugging. The phase shift settings provided in the example design UCF is a placeholder and works successfully in back-annotated simulation of the example design.

Perform a complete sweep of phase-shift settings during your initial system test. Use a test range which covers at least half of the clock period or 128 taps. This does not imply that 128 phase-shift values must be tested; increments of 4 (52, 56, 60, and so forth) correspond to roughly one DCM tap at 125 MHz, and consequently provide an appropriate step size. Additionally, it is not necessary to characterize areas outside the working phase-shift range.

At the edge of the operating phase shift range, system behavior changes dramatically. In eight phase shift settings or fewer, the system can transition from no errors to exhibiting errors. Checking the operational edge at a step size of two (on more than one board) refines the typical operational phase shift range. After the range is determined, choose the average of the high and low working phase shift values as the default. During the production test, Xilinx recommends that you re-examine the working range at corner case operating conditions to determine whether any adjustments to the final phase shift setting are needed.

You can use the FPGA Editor to generate the required test file set instead of resorting to multiple PAR runs. Performing the test on design files that differ only in phase shift setting prevents other variables from affecting the test results. FPGA Editor operations can even be scripted further, reducing the effort needed to perform this characterization.
Appendix F: Calculating the DCM Fixed Phase Shift or IODelay Tap Setting

IODelay Usage

IODelay Tap Setting Requirements

With this method, an IODelay is used on either the clock or Data (or both) to adjust the Clock/Data relationship such that the input data is sampled at the optimum time. The ability to adjust this relationship in small increments is critical for sampling high-speed synchronous signals. For statically aligned systems, the IODelay Tap setting is a critical part of the system, as is the requirement that the PCB is designed with precise delay and impedance-matching for all the GMII or TBI input data bus and control signals.

You must determine the best IODelay Tap setting to ensure that the target system has the maximum system margin to perform across voltage, temperature, and process (multiple chips) variations.

Finding the Ideal Tap Setting Value

Xilinx cannot recommend a singular tap value that is effective across all hardware families. Xilinx does not recommend attempting to determine the tap setting empirically. In addition to the clock-to-data phase relationship, other factors such as package flight time (package skew) and clock routing delays (internal to the device) affect the clock to data relationship at the sample point (in the IOB) and are difficult to characterize.

Xilinx recommends extensive investigation of the tap setting during hardware integration and debugging. The tap settings provided in the example design constraint file are placeholders, and work successfully in back-annotated simulation of the example design.

Perform a complete sweep of tap settings during your initial system test. If possible, use a test range which covers at least half of the clock period. This does not imply that all values must be tested as it might be simpler to use a large step size initially to identify a tighter range for a subsequent run. Additionally, it is not necessary to characterize areas outside the working range. If an IODelay is used on both Clock and Data then ensure this test range covers both clock only and data only adjustments.

At the edge of the operating range, system behavior changes dramatically. In four tap settings or less, the system can transition from no errors to exhibiting errors. Checking the operational edge at a step size of two (on more than one board) refines the typical operational range. After the range is determined, choose the average of the high and low working values as the default. During the production test, Xilinx recommends that you re-examine the working range at corner case operating conditions to determine whether any final adjustments to the final setting are needed. Where IODelays are used on the data it might be necessary or beneficial to use slightly different values for each bit.
You can use the FPGA Editor to generate the required test file set instead of resorting to multiple PAR runs. Performing the test on design files that differ only in tap setting prevents other variables from affecting the test results. FPGA Editor operations can even be scripted further, reducing the effort needed to perform this characterization.
Appendix G

Debugging

This appendix provides assistance for debugging the core within a system. For additional help, contact Xilinx by submitting a WebCase at support.xilinx.com/.

Solution Centers

See the Xilinx Solution Centers for support on devices, software tools, and intellectual property at all stages of the design cycle. Topics include design assistance, advisories, and troubleshooting tips.

The Solution Center specific to this core is located at Xilinx Ethernet IP Solution Center

General Checks

• Ensure that all the timing constraints for the core were met during Place and Route.
• Does it work in timing simulation? If problems are seen in hardware but not in timing simulation, this could indicate a PCB issue.
• Ensure that all clock sources are clean. If using DCMs in the design, ensure that all DCMs have obtained lock by monitoring the LOCKED port.

Problems with the MDIO

• Ensure that the MDIO is driven properly. See MDIO Management Interface for detailed information about performing MDIO transactions.
• Check that the mdc clock is running and that the frequency is 2.5 MHz or less.
• Read from a configuration register that does not have all 0s as a default. If all 0s are read back, the read was unsuccessful. Check that the PHYAD field placed into the MDIO frame matches the value placed on the phyad[4:0] port of the core.
Problems with Data Reception or Transmission

When no data is being received or transmitted:

- Ensure that a valid link has been established between the core and its link partner, either by Auto-Negotiation or Manual Configuration: `status_vector[0]` and `status_vector[1]` should both be high. If no link has been established, see the topics discussed in the next section.
  - Problems with Auto-Negotiation
  - Problems in Obtaining a Link (Auto-Negotiation Disabled)

  **Note:** Transmission through the core is not allowed unless a link has been established. This behavior can be overridden by setting the Unidirectional Enable bit.

- Ensure that the Isolate state has been disabled.

  By default, the Isolate state is enabled after power-up. For an external GMII, the PHY will be electrically isolated from the GMII; for an internal GMII, it will behave as if it is isolated. This results in no data transfer across the GMII. See Start-up Sequencing for more information.

If data is being transmitted and received between the core and its link partner, but with a high rate of packet loss, see Chapter 13, Special Design Considerations.

Problems with Auto-Negotiation

Determine whether Auto-Negotiation has completed successfully by doing one of the following.

- Poll the Auto-Negotiation completion bit 1.5 in Register 1: Status Register
- Use the Auto-Negotiation interrupt port of the core (see Using the Auto-Negotiation Interrupt).

If Auto-Negotiation is not completing:

1. Ensure that Auto-Negotiation is enabled in both the core and in the link partner (the device or test equipment connected to the core). Auto-Negotiation cannot complete successfully unless both devices are configured to perform Auto-Negotiation.

   The Auto-Negotiation procedure requires that the Auto-Negotiation handshaking protocol between the core and its link partner, which lasts for several link timer periods, occur without a bit error. A detected bit error causes Auto-Negotiation to go back to the beginning and restart.
Therefore, a link with an exceptionally high bit error rate might not be capable of completing Auto-Negotiation, or might lead to a long Auto-Negotiation period caused by the numerous Auto-Negotiation restarts. If this appears to be the case, try the next step and see Problems with a High Bit Error Rate.

2. Try disabling Auto-Negotiation in both the core and the link partner and see if both devices report a valid link and are able to pass traffic. If they do, it proves that the core and link partner are otherwise configured correctly. If they do not pass traffic, see Problems in Obtaining a Link (Auto-Negotiation Disabled).

---

### Problems in Obtaining a Link (Auto-Negotiation Disabled)

Determine whether the device has successfully obtained a link with its link partner by doing the following:

- Reading bit 1.2, Link Status, in MDIO Register 1: Status Register, (see MDIO Register 1: Status Register) when using the optional MDIO management interface (or look at status_vector[1]).

- Monitoring the state of status_vector[0]. If this is logic ‘1,’ then synchronization, and therefore a link, has been established. See Bit[0]: Link Status.

If the devices have failed to form a link then do the following:

- Ensure that Auto-Negotiation is disabled in both the core and in the link partner (the device or test equipment connected to the core).

- Monitor the state of the signal_detect signal input to the core. This should either be:
  - connected to an optical module to detect the presence of light. Logic ‘1’ indicates that the optical module is correctly detecting light; logic ‘0’ indicates a fault. Therefore, ensure that this is driven with the correct polarity.
  - Signal must be tied to logic ‘1’ (if not connected to an optical module).

  **Note:** When signal_detect is set to logic ‘0,’ this forces the receiver synchronization state machine of the core to remain in the loss of sync state.

- See Problems with a High Bit Error Rate in a subsequent section.

When using a device-specific transceiver, perform these additional checks:

- Ensure that the polarities of the TXN/TXP and RXN/RXP lines are not reversed. If they are, this can be easily fixed by using the TXPOLARITY and RXPOLARITY ports of the device-specific transceiver.
• Check that the device-specific transceiver is not being held in reset by monitoring the `mgt_tx_reset` and `mgt_rx_reset` signals between the core and the device-specific transceiver. If these are asserted then this indicates that the PMA PLL circuitry in the device-specific transceiver has not obtained lock; check the PLL Lock signals output from the device-specific transceiver.

• Monitor the `RXBUFERR` signal when Auto-Negotiation is disabled. If this is being asserted, the Elastic Buffer in the receiver path of the device-specific transceiver is either under or overflowing. This indicates a clock correction issue caused by differences between the transmitting and receiving ends. Check all clock management circuitry and clock frequencies applied to the core and to the device-specific transceiver.

---

### Problems with a High Bit Error Rate

#### Symptoms

The severity of a high-bit error rate can vary and cause any of the following symptoms:

- Failure to complete Auto-Negotiation when Auto-Negotiation is enabled.
- Failure to obtain a link when Auto-Negotiation is disabled in both the core and the link partner.
- High proportion of lost packets when passed between two connected devices that are capable of obtaining a link through Auto-Negotiation or otherwise. This can usually be accurately measured if the Ethernet MAC attached to the core contains statistic counters.

*Note:* All bit errors detected by the 1000BASE-X PCS/PMA logic during frame reception show up as Frame Check Sequence Errors in an attached Ethernet MAC.

#### Debugging

- Compare the problem across several devices or PCBs to ensure that the problem is not a one-off case.
- Try using an alternative link partner or test equipment and then compare results.
- Try putting the core into loopback (both by placing the core into internal loopback, and by looping back the optical cable) and compare the behavior. The core should always be capable of Auto-Negotiating with itself and looping back with itself from transmitter to receiver so direct comparisons can be made. If the core exhibits correct operation when placed into internal loopback, but not when loopback is performed via an optical cable, this can indicate a faulty optical module or a PCB problem.
- Try swapping the optical module on a misperforming device and repeat the tests.
Perform these additional checks when using a device-specific transceiver:

- Directly monitor the following ports of the device-specific transceiver by attaching error counters to them, or by triggering on them using the ChipScope™ tool or an external logic analyzer.
  
  RXDISPERR
  
  RXNOTINTABLE

These signals should not be asserted over the duration of a few seconds, minutes or even hours. If they are frequently asserted, it might indicate a problem with the device-specific transceiver. Consult Answer Record 19699 for debugging device-specific transceiver issues.

- Place the device-specific transceiver into parallel or serial loopback.
  
  - If the core exhibits correct operation in device-specific transceiver serial loopback, but not when loopback is performed by an optical cable, it might indicate a faulty optical module.
  
  - If the core exhibits correct operation in device-specific transceiver parallel loopback but not in serial loopback, this can indicate a device-specific transceiver problem. See Answer Record 19699 for details.

- A mild form of bit error rate might be solved by adjusting the transmitter TX_PREEMPHASIS, TX_DIFF_CTRL and TERMINATION_IMP attributes of the device-specific transceiver.
Additional Resources

Xilinx Resources

For support resources such as Answers, Documentation, Downloads, and Forums, see the Xilinx Support website at:

www.xilinx.com/support.

For a glossary of technical terms used in Xilinx documentation, see:


References

To search for Xilinx documentation, go to:


1. 7 Series FPGAs GTX Transceivers User Guide
2. 7 Series FPGAs SelectIO Resources User Guide (UG471)
3. 7 Series FPGAs Transceivers User Guide (UG769)
4. Virtex-6 FPGA GTX Transceivers, User Guide (UG366)
5. Virtex-6 FPGA User Guide
6. Virtex-6 FPGA Clocking Resources User Guide (UG362)
7. Spartan-6 FPGA User Guide
8. Spartan-6 FPGA GTP Transceiver User Guide
11. Virtex-5 FPGA User Guide (UG190)
14. Spartan-3, Spartan-3E, Spartan-3A FPGA Data Sheets
15. XST User Guide
16. CORE Generator Guide
17. Xilinx Synthesis and Verification Design Guide
18. Calibration Block User Guide
19. 1.25 Gbps 4x Asynchronous Oversampling over Virtex-6 LVDS (XAPP 881)
20. LVDS 4x Asynchronous Oversampling Using 7 Series FPGAs (XAPP523)
21. Vivado Documentation

Additional Core Resources

After generating the core, the Ethernet 1000BASE-X PCS/PMA or SGMII Release Notes are available in the document directory.

Related Xilinx Ethernet Products and Services

For information about all Xilinx Ethernet solutions, see www.xilinx.com/products/design_resources/conn_central/protocols/gigabit_ethernet.htm.

Specifications

- IEEE 802.3-2008
- Serial-GMII Specification (CISCO SYSTEMS, ENG-46158, Revision 1.7)

Technical Support

Xilinx provides technical support at www.xilinx.com/support for this LogiCORE™ IP product when used as described in the product documentation. Xilinx cannot guarantee timing, functionality, or support of product if implemented in devices that are not defined in the documentation, if customized beyond that allowed in the product documentation, or if changes are made to any section of the design labeled DO NOT MODIFY.

See the IP Release Notes Guide (XTP025) for more information on this core. For each core, there is a master Answer Record that contains the Release Notes and Known Issues list for the core being used. The following information is listed for each version of the core:
Feedback

Xilinx welcomes comments and suggestions about the Ethernet 1000BASE-X PCS/PMA or SGMII core and the documentation supplied with the core.

Ethernet 1000BASE-X PCS/PMA or SGMII Core

For comments or suggestions about the core, submit a WebCase from www.support.xilinx.com. Be sure to include the following information:

- Product name
- Core version number
- Explanation of your comments

Document

For comments or suggestions about this document, submit a WebCase from www.support.xilinx.com. Be sure to include the following information:

- Document title
- Document number
- Page number(s) to which your comments refer
- Explanation of your comments
Revision History

The following table shows the revision history for this document.

<table>
<thead>
<tr>
<th>Date</th>
<th>Version</th>
<th>Revision</th>
</tr>
</thead>
<tbody>
<tr>
<td>7/25/12</td>
<td>1.0</td>
<td>Initial Xilinx release in product guide format. This document is based on the following documents:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• LogiCORE IP Ethernet 1000BASE-X PCS/PMA or SGMII v11.3 Product Guide</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• LogiCORE IP Ethernet 1000BASE-X PCS/PMA or SGMII v11.3 Data Sheet</td>
</tr>
<tr>
<td>10/16/12</td>
<td>1.1</td>
<td>Updated for 14.3 and 2012.3. Added Gigabit Ethernet EDK application for Zynq-7000 devices.</td>
</tr>
</tbody>
</table>

Notice of Disclaimer

The information disclosed to you hereunder (the “Materials”) is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available “AS IS” and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of the Limited Warranties which can be viewed at http://www.xilinx.com/warranty.htm; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in Critical Applications: http://www.xilinx.com/warranty.htm#critapps.

© Copyright 2012 Xilinx, Inc. Xilinx, the Xilinx logo, Artix, ISE, Kintex, Spartan, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. The PowerPC name and logo are registered trademarks of IBM Corp. and used under license. All other trademarks are the property of their respective owners.