# Table of Contents

**IP Facts**

**Chapter 1: Overview**
- Feature Summary ................................................................. 6
- Applications ............................................................................. 6
- Unsupported Features ............................................................. 7
- Licensing and Ordering Information ......................................... 7

**Chapter 2: Product Specification**
- Performance .............................................................................. 8
- Resource Utilization .............................................................. 8
- Port Descriptions ................................................................. 9

**Chapter 3: Designing with the Core**
- General Design Guidelines ..................................................... 12
- Clocking .................................................................................. 12
- Resets ..................................................................................... 12
- Protocol Description ............................................................. 12

**Chapter 4: Design Flow Steps**
- Customizing and Generating the Core ...................................... 13
- Constraining the Core ............................................................ 16
- Simulation ............................................................................... 17
- Synthesis and Implementation ............................................... 17

**Chapter 5: Example Design**
- Creating AXI Transactions ..................................................... 19
- Issuing AXI Transactions ....................................................... 20
- Directory and File Contents ................................................... 23
  <component name>_example/<component name>_example.srcs/ .... 23
Chapter 6: Test Bench

Appendix A: Migrating and Upgrading
- Migrating to the Vivado Design Suite ................................................................. 25
- Upgrading in the Vivado Design Suite ............................................................... 25

Appendix B: Debugging
- Finding Help on Xilinx.com .................................................................................. 26
- Debug Tools ........................................................................................................... 27
- Hardware Debug .................................................................................................... 28

Appendix C: Additional Resources and Legal Notices
- Xilinx Resources ................................................................................................... 29
- References ............................................................................................................. 29
- Revision History .................................................................................................... 30
- Please Read: Important Legal Notices ............................................................... 30
Introduction

The LogiCORE™ JTAG to AXI Master IP core is a customizable core that can generate the AXI transactions and drive the AXI signals internal to the FPGA in the system. The AXI bus interface protocol can be selected using a parameter in the IP customization Vivado® Integrated Design Environment (IDE). The width of the AXI data bus is customizable. This IP can drive AXI4-Lite or AXI4 Memory Mapped Slave through an AXI4 interconnect. Run time interaction with this core requires the use of the Vivado logic analyzer feature.

Features

- Provides AXI4 master interface
- Option to set AXI4 and AXI4-Lite interfaces
- User Selectable AXI data width – 32 and 64
- User Selectable AXI ID width up to four bits
- User Selectable AXI address width – 32 and 64
- Vivado logic analyzer Tcl Console interface to interact with hardware
- Supports AXI4 and AXI4-Lite transactions

---

**LogiCORE IP Facts Table**

<table>
<thead>
<tr>
<th>Core Specifics</th>
<th>Supported Device Family(1)</th>
<th>UltraScale+™, UltraScale™ Zynq®-7000 All Programmable SoC 7 Series</th>
</tr>
</thead>
<tbody>
<tr>
<td>Supported User Interfaces</td>
<td>AXI4, AXI4-Lite</td>
<td></td>
</tr>
<tr>
<td>Resources</td>
<td>Performance and Resource Utilization web page</td>
<td></td>
</tr>
</tbody>
</table>

**Provided with Core**

<table>
<thead>
<tr>
<th>Design Files</th>
<th>Encrypted RTL</th>
</tr>
</thead>
<tbody>
<tr>
<td>Example Design</td>
<td>Verilog</td>
</tr>
<tr>
<td>Test Bench</td>
<td>Not Provided</td>
</tr>
<tr>
<td>Constraints File</td>
<td>XDC</td>
</tr>
<tr>
<td>Simulation Model</td>
<td>Not Provided</td>
</tr>
<tr>
<td>Supported S/W Driver</td>
<td>N/A</td>
</tr>
</tbody>
</table>

**Tested Design Flows(2)**

<table>
<thead>
<tr>
<th>Design Entry</th>
<th>Vivado® Design Suite Vivado</th>
</tr>
</thead>
<tbody>
<tr>
<td>Simulation</td>
<td>Not Supported</td>
</tr>
<tr>
<td>Synthesis(3)</td>
<td>Vivado Synthesis</td>
</tr>
</tbody>
</table>

**Support**

- Provided by Xilinx at the [Xilinx Support web page](https://www.xilinx.com/support/)

**Notes:**

1. For a complete list of supported devices, see the Vivado IP catalog.
2. For the supported versions of the tools, see the [Xilinx Design Tools: Release Notes Guide](https://www.xilinx.com/support/documentation/ip_documentation/).
3. The standard synthesis flow for Synplify is not supported for the core.
Overview

The JTAG to AXI Master is a customizable IP core which works as an AXI Master to drive AXI transactions. This IP can be used in Vivado® IP integrator or can be instantiated in HDL in a Vivado project.

Figure 1-1 shows an AXI system which uses the JTAG to AXI Master core as an AXI Master. The JTAG to AXI Master core does not have its own address space and responds to all the addresses you initiate. The JTAG to AXI Master core can communicate to all the downstream slaves (S0, S1, and S2 in this case) and can coexist with the other AXI Master in the system.
Feature Summary

- Parametrized protocol choice:
  - AXI4
  - AXI4-Lite
- Parametrized Address width of 32 and 64
- ID Width (up to four bits) which allows user-defined ID signals
- Fixed AXI4-Lite data width of 32
- Parametrized AXI4 data width of 32 and 64
- Supports all memory mapped AXI interface transactions including:
  - Burst Type – INCR, FIXED, and WRAP
  - Burst Length:
    - 1 to 256 for INCR and FIXED
    - 2, 4, 8, and 16 for WRAP
- Supports cache signals
- Hardware debug run time Tcl Console control to simultaneous read/write

Applications

The JTAG to AXI Master core can be used in embedded and non-embedded systems where AXI-based IP or systems need to be debugged. Also, this can be used during testing to drive the AXI transaction as test vectors on hardware and can serve as an AXI traffic generator. The ILA IP core can be used to monitor the traffic on the AXI port of the JTAG to AXI Master core.
Unsupported Features

- Narrow transfers
- Security features
- Address pipelining
- Out-of-order transaction

Licensing and Ordering Information

This Xilinx® LogiCORE™ IP module is provided at no additional cost with the Xilinx Vivado® Design Suite under the terms of the Xilinx End User License.

Information about this and other Xilinx LogiCORE IP modules is available at the Xilinx Intellectual Property page. For information on pricing and availability of other Xilinx LogiCORE IP modules and tools, contact your local Xilinx sales representative.
Product Specification

The JTAG to AXI Master core is used to drive data into your design through the AXI interface and also read data from your design through the same AXI interface. You write to the Vivado® Tcl Console that drives this IP through JTAG and this IP drives the AXI transaction on your AXI port. Because this does not have its own address space, it is transparent for all the AXI transactions generated from JTAG.

Along with Vivado logic analyzer this core can be used as an AXI System Debug and Testing tool.

Performance

For details about performance, visit the Performance and Resource Utilization web page.

Maximum Frequencies

The JTAG to AXI Master core is designed to run at design clock frequencies up to 200 MHz, but maximum clock frequency may be limited by other factors in the design such as overall utilization or routing congestion.

Resource Utilization

For details about resource utilization, visit the Performance and Resource Utilization web page.
# Port Descriptions

Table 2-1 shows the JTAG to AXI Master core I/O port signals.

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>Interface</th>
<th>I/O</th>
<th>Initial State</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>m_axi_awaddr (C_M_AXI_ADDR_WIDTH – 1: 0)</td>
<td>M_AXI4/ M_AXI4_LITE</td>
<td>O</td>
<td>0s</td>
<td>Write Address Channel Address Bus</td>
</tr>
<tr>
<td>m_axi_awlen[7:0]</td>
<td>M_AXI4</td>
<td>O</td>
<td>0s</td>
<td>Write Address Channel Burst Length. In data beats – 1.</td>
</tr>
<tr>
<td>m_axi_awsize[2: 0]</td>
<td>M_AXI4</td>
<td>O</td>
<td>0s</td>
<td>Write Address Channel Burst Size. Indicates width of burst transfer.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>000b = 1-byte (8-bit wide burst)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>001b = 2 bytes (16-bit wide burst)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>010b = 4 bytes (32-bit wide burst)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>011b = 8 bytes (64-bit wide burst)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>100b = 16 bytes (128-bit wide burst)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>101b = 32 bytes (256-bit wide burst)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>110b = 64 bytes (512-bit wide burst)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>111b = 128 bytes (1,024-bit wide burst)</td>
</tr>
<tr>
<td>m_axi_awburst[1:0]</td>
<td>M_AXI4</td>
<td>O</td>
<td>0s</td>
<td>Write Address Channel Burst Type. Indicates type burst.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>00b = FIXED – Fixed address</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>01b = INCR – Incrementing address</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>10b = WRAP – Not supported</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>11b = reserved</td>
</tr>
<tr>
<td>m_axi_awprot[2:0]</td>
<td>M_AXI4</td>
<td>O</td>
<td>010b</td>
<td>Write Address Channel Protection. This is always driven with a constant output of 0010b.</td>
</tr>
<tr>
<td>m_axi_awcache[3:0]</td>
<td>M_AXI4</td>
<td>O</td>
<td>0011b</td>
<td>Write Address Channel Cache</td>
</tr>
<tr>
<td>m_axi_awvalid</td>
<td>M_AXI4/ M_AXI4_LITE</td>
<td>O</td>
<td>0</td>
<td>Write Address Channel Write Address Valid. Indicates if m_axi_awaddr is valid.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>0 = write address is not valid</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>1 = write address is valid</td>
</tr>
<tr>
<td>m_axi_awready</td>
<td>M_AXI4/ M_AXI4_LITE</td>
<td>I</td>
<td>–</td>
<td>Write Address Channel Write Address Ready. Indicates target is ready to accept the write address.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>0 = target not ready to accept address</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>1 = target ready to accept address</td>
</tr>
<tr>
<td>m_axi_wdata (C_M_AXI_DATA_WIDTH – 1: 0)</td>
<td>M_AXI4/ M_AXI4_LITE</td>
<td>O</td>
<td>0s</td>
<td>Write Data Channel Write Data Bus</td>
</tr>
<tr>
<td>m_axi_wstrb (C_M_AXI_DATA_WIDTH/ 8 – 1:0)</td>
<td>M_AXI4/ M_AXI4_LITE</td>
<td>O</td>
<td>0s</td>
<td>Write Data Channel Write Strobe Bus. Indicates which bytes are valid in the write data bus. This value is passed from the stream side strobe bus.</td>
</tr>
<tr>
<td>m_axi_wlast</td>
<td>M_AXI4/ M_AXI4_LITE</td>
<td>O</td>
<td>0</td>
<td>Write Data Channel Last. Indicates the last data beat of a burst transfer.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>0 = not last data beat</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>1 = last data beat</td>
</tr>
</tbody>
</table>
**Table 2-1: JTAG to AXI Master I/O Signal Description (Cont’d)**

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>Interface</th>
<th>I/O</th>
<th>Initial State</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>m_axi_wvalid</td>
<td>M_AXI4/ M_AXI4_LITE</td>
<td>O</td>
<td>0</td>
<td>Write Data Channel Data Valid. Indicates m_axi_wdata is valid. 0 = not valid write data 1 = valid write data</td>
</tr>
<tr>
<td>m_axi_wready</td>
<td>M_AXI4/ M_AXI4_LITE</td>
<td>I</td>
<td>–</td>
<td>Write Data Channel Ready. Indicates the write channel target is ready to accept write data. 0 = target is not ready 1 = target is ready</td>
</tr>
<tr>
<td>m_axi_bresp[1:0]</td>
<td>M_AXI4/ M_AXI4_LITE</td>
<td>I</td>
<td>–</td>
<td>Write Response Channel Response. Indicates results of the write transfer. 00b = OKAY – Normal access has been successful 01b = EXOKAY – Not supported 10b = SLVERR – Slave returned error on transfer 11b = DECERR – Decode error, transfer targeted unmapped address</td>
</tr>
<tr>
<td>m_axi_bvalid</td>
<td>M_AXI4/ M_AXI4_LITE</td>
<td>I</td>
<td>–</td>
<td>Write Response Channel Response Valid. Indicates response, m_axi_bresp, is valid. 0 = response is not valid 1 = response is valid</td>
</tr>
<tr>
<td>m_axi_bready</td>
<td>M_AXI4/ M_AXI4_LITE</td>
<td>O</td>
<td>0</td>
<td>Write Response Channel Ready. Indicates write channel is ready to receive response. 0 = not ready to receive response 1 = ready to receive response</td>
</tr>
<tr>
<td>m_axi_araddr</td>
<td>M_AXI4/ M_AXI4_LITE</td>
<td>O</td>
<td>0s</td>
<td>Read Address Channel Address Bus</td>
</tr>
<tr>
<td>m_axi_arlen[7:0]</td>
<td>M_AXI4/ M_AXI4_LITE</td>
<td>O</td>
<td>0s</td>
<td>Read Address Channel Burst Length. In data beats – 1.</td>
</tr>
<tr>
<td>m_axi_arsize[2:0]</td>
<td>M_AXI4</td>
<td>O</td>
<td>0s</td>
<td>Read Address Channel Burst Size. Indicates width of burst transfer. 000b = 1-byte (8-bit wide burst) 001b = 2 bytes (16-bit wide burst) 010b = 4 bytes (32-bit wide burst) 011b = 8 bytes (64-bit wide burst) 100b = 16 bytes (128-bit wide burst) 101b = 32 bytes (256-bit wide burst) 110b = 64 bytes (512-bit wide burst) 111b = 128 bytes (1,024-bit wide burst)</td>
</tr>
<tr>
<td>m_axi_arburst[1:0]</td>
<td>M_AXI4</td>
<td>O</td>
<td>0s</td>
<td>Read Address Channel Burst Type. Indicates type burst. 00b = FIXED – Fixed address 01b = INCR – Incrementing address 10b = WRAP – Not supported 11b = reserved</td>
</tr>
<tr>
<td>m_axi_arprot[2:0]</td>
<td>M_AXI4</td>
<td>O</td>
<td>010b</td>
<td>Read Address Channel Protection. This is always driven with a constant output of 0010b.</td>
</tr>
<tr>
<td>m_axi_arcache[3:0]</td>
<td>M_AXI4</td>
<td>O</td>
<td>0011b</td>
<td>Read Address Channel Cache</td>
</tr>
</tbody>
</table>
Table 2-1: JTAG to AXI Master I/O Signal Description (Cont’d)

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>Interface</th>
<th>I/O</th>
<th>Initial State</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>m_axi_arvalid</td>
<td>M_AXI4/ M_AXI4_LITE</td>
<td>O</td>
<td>0</td>
<td>Read Address Channel Read Address Valid. Indicates if m_axi_araddr is valid. 0 = write address is not valid 1 = write address is valid</td>
</tr>
<tr>
<td>m_axi_arready</td>
<td>M_AXI4/ M_AXI4_LITE</td>
<td>I</td>
<td>0</td>
<td>Read Address Channel Read Address Ready. Indicates target is ready to accept the read address. 0 = target not ready to accept address 1 = target ready to accept address</td>
</tr>
<tr>
<td>m_axi_rdata[1:0]</td>
<td>M_AXI4/ M_AXI4_LITE</td>
<td>I</td>
<td>–</td>
<td>Read Data Channel Read Data Bus</td>
</tr>
<tr>
<td>m_axi_rlast</td>
<td>M_AXI4/ M_AXI4_LITE</td>
<td>I</td>
<td>–</td>
<td>Read Data Channel Last. Indicates the last data beat of a burst transfer. 0 = not last data beat 1 = last data beat</td>
</tr>
<tr>
<td>m_axi_rvalid</td>
<td>M_AXI4/ M_AXI4_LITE</td>
<td>I</td>
<td>–</td>
<td>Read Data Channel Data Valid. Indicates m_axi_rdata is valid. 0 = not valid write data 1 = valid write data</td>
</tr>
<tr>
<td>m_axi_rready</td>
<td>M_AXI4/ M_AXI4_LITE</td>
<td>O</td>
<td>0</td>
<td>Read Data Channel Ready. Indicates the JTAG to AXI Master is ready to accept read data. 0 = target is not ready 1 = target is ready</td>
</tr>
<tr>
<td>m_axi_rresp[1:0]</td>
<td>M_AXI4/ M_AXI4_LITE</td>
<td>I</td>
<td>–</td>
<td>Read Response Channel Response. Indicates results of the write transfer. 00b = OKAY – Normal access has been successful 01b = EXOKAY – Not supported 10b = SLVERR – Slave returned error on transfer 11b = DECERR – Decode error, transfer targeted unmapped address</td>
</tr>
</tbody>
</table>
Chapter 3

Designing with the Core

This chapter includes guidelines and additional information to facilitate designing with the core.

---

**General Design Guidelines**

The JTAG to AXI Master core can be used for AXI System Debug and Testing.

---

**Clocking**

The \texttt{aclk} input port is used as clock port on the AXI interface by the JTAG to AXI Master core. All of the AXI signals are generated or sampled based on the rising edge of the \texttt{aclk}. You must connect this to the proper clock source in the design.

---

**Resets**

The \texttt{aresetn} input port is used as reset port on the AXI interface by the JTAG to AXI Master core. This is an active-Low, synchronous signal and sampled with respect to \texttt{aclk}. The AXI side of logic is reset when JTAG to AXI Master core samples this as Low on the rising edge of \texttt{aclk}.

---

**Protocol Description**

For more details on the AXI specifications, see *Vivado AXI Reference Guide* (UG1037) [Ref 1].
Chapter 4

Design Flow Steps

This chapter describes customizing and generating the core, constraining the core, and the simulation, synthesis and implementation steps that are specific to this IP core. More detailed information about the standard Vivado® design flows and the Vivado IP integrator can be found in the following Vivado Design Suite user guides:

- *Vivado Design Suite User Guide: Designing with IP* (UG896) [Ref 3]

Customizing and Generating the Core

This section includes information about using Xilinx® tools to customize and generate the core in the Vivado Design Suite.

If you are customizing and generating the core in the Vivado IP integrator, see *Vivado Design Suite User Guide: Designing IP Subsystems Using IP Integrator* (UG994) [Ref 2] for detailed information. Vivado Integrated Design Environment (IDE) might auto-compute certain configuration values when validating or generating the design, as noted in this section. You can view the parameter value after successful completion of `validate_bd_design` command.

The JTAG to AXI Master core can be found in `/Debug & Verification/Debug/` in the Vivado IP Catalog (Figure 4-1).

You can customize the IP for use in your design by specifying values for the various parameters associated with the IP core using the following steps:

1. Select the IP from the IP catalog.
2. Double-click the selected IP or select the Customize IP command from the toolbar or right-click menu.

For details, see the *Vivado Design Suite User Guide: Designing with IP* (UG896) [Ref 3] and the *Vivado Design Suite User Guide: Getting Started* (UG910) [Ref 4].
Note: Figures in this chapter are illustrations of the Vivado Integrated Design Environment. This layout might vary from the current version.

Figure 4-1: JTAG to AXI Master Core in Vivado IP Catalog
Vivado IDE Field

Figure 4-2 shows the Customize IP window when you click JTAG to AXI Master in the Vivado IP catalog as shown in Figure 4-1.

![Figure 4-2: JTAG to AXI Master Customize IP Window](image)

- **Component Name** – Use this text field to provide a unique module name for the ILA core.
- **AXI Protocol** – Selects the AXI4 interface protocol.
- **AXI Address Width** – Selects the AXI4 address width (32 or 64).
- **AXI Data Width** – Selects the data width (32 or 64).
- **AXI ID Width** – Selects the ID width with range of 1 to 4.
- **AXI4 Burst Type Support** - Selects either all burst types such as FIXED, INCR and WRAP or INCR bursts only.
- **Write Transaction Queue Length** – Selects the maximum number of write transactions in the queue. All the queued transactions are issued back-to-back. Default is 1 with a range of 1 to 16.
• **Read Transaction Queue Length** – Selects the maximum number of read transactions in the queue. All the queued transactions are issued back-to-back. Default is 1 with a range of 1 to 16.

### User Parameters

Table 4-1 shows the relationship between the GUI fields in the Vivado IDE and the User Parameters (which can be viewed in the Tcl Console).

#### Table 4-1: Vivado IDE Parameter to User Parameter Relationship

<table>
<thead>
<tr>
<th>Vivado IDE Parameter/Value (1)</th>
<th>User Parameter/Value (1)</th>
<th>Default Value (1)</th>
</tr>
</thead>
<tbody>
<tr>
<td>AXI Address Width</td>
<td>M_AXI_ADDR_WIDTH</td>
<td>32</td>
</tr>
<tr>
<td>AXI Data Width</td>
<td>M_AXI_DATA_WIDTH</td>
<td>32</td>
</tr>
<tr>
<td>AXI ID Width</td>
<td>M_AXI_ID_WIDTH</td>
<td>1</td>
</tr>
<tr>
<td>Protocol</td>
<td>PROTOCOL</td>
<td>AXI</td>
</tr>
<tr>
<td>AXI4 Burst Type</td>
<td>M_HAS_BURST</td>
<td>1</td>
</tr>
<tr>
<td>Write Transaction Queue Length</td>
<td>WR_TXN_QUEUE_LENGTH</td>
<td>1</td>
</tr>
<tr>
<td>Read Transaction Queue Length</td>
<td>RD_TXN_QUEUE_LENGTH</td>
<td>1</td>
</tr>
</tbody>
</table>

**Notes:**
1. Parameter values are listed in the table where the Vivado IDE parameter value differs from the user parameter value. Such values are shown in this table as indented below the associated parameter.

### Output Generation

For details, see the *Vivado Design Suite User Guide: Designing with IP*( UG896) [Ref 3].

### Constraining the Core

This section contains information about constraining the core in the Vivado Design Suite.

#### Required Constraints

The JTAG to AXI Master core includes an XDC file that contains appropriate multicycle path constraints to prevent the over-constraining of clock domain crossing synchronization paths. It is also expected that the clock signal connected to the aclk input port of the JTAG to AXI Master core is properly constrained in your design constraints.

### Device, Package, and Speed Grade Selections

This section is not applicable for this IP core.
Chapter 4: Design Flow Steps

Clock Frequencies
This section is not applicable for this IP core.

Clock Management
This section is not applicable for this IP core.

Clock Placement
This section is not applicable for this IP core.

Banking
This section is not applicable for this IP core.

Transceiver Placement
This section is not applicable for this IP core.

I/O Standard and Placement
This section is not applicable for this IP core.

Simulation
This core does not support simulation.

Synthesis and Implementation
This section contains information about synthesis and implementation in the Vivado Design Suite. For details about synthesis and implementation, see the Vivado Design Suite User Guide: Designing with IP (UG896) [Ref 3].

IMPORTANT: The standard synthesis flow for Synplify is not supported for the core.
Interacting with the JTAG to AXI Master Core in Hardware

The JTAG to AXI Master core can only be communicated with using Tcl console commands. You can create and run AXI read and write transactions using these Tcl console commands. A complete list of these Tcl console commands and methodology to interact with the core can be found at “Hardware System Communication Using the JTAG-to-AXI Master Debug Core” section of the chapter titled “Debugging Logic Designs in Hardware” in the *Vivado Design Suite User Guide: Programming and Debugging* (UG908) [Ref 6].
Example Design

This chapter contains information about the example design provided in the Vivado® Design Suite.

Creating AXI Transactions

Listed below are two examples for creating AXI transactions in AXI4 and AXI4-lite:

**AXI4 Example**

Create a write AXI burst transaction with eight 32-bit data:

```
create_hw_axi_txn wr_txn [get_hw_axis hw_axi_1] -address 00000000 -data
{11111111_22222222_33333333_44444444_55555555_66666666_77777777_88888888} -len 8
-size 32 -type write
```

Create a read AXI burst transaction with eight 32-bit data:

```
create_hw_axi_txn rd_txn [get_hw_axis hw_axi_1] -address 00000000 -len 8 -size 32
-type read
```

Create a write AXI burst transaction with eight 32-bit data and 64 bit address:

```
create_hw_axi_txn wr_txn64 [get_hw_axis hw_axi_1] -address 0000000000000000 -data
{11111111_22222222_33333333_44444444_55555555_66666666_77777777_88888888} -len 8
-size 32 -type write
```

Create a read AXI burst transaction with eight 32-bit data and 64 bit address:

```
create_hw_axi_txn rd_txn64 [get_hw_axis hw_axi_1] -address 0000000000000000 -len 8
-size 32 -type read
```

**AXI4-Lite Example**

Create a write AXI burst transaction with eight 32-bit data:

```
create_hw_axi_txn wr_txn_lite [get_hw_axis hw_axi_1] -address 00000000 -data
12345678 -type write
```

Create a read AXI burst transaction with eight 32-bit data:

```
create_hw_axi_txn rd_txn_lite [get_hw_axis hw_axi_1] -address 00000000 -type read
Issuing AXI Transactions

In this example, four transactions are issued back-to-back by setting the queue to four. Read and write transactions are executed independently. However, if a mix of read and write transactions are in the list of a queued transaction then the read transactions will start first.

```
run_hw_axi txn_1 txn_2 txn_3 txn_4 -queue
```

create_hw_axi_txn

Description

Create a hardware AXI transaction object where:

```
create_hw_axi_txn [-address <arg>] [-data <arg>] [-size <arg>] -type <arg>
[-len <arg>] [-burst <arg>] [-cache <arg>] [-id <arg>]
[-quiet] [-verbose] <name> <hw_axi>
```

Returns

New hardware AXI transaction object.

Usage

<table>
<thead>
<tr>
<th>Name</th>
<th>Description</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>[-address]</td>
<td>AXI read or write address.</td>
<td>Address 0</td>
</tr>
<tr>
<td>[-data]</td>
<td>Transaction data.</td>
<td>All 0s</td>
</tr>
<tr>
<td>[-size]</td>
<td>The number of bytes in each data transfer, or beat, in a burst.</td>
<td>32</td>
</tr>
<tr>
<td>-type</td>
<td>Read or Write transaction.</td>
<td></td>
</tr>
<tr>
<td>[-len]</td>
<td>AXI4 Memory mapped burst lengths of 1-256 beats for incrementing bursts and 2, 4, 8, 16 beats for wrap bursts.</td>
<td>1</td>
</tr>
<tr>
<td>[-burst]</td>
<td>Burst type: INCR, FIXED or WRAP:</td>
<td>INCR</td>
</tr>
<tr>
<td></td>
<td>• FIXED: The address is the same for every transfer in the burst.</td>
<td></td>
</tr>
<tr>
<td></td>
<td>• INCR: The address for each transfer in the burst is an increment of the address for the previous transfer. The increment value depends on the size of the transfer.</td>
<td></td>
</tr>
<tr>
<td></td>
<td>• WRAP: Similar to an INCR burst, except that the address wraps around to a lower address if an upper address limit is reached.</td>
<td></td>
</tr>
</tbody>
</table>
run_hw_axi

Description

Run a hardware AXI read/write transaction(s) and update transaction status in hw_axi object.

Syntax

```
run_hw_axi [-queue] [-quiet] [-verbose] <hw_axi_txns>...
```
## Usage

<table>
<thead>
<tr>
<th>Name</th>
<th>Description</th>
<th>Default</th>
</tr>
</thead>
<tbody>
<tr>
<td>[-queue]</td>
<td>Queued mode: This allows a maximum of 16 read and 16 write transactions to be combined and executed in a local queue for lower latency and higher performance between AXI transactions. The read and write queues are independent. This means that if both read and write transactions are executed as a part of a single queue, read transactions will start first and both read and write transactions will be executed independently.</td>
<td></td>
</tr>
<tr>
<td>[-quiet]</td>
<td>Ignore command errors</td>
<td></td>
</tr>
<tr>
<td>[-verbose]</td>
<td>Suspend message limits during command execution</td>
<td></td>
</tr>
<tr>
<td>&lt;hw_axi_txns&gt;</td>
<td>Hardware AXI transaction object to execute on the AXI bus</td>
<td></td>
</tr>
</tbody>
</table>
Directory and File Contents

This section describes the files and directory structure generated for the IP example design. For the purposes of this document, assume the name of the project is the default “project_1.”

`project_1/<component name_example>`

Top-level project directory; name is user-defined

- `<component name_example.srcs>`
- `constrs_1/imports/<component name>/example_<component name>.xdc`
- `sources_1/imports/<component name>/example_<component name>.v`
- `sources_1/ip/axi_bram_ctrl_0`
  - `axi_bram_ctrl_0.xci`
  - `axi_bram_ctrl_0.xml`
- `sources_1/ip/<component name>`

This directory contains the source files needed to synthesize the JTAG to AXI Master core whose name is `<component name>`.

Table 5-1 shows the files associated with the core.

<table>
<thead>
<tr>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td><code>constrs_1/imports/&lt;component name&gt;/example_&lt;component name&gt;.xdc</code></td>
<td>Constraints file for the example design</td>
</tr>
<tr>
<td><code>sources_1/imports/&lt;component name&gt;/example_&lt;component name&gt;.v</code></td>
<td>Verilog (.v) source file for the example design</td>
</tr>
</tbody>
</table>

Implementation

To implement the example design, select Run Implementation in the Vivado Project Manager window. For further information on setting up the implementation, see the Vivado Design Suite User Guide: Implementation (UG904) [Ref 7].
Chapter 6

Test Bench

There is no test bench for this IP core release.
Migrating and Upgrading

This appendix contains information about migrating a design from ISE® to the Vivado® Design Suite, and for upgrading to a more recent version of the IP core. For customers upgrading in the Vivado Design Suite, important details (where applicable) about any port changes and other impact to user logic are included.

Migrating to the Vivado Design Suite

For information on migrating to the Vivado Design Suite, see ISE to Vivado Design Suite Migration Guide (UG911) [Ref 8].

Upgrading in the Vivado Design Suite

This section provides information about any changes to the user logic or port designations that take place when you upgrade to a more current version of this IP core in the Vivado Design Suite.
Debugging

This appendix includes details about resources available on the Xilinx® Support website and debugging tools.

Finding Help on Xilinx.com

To help in the design and debug process when using the JTAG to AXI Master, the Xilinx Support web page contains key resources such as product documentation, release notes, answer records, information about known issues, and links for obtaining further product support.

Documentation

This product guide is the main document associated with the JTAG to AXI Master. This guide, along with documentation related to all products that aid in the design process, can be found on the Xilinx Support web page or by using the Xilinx Documentation Navigator.

Download the Xilinx Documentation Navigator from the Downloads page. For more information about this tool and the features available, open the online help after installation.

Answer Records

Answer Records include information about commonly encountered problems, helpful information on how to resolve these problems, and any known issues with a Xilinx product. Answer Records are created and maintained daily ensuring that users have access to the most accurate information available.

Answer Records for this core can be located by using the Search Support box on the main Xilinx support web page. To maximize your search results, use proper keywords such as:

- Product name
- Tool message(s)
- Summary of the issue encountered

A filter search is available after results are returned to further target the results.
Master Answer Record for the JTAG to AXI Master

AR: 57014

Technical Support

Xilinx provides technical support in the Xilinx Support web page for this LogiCORE™ IP product when used as described in the product documentation. Xilinx cannot guarantee timing, functionality, or support if you do any of the following:

- Implement the solution in devices that are not defined in the documentation.
- Customize the solution beyond that allowed in the product documentation.
- Change any section of the design labeled DO NOT MODIFY.

To contact Xilinx Technical Support, navigate to the Xilinx Support web page.

Debug Tools

There are many tools available to address IP core design issues. It is important to know which tools are useful for debugging various situations.

Vivado Design Suite Debug Feature

The Vivado® Design Suite debug feature inserts logic analyzer and virtual I/O cores directly into your design. The debug feature also allows you to set trigger conditions to capture application and integrated block port signals in hardware. Captured signals can then be analyzed. This feature in the Vivado IDE is used for logic debugging and validation of a design running in Xilinx.

The Vivado logic analyzer is used with the logic debug IP cores, including:

- ILA 2.0 (and later versions)
- VIO 2.0 (and later versions)
- JTAG to AXI Master 1.0 (and later versions)

See Vivado Design Suite User Guide: Programming and Debugging (UG908) [Ref 6]. This document gives details and an example Tcl Console command that is used to perform any AXI transaction through JTAG to AXI Master.
Hardware Debug

Hardware issues can range from link bring-up to problems seen after hours of testing. This section provides debug steps for common issues. The Vivado Design Suite debug feature is a valuable resource to use in hardware debug. The signal names mentioned in the following individual sections can be probed using the Vivado Design Suite debug feature for debugging the specific problems.

General Checks

Ensure that all the timing constraints for the core were properly incorporated from the example design and that all constraints were met during implementation.

- Does it work in post-place and route timing simulation? If problems are seen in hardware but not in timing simulation, this could indicate a PCB issue. Ensure that all clock sources are active and clean.
- If using MMCMs in the design, ensure that all MMCMs have obtained lock by monitoring the locked port.
Appendix C

Additional Resources and Legal Notices

Xilinx Resources

For support resources such as Answers, Documentation, Downloads, and Forums, see Xilinx Support.

References

These documents provide supplemental material useful with this product guide:

1. Vivado® AXI Reference Guide (UG1037)
8. ISE® to Vivado Design Suite Migration Guide (UG911)
9. ARM® AMBA® AXI Protocol v2.0 Specification (ARM IHI 0022C)
10. AMBA AXI4-Stream Protocol Specification
11. AXI Interconnect LogiCORE IP Product Guide (PG059)
Revision History

The following table shows the revision history for this document.

<table>
<thead>
<tr>
<th>Date</th>
<th>Version</th>
<th>Revision</th>
</tr>
</thead>
<tbody>
<tr>
<td>10/05/2016</td>
<td>1.2</td>
<td>AXI4 Burst Type Support update.</td>
</tr>
<tr>
<td>06/08/2016</td>
<td>1.1</td>
<td>Clarified Read/Write (-queue) behavior for AXI transactions.</td>
</tr>
<tr>
<td>11/18/2015</td>
<td>1.1</td>
<td>Added support for UltraScale+ families.</td>
</tr>
<tr>
<td>09/30/2015</td>
<td>1.1</td>
<td>• Added feature: User selectable AXI address width–32 and 64.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Added User Parameter to table in Design Flow Steps chapter.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Updated GUI images in Design Flow Steps for latest version of IP Catalog.</td>
</tr>
<tr>
<td>04/01/2015</td>
<td>1.0</td>
<td>• Updated m_axi_awvalid, m_axi_arvalid, and m_axi_arready in Table 2-3: JTAG to AXI Master I/O Signal Description.</td>
</tr>
<tr>
<td>10/01/2014</td>
<td>1.0</td>
<td>• Updated to latest template.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Updated Feature Summary.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Updated Resource Utilization section.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Updated Fig. 4-1.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Updated Vivado IDE Field section.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Added User Parameter table in Design Flow Steps chapter.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Added Creating AXI Transactions and Issuing AXI Transactions sections in Example Design chapter.</td>
</tr>
<tr>
<td>12/18/2013</td>
<td>1.0</td>
<td>• Added UltraScale support.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Added Interacting with the JTAG-to-AXI Master Debug Core in Hardware section in Synthesis chapter.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Updated description to UG908 in Vivado Lab Tools section.</td>
</tr>
<tr>
<td>10/02/2013</td>
<td>1.0</td>
<td>Initial Xilinx release.</td>
</tr>
</tbody>
</table>

Please Read: Important Legal Notices

The information disclosed to you hereunder (the “Materials”) is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available “AS IS” and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx’s limited warranty, please refer to Xilinx’s Terms of Sale which can be viewed at http://www.xilinx.com/legal.htm/tos; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx’s Terms of Sale which can be viewed at http://www.xilinx.com/legal.htm#tos.
AUTOMOTIVE APPLICATIONS DISCLAIMER

AUTOMOTIVE PRODUCTS (IDENTIFIED AS "XA" IN THE PART NUMBER) ARE NOT WARRANTED FOR USE IN THE DEPLOYMENT OF AIRBAGS OR FOR USE IN APPLICATIONS THAT AFFECT CONTROL OF A VEHICLE ("SAFETY APPLICATION") UNLESS THERE IS A SAFETY CONCEPT OR REDUNDANCY FEATURE CONSISTENT WITH THE ISO 26262 AUTOMOTIVE SAFETY STANDARD ("SAFETY DESIGN"). CUSTOMER SHALL, PRIOR TO USING OR DISTRIBUTING ANY SYSTEMS THAT INCORPORATE PRODUCTS, THOROUGHLY TEST SUCH SYSTEMS FOR SAFETY PURPOSES. USE OF PRODUCTS IN A SAFETY APPLICATION WITHOUT A SAFETY DESIGN IS FULLY AT THE RISK OF CUSTOMER, SUBJECT ONLY TO APPLICABLE LAWS AND REGULATIONS GOVERNING LIMITATIONS ON PRODUCT LIABILITY.

© Copyright 2013–2016 Xilinx, Inc. Xilinx, the Xilinx logo, Artix, ISE, Kintex, Spartan, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. All other trademarks are the property of their respective owners.