Video Processing
Subsystem v2.1

Product Guide

Vivado Design Suite

PG231 July 8, 2020
Table of Contents

IP Facts

Chapter 1: Overview
Introduction ................................................................. 5
Feature Summary .......................................................... 5
Applications ................................................................. 6
Licensing and Ordering .................................................... 6

Chapter 2: Product Specification
Standards ................................................................. 7
Performance ............................................................... 7
Resource Utilization ...................................................... 8
Port Descriptions .......................................................... 9
Register Space ........................................................... 13

Chapter 3: Designing with the Core
General Design Guidelines .............................................. 28
Clocking ................................................................. 53
Resets ................................................................. 53

Chapter 4: Design Flow Steps
Customizing and Generating the Core ................................ 55
Constraining the Core ................................................... 65
Simulation ............................................................... 66
Synthesis and Implementation ......................................... 66

Chapter 5: Detailed Example Design
Full Fledged Video Processing Design ................................ 67

Appendix A: Upgrading
Upgrading in the Vivado Design Suite ................................ 79

Appendix B: Debugging
Finding Help on Xilinx.com .............................................. 80
Debug Tools ................................................................. 81
Simulation Debug ........................................................ 82
Hardware Debug .......................................................... 82
Interface Debug .......................................................... 83

Appendix C: Application Software Development
Driver ................................................................. 84
Dependencies ............................................................ 84
Architecture ............................................................. 84
Usage ................................................................. 86

Appendix D: Additional Resources and Legal Notices
Xilinx Resources ........................................................ 88
Documentation Navigator and Design Hubs ......................... 88
References ............................................................. 89
Revision History ........................................................ 89
Please Read: Important Legal Notices ................................ 90
Introduction

The Video Processing Subsystem is a collection of video processing IP subcores, bundled together in hardware and software, abstracting the video processing pipe. It provides the end-user with an out of the box ready to use video processing core, without having to learn about the underlying complexities. The Video Processing Subsystem enables streamlined integration of various processing blocks including (but not limited to) scaling, deinterlacing, color space conversion and correction, chroma resampling, and frame rate conversion.

Features

- One, two, four, and eight pixel-wide AXI4-Stream video interface
- Video resolution support up to 8k at 30 fps
- Run-time color space support for RGB, YUV 4:4:4, YUV 4:2:2, YUV 4:2:0
- 8, 10, 12, and 16 bits per component support
- Deinterlacing: supports 32-bit and 64-bit memory address
- Scaling
- Color space conversion and correction
- Chroma resampling between YUV 4:4:4, YUV 4:2:2, YUV 4:2:0
- Frame rate conversion using dropped/repeated frames

LogiCORE™ IP Facts Table

<table>
<thead>
<tr>
<th>Core Specifics</th>
<th>UltraScale+™ Families, UltraScale Architecture, Zynq®-7000, 7 Series</th>
</tr>
</thead>
<tbody>
<tr>
<td>Supported Device Family</td>
<td>AXI4-Lite, AXI4-Stream, AXI-MM</td>
</tr>
<tr>
<td>Resources</td>
<td>Provided with Core</td>
</tr>
<tr>
<td>Design Files</td>
<td>Encrypted HLS C</td>
</tr>
<tr>
<td>Example Design</td>
<td>Verilog</td>
</tr>
<tr>
<td>Test Bench</td>
<td>Not Provided</td>
</tr>
<tr>
<td>Constraints File</td>
<td>XDC</td>
</tr>
<tr>
<td>Simulation Model</td>
<td>Not Provided</td>
</tr>
<tr>
<td>Supported S/W Driver</td>
<td>Standalone, Linux</td>
</tr>
<tr>
<td>Tested Design Flows</td>
<td>Vivado® Design Suite</td>
</tr>
<tr>
<td>Design Entry</td>
<td>For supported simulators, see the Xilinx Design Tools: Release Notes Guide.</td>
</tr>
<tr>
<td>Simulation</td>
<td>Synthesis</td>
</tr>
<tr>
<td>Support</td>
<td>Vivado Design Suite</td>
</tr>
<tr>
<td>Release Notes and Known Issues</td>
<td>Master Answer Record: 65449</td>
</tr>
<tr>
<td>All Vivado IP Change Logs</td>
<td>Master Vivado IP Change Logs: 72775</td>
</tr>
</tbody>
</table>

Notes:

1. For a complete list of supported devices, see the Vivado IP catalog.
2. Standalone driver details can be found in the Vitis directory (<install_directory>/Vitis/<release>/data/embeddedsw/doc/xilinx_drivers.htm). Linux OS and driver support information is available from the Xilinx Wiki page.
3. For the supported versions of the tools, see the Xilinx Design Tools: Release Notes Guide.
Overview

Introduction

The Video Processing Subsystem enables streamlined integration of various processing blocks including (but not limited to) scaling, deinterlacing, color space conversion and correction, chroma resampling, and frame rate conversion.

Feature Summary

The Video Processing Subsystem has the following features:

- One, two, four, and eight pixel-wide video interface
- Run-time color space support for RGB, YUV 4:4:4, YUV 4:2:2, YUV 4:2:0
- 8, 10, 12, and 16 bits per component support
- Deinterlacing: supports 32-bit and 64-bit memory address
- Scaling
- Color space conversion and correction
- Chroma resampling between YUV 4:4:4, YUV 4:2:2, YUV 4:2:0
- Frame rate conversion
- Supports resolutions up to 8192 x 4320

The Video Processing Subsystem is a hierarchical IP that bundles a collection of video processing IP subcores and outputs them as a single IP. The Video Processing Subsystem has design time configurability in terms of performance and quality. You can configure the subsystem IP through one single graphical user interface. A preview of this GUI is shown in Figure 4-1.

All video processing IP subcores have been developed using Vivado HLS.
Applications

- Color space (RGB/YUV) and format (YUV 4:4:4/4:2:2/4:2:0) conversion.
- Scale up and down up to 8k4k at 30 Hz.
- Zoom mode, where in a user defined window, the input stream is scaled to panel resolution.
- Picture-In-Picture mode where in the input stream is scaled down to a user defined window size and displayed at the user defined co-ordinates on the panel.
- Ability to paint the PIP background to a defined color.
- Interlaced to progressive conversion.
- Frame rate conversion.
  - Drop frames if input rate > output rate.
  - Repeat frames if output rate < input rate.

Licensing and Ordering

This Xilinx® LogiCORE™ IP module is provided at no additional cost with the Xilinx Vivado Design Suite under the terms of the Xilinx End User License. Information about this and other Xilinx LogiCORE IP modules is available at the Xilinx Intellectual Property page. For information about pricing and availability of other Xilinx LogiCORE IP modules and tools, contact your local Xilinx sales representative.
Product Specification

Standards

The Video Processing Subsystem core is compliant with the AXI4-Stream Video Protocol and AXI4-Lite interconnect standards. Refer to the Video IP: AXI Feature Adoption section of the Vivado AXI Reference Guide (UG1037) [Ref 9] for additional information.

Performance

Maximum Frequencies

The following are typical clock frequencies for the target devices:

- Virtex®-7 devices with –2 speed grade, Virtex UltraScale™, and Virtex UltraScale+ devices with –2 speed grade or higher: 300 MHz
- Kintex®-7 devices with –2 speed grade, Kintex UltraScale™, and Kintex UltraScale+ devices with –2 speed grade or higher: 300 MHz
- UltraScale+ devices with -1 speed grade or higher: 300 MHz
- Artix®-7 devices with –2 speed grade or higher: 150 MHz
- Zynq®-7000 SoC devices with –2 and –1 speed grade or higher: 200 MHz

The maximum achievable clock frequency can vary. The maximum achievable clock frequency and all resource counts can be affected by other tool options, additional logic in the device, using a different version of Xilinx® tools, and other factors.

Latency

The latency of the Video Processing Subsystem depends on the configuration of the core. Generally, the latency is on the order of several lines. For example, a vertical scaler with a 6-tap polyphase filter operating on RGB video introduces 4 video lines of delay.
In the Full Fledged configuration with the use of a DMA, the latency is 1 full frame time plus several lines because the video DMA engine is used in the data flow and programmed to read one frame buffer behind the write frame buffer location.

In interlaced video, 1 of field additional delay is incurred by the deinterlacer algorithm.

**Scaler Only Mode**

In Scaler Only mode, at the start of the first frame, the Scaler will copy the coefficients from the AXI4-Lite interface into a local RAM. This will take about 500 cycles. After this, the scaler should be able to start filling its internal line buffer. Scaler starts generating output when the line buffer is filled about half full. If the supports 4:2:0, the buffer for chroma resampling will also need to be filled. As a safe measure, Scaler uses the number of vertical taps for the number of lines of latency. After every line, the Scaler will have to do some bookkeeping, and therefore for about 20 cycles the Scaler will not be able to accept data. You can reduce the initial latency by reducing the number of vertical taps.

### Resource Utilization

Table 2-1 shows the representative resource utilization for several configurations of this IP core. In Table 2-1, each row describes a test case. The columns are divided into test parameters and results. The test parameters describe the core configuration. Any configuration parameters that are not listed have their default values.

The default Vivado Design Suite settings were used. You might be able to optimize on these numbers using different settings. Because surrounding circuitry affects placement and timing, no guarantee can be given that these figures are repeatable in a larger design.

All configurations (except where noted), are configured for 4 samples per clock, 10 bit data width, and a frame size of 8192 x 4320.

**Table 2-1: Video Processing Subsystem Resource Utilization**

<table>
<thead>
<tr>
<th>Configuration</th>
<th>LUTs</th>
<th>FFs</th>
<th>DSP48s</th>
<th>36k BRAMs</th>
<th>18k BRAMs</th>
</tr>
</thead>
<tbody>
<tr>
<td>Full Fledged</td>
<td>48474</td>
<td>64628</td>
<td>244</td>
<td>120</td>
<td>30</td>
</tr>
<tr>
<td>Full Fledged</td>
<td>33183</td>
<td>62638</td>
<td>122</td>
<td>77</td>
<td>33</td>
</tr>
<tr>
<td>deinterlacing disabled</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DMA excluded</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Scaler Only</td>
<td>12696</td>
<td>13087</td>
<td>176</td>
<td>64</td>
<td>10</td>
</tr>
<tr>
<td>RGB/YUV444/422/420 support</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>color space conversion enabled</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Scaler Only</td>
<td>9417</td>
<td>9127</td>
<td>144</td>
<td>50</td>
<td>2</td>
</tr>
<tr>
<td>RGB/YUV 444 support only</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Deinterlacing Only</td>
<td>5978</td>
<td>7441</td>
<td>0</td>
<td>30</td>
<td>5</td>
</tr>
</tbody>
</table>
Table 2-1: Video Processing Subsystem Resource Utilization (Cont’d)

<table>
<thead>
<tr>
<th>Configuration</th>
<th>LUTs</th>
<th>FFs</th>
<th>DSP48s</th>
<th>36k BRAMs</th>
<th>18k BRAMs</th>
</tr>
</thead>
<tbody>
<tr>
<td>Color Space Conversion Only RGB/YUV 444 support only demo window disabled</td>
<td>2558</td>
<td>2674</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>420-422 Chroma Resampling Only</td>
<td>1719</td>
<td>2759</td>
<td>16</td>
<td>12</td>
<td>0</td>
</tr>
<tr>
<td>422-444 Chroma Resampling Only</td>
<td>2050</td>
<td>3214</td>
<td>32</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

Notes:
1. These numbers were generated using Vivado Design Suite 2016.3 with Speedfile PRODUCTION 1.12 2014-09-11 on Device xczu7evffvc1156-2-e.

Port Descriptions

Figure 2-1 shows the Video Processing Subsystem diagram in its Full Fledged configuration. The IP has four AXI interfaces:

- AXI4-Stream streaming video input (s_axis)
- AXI4-Stream streaming video output (m_axis)
- AXI-MM memory mapped interface (m_axi_mm)
- AXI-Lite control interface (s_axi_ctrl).

Figure 2-1: Full Fledged Video Processing Subsystem
The AXI Streaming, AXI Memory-Mapped, and AXI Lite interfaces can be run at their own clock rate, therefore, three separate clock interfaces are provided named \texttt{aclk_axis}, \texttt{aclk_axi_mm}, and \texttt{aclk_ctrl}, respectively. The \texttt{aresetn_ctrl} signal is the reset signal of the IP, and \texttt{aresetn_io_axis} is an outgoing signal that can be used to hold IPs in reset when the Video Processing Subsystem is not ready to consume data on the streaming input. Finally, \texttt{deint_field_id} signal indicates field polarity in case of interlaced operation.

**AXI4-Stream Video**

The Video Processing Subsystem has AXI4-Stream video input and output interfaces named \texttt{s_axis} and \texttt{m_axis}, respectively. These interfaces follow the interface specification as defined in the Video IP chapter of the *Vivado AXI Reference Guide* (UG1037) [Ref 9]. The video AXI4-Stream interface can be single, dual, quad, or octa pixels per clock and can support 8, 10, 12, or 16 bits per component. For example, the pixel mapping per color format and bus signals for 10 bits per component are shown in Table 2-2 through Table 2-6.

| Table 2-2: Dual Pixels per Clock, 10 Bits per Component Mapping for RGB |
|-----------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|
| 63:60                       | 59:50                       | 49:40                       | 39:30                       | 29:20                       | 19:10                       | 9:0                         |
| zero padding                | R1                          | B1                          | G1                          | R0                          | B0                          | G0                          |

| Table 2-3: Dual Pixels per Clock, 10 Bits per Component Mapping for YUV 4:4:4 |
|-----------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|
| 63:60                       | 59:50                       | 49:40                       | 39:30                       | 29:20                       | 19:10                       | 9:0                         |
| zero padding                | V1                          | U1                          | Y1                          | V0                          | U0                          | Y0                          |

| Table 2-4: Dual Pixels per Clock, 10 Bits per Component Mapping for YUV 4:2:2 |
|-----------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|
| 63:60                       | 59:50                       | 49:40                       | 39:30                       | 29:20                       | 19:10                       | 9:0                         |
| zero padding                | zero padding                | zero padding                | V0                          | Y1                          | U0                          | Y0                          |

| Table 2-5: Dual Pixels per Clock, 10 Bits per Component Mapping for YUV 4:2:0, for Even Lines |
|-----------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|
| 63:60                       | 59:50                       | 49:40                       | 39:30                       | 29:20                       | 19:10                       | 9:0                         |
| zero padding                | zero padding                | zero padding                | V0                          | Y1                          | U0                          | Y0                          |

| Table 2-6: Dual Pixels per Clock, 10 Bits per Component Mapping for YUV 4:2:0, for Odd Lines |
|-----------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|
| 63:60                       | 59:50                       | 49:40                       | 39:30                       | 29:20                       | 19:10                       | 9:0                         |
| zero padding                | zero padding                | zero padding                | zero padding                | Y1                          | zero padding                | Y0                          |

This IP always generates three video components even if the video format is set to be YUV 4:2:0 or YUV 4:2:2 at run-time. The unused components can be set to zero. All video streaming interfaces follow the interface specification as defined in the *AXI4-Stream Video IP and System Design Guide* (UG934) [Ref 8].

Table 2-7 shows the interface signals for input and output AXI4-Stream video streaming interfaces.
Both video streaming interfaces run at the video stream clock speed `aclk_axis`.

### AXI-MM Memory-Mapped Interface

The video DMA read and write ports and the deinterlacer read and write ports are concentrated by an AXI-MM cross-bar interconnect such that there is only one AXI-MM interface on the boundary of the subsystem. The AXI-MM interface runs on the

<table>
<thead>
<tr>
<th>Name</th>
<th>Direction</th>
<th>Width</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>s_axis_tdata</td>
<td>In</td>
<td><code>floor(((3 \times \text{bits\_per\_component} \times \text{pixels\_per\_clock}) + 7) / 8) \times 8</code></td>
<td>Input Data</td>
</tr>
<tr>
<td>s_axis_tready</td>
<td>Out</td>
<td>1</td>
<td>Input Ready</td>
</tr>
<tr>
<td>s_axis_tvalid</td>
<td>In</td>
<td>1</td>
<td>Input Valid</td>
</tr>
<tr>
<td>s_axis_tid</td>
<td>In</td>
<td>1</td>
<td>Input data stream identifier</td>
</tr>
<tr>
<td>s_axis_tdest</td>
<td>In</td>
<td>1</td>
<td>Input data routing identifier</td>
</tr>
<tr>
<td>s_axis_tkeep</td>
<td>In</td>
<td><code>s_axis_video_tdata width/8</code></td>
<td>Input byte qualifier that indicates whether the content of the associated byte of TDATA is processed as part of the data stream</td>
</tr>
<tr>
<td>s_axis_tlast</td>
<td>In</td>
<td>1</td>
<td>Input End of Line</td>
</tr>
<tr>
<td>s_axis_tstrb</td>
<td>In</td>
<td><code>s_axis_video_tdata width/8</code></td>
<td>Input byte qualifier that indicates whether the content of the associated byte of TDATA is processed as a data byte or a position byte</td>
</tr>
<tr>
<td>s_axis_tuser</td>
<td>In</td>
<td>1</td>
<td>Input Start of frame</td>
</tr>
<tr>
<td>m_axis_tdata</td>
<td>Out</td>
<td><code>floor(((3 \times \text{bits\_per\_component} \times \text{pixels\_per\_clock}) + 7) / 8) \times 8</code></td>
<td>Output Data</td>
</tr>
<tr>
<td>m_axis_tdest</td>
<td>Out</td>
<td>1</td>
<td>Output data routing identifier</td>
</tr>
<tr>
<td>m_axis_tid</td>
<td>Out</td>
<td>1</td>
<td>Output data stream identifier</td>
</tr>
<tr>
<td>m_axis_tkeep</td>
<td>Out</td>
<td><code>m_axis_video_tdata width/8</code></td>
<td>Output byte qualifier that indicates whether the content of the associated byte of TDATA is processed as part of the data stream</td>
</tr>
<tr>
<td>m_axis_tlast</td>
<td>Out</td>
<td>1</td>
<td>Output End of Line</td>
</tr>
<tr>
<td>m_axis_tready</td>
<td>In</td>
<td>1</td>
<td>Output Ready</td>
</tr>
<tr>
<td>m_axis_tstrb</td>
<td>Out</td>
<td><code>m_axis_video_tdata width/8</code></td>
<td>Output byte qualifier that indicates whether the content of the associated byte of TDATA is processed as a data byte or a position byte</td>
</tr>
<tr>
<td>m_axis_tuser</td>
<td>Out</td>
<td>1</td>
<td>Output Start of frame</td>
</tr>
<tr>
<td>m_axis_tvalid</td>
<td>Out</td>
<td>1</td>
<td>Output Valid</td>
</tr>
</tbody>
</table>
**aclk_axi_mm** clock domain. The signals follow the specification as defined in the *Vivado Design Suite: AXI Reference Guide* (UG1037) [Ref 9].

The AXI-MM Memory-Mapped interface is only present with the Full Fledged functionality and Deinterlacer Only configurations. The other configurations do not require access to eternal memory.

For the Deinterlacing only mode, the MM interface data-width is fixed to 32, as the IP which is sufficient to support the maximum interlaced resolution of 1080i.

For full fledged mode, when the Built-in DMA is enabled, the MM interface data-width can be either of 256 or 512 bits.

### AXI-Lite Control Interface

Table 2-8 shows the AXI-Lite control interface signals. This interface runs at the **aclk_ctrl** clock. Control of the video processing pipe is only supported through the Video Processing Subsystem driver.

**Note:** Control of the video processing pipe is only supported through the video processing subsystem driver. The register map is provided for debug purposes only.

<table>
<thead>
<tr>
<th>Name</th>
<th>Direction</th>
<th>Width</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>s_axi_ctrl_awaddr</td>
<td>In</td>
<td>20</td>
<td>Write address</td>
</tr>
<tr>
<td>s_axi_ctrl_awprot</td>
<td>In</td>
<td>3</td>
<td>Write address protection</td>
</tr>
<tr>
<td>s_axi_ctrl_awvalid</td>
<td>In</td>
<td>1</td>
<td>Write address valid</td>
</tr>
<tr>
<td>s_axi_ctrl_awready</td>
<td>Out</td>
<td>1</td>
<td>Write address ready</td>
</tr>
<tr>
<td>s_axi_ctrl_wdata</td>
<td>In</td>
<td>32</td>
<td>Write data</td>
</tr>
<tr>
<td>s_axi_ctrl_wstrb</td>
<td>In</td>
<td>4</td>
<td>Write data strobe</td>
</tr>
<tr>
<td>s_axi_ctrl_wvalid</td>
<td>In</td>
<td>1</td>
<td>Write data valid</td>
</tr>
<tr>
<td>s_axi_ctrl_wready</td>
<td>Out</td>
<td>1</td>
<td>Write data ready</td>
</tr>
<tr>
<td>s_axi_ctrl_bresp</td>
<td>Out</td>
<td>2</td>
<td>Write response</td>
</tr>
<tr>
<td>s_axi_ctrl_bvalid</td>
<td>Out</td>
<td>1</td>
<td>Write response valid</td>
</tr>
<tr>
<td>s_axi_ctrl_bready</td>
<td>In</td>
<td>1</td>
<td>Write response ready</td>
</tr>
<tr>
<td>s_axi_ctrl_araddr</td>
<td>In</td>
<td>20</td>
<td>Read address</td>
</tr>
<tr>
<td>s_axi_ctrl_arprot</td>
<td>In</td>
<td>3</td>
<td>Read address protection</td>
</tr>
<tr>
<td>s_axi_ctrl_arvalid</td>
<td>In</td>
<td>1</td>
<td>Read address valid</td>
</tr>
<tr>
<td>s_axi_ctrl_arready</td>
<td>Out</td>
<td>1</td>
<td>Read address ready</td>
</tr>
<tr>
<td>s_axi_ctrl_rdata</td>
<td>Out</td>
<td>32</td>
<td>Read data</td>
</tr>
<tr>
<td>s_axi_ctrl_rrresp</td>
<td>Out</td>
<td>2</td>
<td>Read data response</td>
</tr>
</tbody>
</table>
Chapter 2: Product Specification

Clocks and Resets

Table 2-9 provides an overview of the clocks and resets. See section Clocking in Chapter 3 for more information.

Table 2-9: Clocks and Resets

<table>
<thead>
<tr>
<th>Name</th>
<th>Direction</th>
<th>Width</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>aclk_axis</td>
<td>In</td>
<td>1</td>
<td>Clock at which AXI4-Stream input and output are running.</td>
</tr>
<tr>
<td>aclk_ctrl</td>
<td>In</td>
<td>1</td>
<td>AXI-Lite clock for CPU control interface.</td>
</tr>
<tr>
<td>aclk_axi_mm</td>
<td>In</td>
<td>1</td>
<td>Clock at which AXI-MM interface is running.</td>
</tr>
<tr>
<td>aresetn_ctrl</td>
<td>In</td>
<td>1</td>
<td>Reset, associated with aclk_ctrl (active Low). The aresetn_ctrl signal resets the entire IP including the data path and AXI4-Lite registers.</td>
</tr>
<tr>
<td>aresetn_io_axis</td>
<td>Out</td>
<td>1</td>
<td>Used to hold upstream logic in reset while the Video Processing Subsystem is not ready to consume data on streaming input (active Low).</td>
</tr>
</tbody>
</table>

Field Polarity

The deint_field_id signal indicates the polarity of the incoming field when the input video is interlaced. This signal is only used by the deinterlacer with interlaced data. This signal is ignored for progressive video inputs.

Table 2-10: Field Polarity

<table>
<thead>
<tr>
<th>Name</th>
<th>Direction</th>
<th>Width</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>deint_field_id</td>
<td>In</td>
<td>1</td>
<td>Field polarity, odd is low, high is even</td>
</tr>
</tbody>
</table>
Scaler Only Mode Registers

The scaler only mode has specific registers that allow you to dynamically control the operation of the core. Table 2-11 provides a detailed description of all the registers that apply globally to the IP.

The scaler only configuration consists of the following register configurable IPs:

1. Vertical scaler
2. Horizontal scaler
3. GPIO

The AXI interconnect bundles the AXI4-Lite interfaces of the scalers and GPIO into in AXI4-Lite interface at the subsystem boundary. The GPIO block allows for providing a soft reset function for the scaler subsystem.

**Vertical Scaler**

The following table provides the register map of Vertical scaler registers in the video processing subsystem.

**Table 2-11: Vertical Scaler Registers**

<table>
<thead>
<tr>
<th>Register</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x000</td>
<td>Control signals</td>
</tr>
<tr>
<td></td>
<td>• bit 0 - ap_start (Read/Write/COH)</td>
</tr>
<tr>
<td></td>
<td>• bit 1 - ap_done (Read/COR)</td>
</tr>
<tr>
<td></td>
<td>• bit 2 - ap_idle (Read)</td>
</tr>
<tr>
<td></td>
<td>• bit 3 - ap_ready (Read)</td>
</tr>
<tr>
<td></td>
<td>• bit 7 - auto_restart (Read/Write)</td>
</tr>
<tr>
<td></td>
<td>• Others - reserved</td>
</tr>
<tr>
<td>0x004</td>
<td>Global Interrupt Enable Register</td>
</tr>
<tr>
<td></td>
<td>• bit 0 - Global Interrupt Enable (Read/Write)</td>
</tr>
<tr>
<td></td>
<td>• Others - reserved</td>
</tr>
<tr>
<td>0x008</td>
<td>IP Interrupt Enable Register (Read/Write)</td>
</tr>
<tr>
<td></td>
<td>• bit 0 - Channel 0 (ap_done)</td>
</tr>
<tr>
<td></td>
<td>• bit 1 - Channel 1 (ap_ready)</td>
</tr>
<tr>
<td></td>
<td>• others - reserved</td>
</tr>
<tr>
<td>0x00c</td>
<td>IP Interrupt Status Register (Read/TOW)</td>
</tr>
<tr>
<td></td>
<td>• bit 0 - Channel 0 (ap_done)</td>
</tr>
<tr>
<td></td>
<td>• bit 1 - Channel 1 (ap_ready)</td>
</tr>
<tr>
<td></td>
<td>• Others - reserved</td>
</tr>
<tr>
<td>0x010</td>
<td>Data signal of HwReg_HeightIn</td>
</tr>
<tr>
<td></td>
<td>• bit 15~0 - HwReg_HeightIn[15:0] (Read/Write)</td>
</tr>
<tr>
<td></td>
<td>• Others - reserved</td>
</tr>
</tbody>
</table>
Table 2-11: Vertical Scaler Registers (Cont’d)

<table>
<thead>
<tr>
<th>Register</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x014</td>
<td>Reserved</td>
</tr>
</tbody>
</table>
| 0x018    | Data signal of HwReg_Width  
|          | • bit 15~0 - HwReg_Width[15:0] (Read/Write)  
|          | • Others - reserved |
| 0x01c    | Reserved |
| 0x020    | Data signal of HwReg_HeightOut  
|          | • bit 15~0 - HwReg_HeightOut[15:0] (Read/Write)  
|          | • Others - reserved |
| 0x024    | Reserved |
| 0x028    | Data signal of HwReg_LineRate  
|          | • bit 31~0 - HwReg_LineRate[31:0] (Read/Write) |
| 0x02c    | Reserved |
| 0x030    | Data signal of HwReg_ColorMode  
|          | • bit 7~0 - HwReg_ColorMode[7:0] (Read/Write)  
|          | • Others - reserved |
| 0x034    | Reserved |
| 0x800    | Memory ‘HwReg_vfltCoeff’ (64 * NR TAPS * 16b)  
|          | Word n:  
|          | • bit [15: 0] - HwReg_vfltCoeff[2n]  
|          | • bit [31:16] - HwReg_vfltCoeff[2n+1] |

**Horizontal Scaler**

The following table provides the register map of horizontal scaler registers in the video processing subsystem.

Table 2-12: Horizontal Scaler Registers

<table>
<thead>
<tr>
<th>Register</th>
<th>Description</th>
</tr>
</thead>
</table>
| 0x000    | Control signals  
|          | • bit 0 - ap_start (Read/Write/COH)  
|          | • bit 1 - ap_done (Read/COR)  
|          | • bit 2 - ap_idle (Read)  
|          | • bit 3 - ap_ready (Read)  
|          | • bit 7 - auto_restart (Read/Write)  
|          | • Others - reserved |
| 0x004    | Global Interrupt Enable Register  
|          | • bit 0 - Global Interrupt Enable (Read/Write)  
|          | • Others - reserved |
### Table 2-12: Horizontal Scaler Registers (Cont’d)

<table>
<thead>
<tr>
<th>Register (Hex)</th>
<th>Description</th>
</tr>
</thead>
</table>
| 0x008          | IP Interrupt Enable Register (Read/Write)  
• bit 0 - Channel 0 (ap_done)  
• bit 1 - Channel 1 (ap_ready)  
• Others - reserved |
| 0x00c          | IP Interrupt Status Register (Read/TOW)  
• bit 0 - Channel 0 (ap_done)  
• bit 1 - Channel 1 (ap_ready)  
• Others - reserved |
| 0x010          | Data signal of HwReg_Height  
• bit 15~0 - HwReg_HeightIn[15:0] (Read/Write)  
• Others - reserved |
| 0x014          | Reserved |
| 0x018          | Data signal of HwReg_WidthIn  
• bit 15~0 - HwReg_Width[15:0] (Read/Write)  
• Others - reserved |
| 0x01c          | Reserved |
| 0x020          | Data signal of HwReg_WidthOut  
• bit 15~0 - HwReg_HeightOut[15:0] (Read/Write)  
• Others - reserved |
| 0x024          | Reserved |
| 0x028          | Data signal of HwReg_ColorMode  
• bit 7~0 - HwReg_ColorMode[7:0] (Read/Write)  
• Others - reserved |
| 0x02c          | Reserved |
| 0x030          | Data signal of HwReg_PixelRate  
• bit 31~0 - HwReg_PixelRate[7:0] (Read/Write) |
| 0x034          | Reserved |
| 0x038          | Data signal of HwReg_ColorModeOut  
• bit 7~0 - HwReg_ColorModeOut[7:0] (Read/Write)  
• Others - reserved |
| 0x0400 ~ 0x7ff | Memory ‘HwReg_hfltCoeff’ (384 * 16b)  
Word n:  
• bit [15:0] - HwReg_hfltCoeff[2n]  
• bit [31:16] - HwReg_hfltCoeff[2n+1] |
| 0x4000 ~       | Memory ‘HwReg_phasesH_V’ (1920 * 18b)  
Word n:  
• bit [17:0] - HwReg_phasesH_V[n]  
• Others - reserved |
**GPIO**

The VPSS in the scaler only mode has two resets. One of them can be driven from an external source which resets the complete VPSS. The other reset is internal to the VPSS subsystem in the scaler only mode and can be controlled by programming the GPIO. The internal reset controls the resetting of vscal er, hscaler, stream FIFOs, and the outgoing aresetn_io_axis pin.

For more information, see *AXI GPIO LogiCORE IP Product Guide* (PG144) [Ref 11].

**Color Space Conversion Only**

The following table provides the register map of Color space conversion registers in video processing subsystem.

*Table 2-13:  Color Space Conversion OnlyRegisters*

<table>
<thead>
<tr>
<th>Register</th>
<th>Description</th>
</tr>
</thead>
</table>
| 0x000    | Control signals  
|          | • bit 0 - ap_start (Read/Write/COH)  
|          | • bit 1 - ap_done (Read/COR)  
|          | • bit 2 - ap_idle (Read)  
|          | • bit 3 - ap_ready (Read)  
|          | • bit 7 - auto_restart (Read/Write)  
|          | • others - reserved |
| 0x004    | Global Interrupt Enable Register  
|          | • bit 0 - Global Interrupt Enable (Read/Write)  
|          | • others - reserved |
| 0x008    | IP Interrupt Enable Register (Read/Write)  
|          | • bit 0 - Channel 0 (ap_done)  
|          | • bit 1 - Channel 1 (ap_ready)  
|          | • others - reserved |
| 0x00c    | IP Interrupt Status Register (Read/TOW)  
|          | • bit 0 - Channel 0 (ap_done)  
|          | • bit 1 - Channel 1 (ap_ready)  
|          | • others - reserved |
| 0x010    | Data signal of HwReg_InVideoFormat  
|          | • bit 7~0 - HwReg_InVideoFormat[7:0] (Read/Write)  
|          | • others - reserved |
| 0x014    | Reserved |
| 0x018    | Data signal of HwReg_OutVideoFormat  
|          | • bit 7~0 - HwReg_OutVideoFormat[7:0] (Read/Write)  
|          | • others - reserved |
| 0x01c    | Reserved |
### Table 2-13: Color Space Conversion Only Registers (Cont’d)

<table>
<thead>
<tr>
<th>Register</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x020</td>
<td><code>data signal of HwReg_width</code>&lt;br&gt;• bit 15–0 - <code>HwReg_width[15:0]</code> (Read/Write)&lt;br&gt;• others - reserved</td>
</tr>
<tr>
<td>0x024</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x028</td>
<td><code>data signal of HwReg_height</code>&lt;br&gt;• bit 15–0 - <code>HwReg_height[15:0]</code> (Read/Write)&lt;br&gt;• others - reserved</td>
</tr>
<tr>
<td>0x02C</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x030</td>
<td><code>data signal of HwReg_ColStart</code>&lt;br&gt;• bit 15–0 - <code>HwReg_ColStart[15:0]</code> (Read/Write)&lt;br&gt;• others - reserved</td>
</tr>
<tr>
<td>0x034</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x038</td>
<td><code>data signal of HwReg_ColEnd</code>&lt;br&gt;• bit 15–0 - <code>HwReg_ColEnd[15:0]</code> (Read/Write)&lt;br&gt;• others - reserved</td>
</tr>
<tr>
<td>0x03c</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x040</td>
<td><code>data signal of HwReg_RowStart</code>&lt;br&gt;• bit 15–0 - <code>HwReg_RowStart[15:0]</code> (Read/Write)&lt;br&gt;• others - reserved</td>
</tr>
<tr>
<td>0x044</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x048</td>
<td><code>data signal of HwReg_RowEnd</code>&lt;br&gt;• bit 15–0 - <code>HwReg_RowEnd[15:0]</code> (Read/Write)&lt;br&gt;• others - reserved</td>
</tr>
<tr>
<td>0x04c</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x050</td>
<td><code>data signal of HwReg_K11</code>&lt;br&gt;• bit 15–0 - <code>HwReg_K11[15:0]</code> (Read/Write)&lt;br&gt;• others - reserved</td>
</tr>
<tr>
<td>0x054</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x058</td>
<td><code>data signal of HwReg_K12</code>&lt;br&gt;• bit 15–0 - <code>HwReg_K12[15:0]</code> (Read/Write)&lt;br&gt;• others - reserved</td>
</tr>
<tr>
<td>0x05c</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x060</td>
<td><code>data signal of HwReg_K13</code>&lt;br&gt;• bit 15–0 - <code>HwReg_K13[15:0]</code> (Read/Write)&lt;br&gt;• others - reserved</td>
</tr>
<tr>
<td>0x064</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x068</td>
<td><code>data signal of HwReg_K21</code>&lt;br&gt;• bit 15–0 - <code>HwReg_K21[15:0]</code> (Read/Write)&lt;br&gt;• others - reserved</td>
</tr>
<tr>
<td>Register</td>
<td>Description</td>
</tr>
<tr>
<td>----------</td>
<td>-------------</td>
</tr>
<tr>
<td>0x06c</td>
<td>Reserved</td>
</tr>
</tbody>
</table>
| 0x070    | Data signal of HwReg_K22  
          | • bit 15~0 - HwReg_K22[15:0] (Read/Write)  
          | • others - reserved |
| 0x074    | Reserved    |
| 0x078    | Data signal of HwReg_K23  
          | • bit 15~0 - HwReg_K23[15:0] (Read/Write)  
          | • others - reserved |
| 0x07c    | Reserved    |
| 0x080    | Data signal of HwReg_K31  
          | • bit 15~0 - HwReg_K31[15:0] (Read/Write)  
          | • others - reserved |
| 0x084    | Reserved    |
| 0x088    | Data signal of HwReg_K32  
          | • bit 15~0 - HwReg_K32[15:0] (Read/Write)  
          | • others - reserved |
| 0x08c    | Reserved    |
| 0x090    | Data signal of HwReg_K33  
          | • bit 15~0 - HwReg_K33[15:0] (Read/Write)  
          | • others - reserved |
| 0x094    | Reserved    |
| 0x098    | Data signal of HwReg_ROffset_V  
          | • bit 11~0 - HwReg_ROffset_V[11:0] (Read/Write)  
          | • others - reserved |
| 0x09c    | Reserved    |
| 0x0a0    | Data signal of HwReg_GOffset_V  
          | • bit 11~0 - HwReg_GOffset_V[11:0] (Read/Write)  
          | • others - reserved |
| 0x0a4    | Reserved    |
| 0x0a8    | Data signal of HwReg_BOffset_V  
          | • bit 11~0 - HwReg_BOffset_V[11:0] (Read/Write)  
          | • others - reserved |
| 0x0ac    | Reserved    |
| 0x0b0    | Data signal of HwReg_ClampMin_V  
          | • bit 9~0 - HwReg_ClampMin_V[9:0] (Read/Write)  
          | • others - reserved |
| 0x0b4    | Reserved    |
### Table 2-13: Color Space Conversion Only Registers (Cont’d)

<table>
<thead>
<tr>
<th>Register</th>
<th>Description</th>
</tr>
</thead>
</table>
| 0x0b8    | Data signal of HwReg_ClipMax_V  
  • bit 9~0 - HwReg_ClipMax_V[9:0] (Read/Write)  
  • others - reserved |
| 0x0bc    | Reserved |
| 0x0c0    | Data signal of HwReg_K11_2  
  • bit 15~0 - HwReg_K11_2[15:0] (Read/Write)  
  • others - reserved |
| 0x0c4    | Reserved |
| 0x0c8    | Data signal of HwReg_K12_2  
  • bit 15~0 - HwReg_K12_2[15:0] (Read/Write)  
  • others - reserved |
| 0x0cc    | Reserved |
| 0x0d0    | Data signal of HwReg_K13_2  
  • bit 15~0 - HwReg_K13_2[15:0] (Read/Write)  
  • others - reserved |
| 0x0d4    | Reserved |
| 0x0d8    | Data signal of HwReg_K21_2  
  • bit 15~0 - HwReg_K21_2[15:0] (Read/Write)  
  • others - reserved |
| 0x0dc    | Reserved |
| 0x0e0    | Data signal of HwReg_K22_2  
  • bit 15~0 - HwReg_K22_2[15:0] (Read/Write)  
  • others - reserved |
| 0x0e4    | Reserved |
| 0x0e8    | Data signal of HwReg_K23_2  
  • bit 15~0 - HwReg_K23_2[15:0] (Read/Write)  
  • others - reserved |
| 0x0ec    | Reserved |
| 0x0f0    | Data signal of HwReg_K31_2  
  • bit 15~0 - HwReg_K31_2[15:0] (Read/Write)  
  • others - reserved |
| 0x0f4    | Reserved |
| 0x0f8    | Data signal of HwReg_K32_2  
  • bit 15~0 - HwReg_K32_2[15:0] (Read/Write)  
  • others - reserved |
| 0x0fc    | Reserved |
| 0x100    | Data signal of HwReg_K33_2  
  • bit 15~0 - HwReg_K33_2[15:0] (Read/Write)  
  • others - reserved |
### Table 2-13: Color Space Conversion Only Registers (Cont’d)

<table>
<thead>
<tr>
<th>Register</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x000</td>
<td>Control signals&lt;br&gt;• bit 0 - ap_start (Read/Write/COH)&lt;br&gt;• bit 1 - ap_done (Read/COR)&lt;br&gt;• bit 2 - ap_idle (Read)&lt;br&gt;• bit 3 - ap_ready (Read)&lt;br&gt;• bit 7 - auto_restart (Read/Write)&lt;br&gt;• others - reserved</td>
</tr>
<tr>
<td>0x004</td>
<td>Global Interrupt Enable Register&lt;br&gt;• bit 0 - Global Interrupt Enable (Read/Write)&lt;br&gt;• others - reserved</td>
</tr>
</tbody>
</table>

### 422-444 Chroma Resampling Only

The following table provides the register map of 422-444 chroma resampling only registers in video processing subsystem.

#### Table 2-14: 422-444 Chroma Resampling Only Registers

<table>
<thead>
<tr>
<th>Register</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x104</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x108</td>
<td>Data signal of HwReg_ROffset_2_V&lt;br&gt;• bit 11~0 - HwReg_ROffset_2_V[11:0] (Read/Write)&lt;br&gt;• others - reserved</td>
</tr>
<tr>
<td>0x10c</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x110</td>
<td>Data signal of HwReg_GOffset_2_V&lt;br&gt;• bit 11~0 - HwReg_GOffset_2_V[11:0] (Read/Write)&lt;br&gt;• others - reserved</td>
</tr>
<tr>
<td>0x114</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x118</td>
<td>Data signal of HwReg_BOffset_2_V&lt;br&gt;• bit 11~0 - HwReg_BOffset_2_V[11:0] (Read/Write)&lt;br&gt;• others - reserved</td>
</tr>
<tr>
<td>0x11c</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x120</td>
<td>Data signal of HwReg_ClampMin_2_V&lt;br&gt;• bit 9~0 - HwReg_ClampMin_2_V[9:0] (Read/Write)&lt;br&gt;• others - reserved</td>
</tr>
<tr>
<td>0x124</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x128</td>
<td>Data signal of HwReg_ClipMax_2_V&lt;br&gt;• bit 9~0 - HwReg_ClipMax_2_V[9:0] (Read/Write)&lt;br&gt;• others - reserved</td>
</tr>
<tr>
<td>0x12c</td>
<td>Reserved</td>
</tr>
</tbody>
</table>
### Table 2-14: 422-444 Chroma Resampling Only Registers (Cont’d)

<table>
<thead>
<tr>
<th>Register</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x008</td>
<td>IP Interrupt Enable Register (Read/Write)</td>
</tr>
<tr>
<td></td>
<td>• bit 0 - Channel 0 (ap_done)</td>
</tr>
<tr>
<td></td>
<td>• bit 1 - Channel 1 (ap_ready)</td>
</tr>
<tr>
<td></td>
<td>• others - reserved</td>
</tr>
<tr>
<td>0x00c</td>
<td>IP Interrupt Status Register (Read/TOW)</td>
</tr>
<tr>
<td></td>
<td>• bit 0 - Channel 0 (ap_done)</td>
</tr>
<tr>
<td></td>
<td>• bit 1 - Channel 1 (ap_ready)</td>
</tr>
<tr>
<td></td>
<td>• others - reserved</td>
</tr>
<tr>
<td>0x010</td>
<td>Data signal of HwReg_width</td>
</tr>
<tr>
<td></td>
<td>• bit 15~0 - HwReg_width[15:0] (Read/Write)</td>
</tr>
<tr>
<td></td>
<td>• others - reserved</td>
</tr>
<tr>
<td>0x014</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x018</td>
<td>Data signal of HwReg_height</td>
</tr>
<tr>
<td></td>
<td>• bit 15~0 - HwReg_height[15:0] (Read/Write)</td>
</tr>
<tr>
<td></td>
<td>• others - reserved</td>
</tr>
<tr>
<td>0x01c</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x020</td>
<td>Data signal of HwReg_input_video_format</td>
</tr>
<tr>
<td></td>
<td>• bit 7~0 - HwReg_input_video_format[7:0] (Read/Write)</td>
</tr>
<tr>
<td></td>
<td>• others - reserved</td>
</tr>
<tr>
<td>0x024</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x028</td>
<td>Data signal of HwReg_output_video_format</td>
</tr>
<tr>
<td></td>
<td>• bit 7~0 - HwReg_output_video_format[7:0] (Read/Write)</td>
</tr>
<tr>
<td></td>
<td>• others - reserved</td>
</tr>
<tr>
<td>0x02c</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x030</td>
<td>Data signal of HwReg_coefs_0_0</td>
</tr>
<tr>
<td></td>
<td>• bit 15~0 - HwReg_coefs_0_0[15:0] (Read/Write)</td>
</tr>
<tr>
<td></td>
<td>• others - reserved</td>
</tr>
<tr>
<td>0x034</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x038-0x0C8</td>
<td>Data signal of HwReg_coefs_0_1-&gt;P_T (phase,tap)</td>
</tr>
<tr>
<td></td>
<td>• bit 15~0 - HwReg_coefs_0_1-&gt;P_T[15:0] (Read/Write)</td>
</tr>
<tr>
<td></td>
<td>• others - reserved</td>
</tr>
<tr>
<td>0xcc</td>
<td>Reserved</td>
</tr>
</tbody>
</table>

**Notes:**
1. SC = Self Clear, COR = Clear on Read, TOW = Toggle on Write, COH = Clear on Handshake.
## 420-422 Chroma Resampling Only

The following table provides the register map of 420-422 chroma resampling only registers in video processing subsystem.

### Table 2-15: 420-422 Chroma Resampling Only Registers

<table>
<thead>
<tr>
<th>Register</th>
<th>Description</th>
</tr>
</thead>
</table>
| 0x000    | Control signals  
   - bit 0  - ap_start (Read/Write/COH)  
   - bit 1  - ap_done (Read/COR)  
   - bit 2  - ap_idle (Read)  
   - bit 3  - ap_ready (Read)  
   - bit 7  - auto_restart (Read/Write)  
   - others - reserved |
| 0x004    | Global Interrupt Enable Register  
   - bit 0  - Global Interrupt Enable (Read/Write)  
   - others - reserved |
| 0x008    | IP Interrupt Enable Register (Read/Write)  
   - bit 0  - Channel 0 (ap_done)  
   - bit 1  - Channel 1 (ap_ready)  
   - others - reserved |
| 0x0c     | IP Interrupt Status Register (Read/TOW)  
   - bit 0  - Channel 0 (ap_done)  
   - bit 1  - Channel 1 (ap_ready)  
   - others - reserved |
| 0x10     | Data signal of HwReg_width  
   - bit 15~0  - HwReg_width[15:0] (Read/Write)  
   - others - reserved |
| 0x14     | Reserved |
| 0x18     | Data signal of HwReg_height  
   - bit 15~0  - HwReg_height[15:0] (Read/Write)  
   - others - reserved |
| 0x1c     | Reserved |
| 0x20     | Data signal of HwReg_input_video_format  
   - bit 15~0  - HwReg_input_video_format[15:0] (Read/Write)  
   - others - reserved |
| 0x24     | Reserved |
| 0x28     | Data signal of HwReg_output_video_format  
   - bit 15~0  - HwReg_output_video_format[15:0] (Read/Write)  
   - others - reserved |
| 0x2c     | Reserved |
Table 2-15: 420-422 Chroma Resampling Only Registers (Cont’d)

<table>
<thead>
<tr>
<th>Register</th>
<th>Description</th>
</tr>
</thead>
</table>
| 0x030    | Data signal of HwReg_coefs_0_0  
|          | • bit 15~0 - HwReg_coefs_0_0[15:0] (Read/Write)  
|          | • others   - reserved |
| 0x034    | Reserved |
| 0x038-0x0C8 | Data signal of HwReg_coefs_0_1->P_T (phase,tap)  
|          | • bit 15~0 - HwReg_coefs_0_1->P_T[15:0] (Read/Write)  
|          | • others   - reserved |
| 0xcc     | Reserved |

Notes:
1. SC = Self Clear, COR = Clear on Read, TOW = Toggle on Write, COH = Clear on Handshake.

Deinterlace Only

The following table provides the register map of deinterlacer registers in video processing subsystem.

Table 2-16: Deinterlacer Registers

<table>
<thead>
<tr>
<th>Register</th>
<th>Description</th>
</tr>
</thead>
</table>
| 0x000    | Control signals  
|          | • bit 0 - ap_start (Read/Write/COH)  
|          | • bit 1 - ap_done (Read/COR)  
|          | • bit 2 - ap_idle (Read)  
|          | • bit 3 - ap_ready (Read)  
|          | • bit 7 - auto_restart (Read/Write)  
|          | • Others - reserved |
| 0x004    | Global Interrupt Enable Register  
|          | • bit 0 - Global Interrupt Enable (Read/Write)  
|          | • Others - reserved |
| 0x008    | IP Interrupt Enable Register (Read/Write)  
|          | • bit 0 - Channel 0 (ap_done)  
|          | • bit 1 - Channel 1 (ap_ready)  
|          | • Others - reserved |
| 0x00c    | IP Interrupt Status Register (Read/TOW)  
|          | • bit 0 - Channel 0 (ap_done)  
|          | • bit 1 - Channel 1 (ap_ready)  
|          | • Others - reserved |
| 0x010    | Data signal of HwReg_width  
|          | • bit 15~0 - HwReg_width[15:0] (Read/Write)  
|          | • Others - reserved |
FullFledged mode uses all the register maps of deinterlacer only, scaler only, 420-422 chroma resampling, and 422-444 chroma resampling only registers mentioned above. Letterbox is also included in fullfledge mode. The Letterbox register map is described below.

### FullFledged

<table>
<thead>
<tr>
<th>Register</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x014</td>
<td>Reserved</td>
</tr>
</tbody>
</table>
| 0x018    | Data signal of HwReg_height  
• bit 15~0 - HwReg_height[15:0] (Read/Write)  
• Others - reserved |
| 0x01c    | Reserved    |
| 0x20     | Data signal of read_fb  
• bit 31~0 - read_fb[31:0] (Read/Write) |
| 0x024    | Reserved    |
| 0x028    | Data signal of write_fb  
• bit 31~0 - write_fb[31:0] (Read/Write) |
| 0x02c    | Reserved    |
| 0x030    | Data signal of colorFormat  
• bit 7~0 - colorFormat[7:0] (Read/Write)  
• Others - reserved |
| 0x034    | Reserved    |
| 0x03c    | Reserved    |
| 0x038    | Data signal of algorithm  
• bit 7~0 - algo[7:0] (Read/Write)  
  • 0x00 - median algorithm  
  • 0x01 - bob algorithm  
  • 0x02 - weave algorithm  
  • 0x03 - vertical temporal linear interpolation algorithm  
  • 0x05 - reserved  
  • 0x06 - pass through  
• Others - reserved |
| 0x040    | Data signal of invert_field_id  
• bit 0 - invert_field_id[0] (Read/Write)  
• Others - reserved |
| 0x044    | Reserved    |

Notes:  
1. SC = Self Clear, COR = Clear on Read, TOW = Toggle on Write, COH = Clear on Handshake.
**Letterbox**

The following table provides the register map of letterbox registers in video processing subsystem.

*Table 2-17: Letterbox Registers*

<table>
<thead>
<tr>
<th>Register</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x000</td>
<td>Control signals</td>
</tr>
<tr>
<td></td>
<td>• bit 0 - ap_start (Read/Write/COH)</td>
</tr>
<tr>
<td></td>
<td>• bit 1 - ap_done (Read/COR)</td>
</tr>
<tr>
<td></td>
<td>• bit 2 - ap_idle (Read)</td>
</tr>
<tr>
<td></td>
<td>• bit 3 - ap_ready (Read)</td>
</tr>
<tr>
<td></td>
<td>• bit 7 - auto_restart (Read/Write)</td>
</tr>
<tr>
<td></td>
<td>• Others - reserved</td>
</tr>
<tr>
<td>0x004</td>
<td>Global Interrupt Enable Register</td>
</tr>
<tr>
<td></td>
<td>• bit 0 - Global Interrupt Enable (Read/Write)</td>
</tr>
<tr>
<td></td>
<td>• Others - reserved</td>
</tr>
<tr>
<td>0x008</td>
<td>IP Interrupt Enable Register (Read/Write)</td>
</tr>
<tr>
<td></td>
<td>• bit 0 - Channel 0 (ap_done)</td>
</tr>
<tr>
<td></td>
<td>• bit 1 - Channel 1 (ap_ready)</td>
</tr>
<tr>
<td></td>
<td>• Others - reserved</td>
</tr>
<tr>
<td>0x00c</td>
<td>IP Interrupt Status Register (Read/TOW)</td>
</tr>
<tr>
<td></td>
<td>• bit 0 - Channel 0 (ap_done)</td>
</tr>
<tr>
<td></td>
<td>• bit 1 - Channel 1 (ap_ready)</td>
</tr>
<tr>
<td></td>
<td>• Others - reserved</td>
</tr>
<tr>
<td>0x010</td>
<td>Data signal of HwReg_width</td>
</tr>
<tr>
<td></td>
<td>• bit 15~0 - HwReg_width[15:0] (Read/Write)</td>
</tr>
<tr>
<td></td>
<td>• Others - reserved</td>
</tr>
<tr>
<td>0x014</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x018</td>
<td>Data signal of HwReg_height</td>
</tr>
<tr>
<td></td>
<td>• bit 15~0 - HwReg_height[15:0] (Read/Write)</td>
</tr>
<tr>
<td></td>
<td>• Others - reserved</td>
</tr>
<tr>
<td>0x01c</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x020</td>
<td>Data signal of HwReg_video_format</td>
</tr>
<tr>
<td></td>
<td>• bit 15~0 - HwReg_video_format[15:0] (Read/Write)</td>
</tr>
<tr>
<td></td>
<td>• Others - reserved</td>
</tr>
<tr>
<td>0x024</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x028</td>
<td>Data signal of HwReg_col_start</td>
</tr>
<tr>
<td></td>
<td>• bit 15~0 - HwReg_col_start[15:0] (Read/Write)</td>
</tr>
<tr>
<td>0x02c</td>
<td>Reserved</td>
</tr>
</tbody>
</table>
### Table 2-17: Letterbox Registers (Cont’d)

<table>
<thead>
<tr>
<th>Register</th>
<th>Description</th>
</tr>
</thead>
</table>
| 0x030    | Data signal of HwReg_col_end  
|          | - bit 15~0 - HwReg_col_end[15:0] (Read/Write)  
|          | - Others  - reserved            |
| 0x034    | Reserved                                    |
| 0x38     | Data signal of HwReg_row_start  
|          | - bit 15~0 - HwReg_row_start[15:0] (Read/Write)  
|          | - Others  - reserved                  |
| 0x03c    | Reserved                                    |
| 0x40     | Data signal of HwReg_row_end  
|          | - bit 15~0 - HwReg_row_end[15:0] (Read/Write)  
|          | - Others  - reserved                  |
| 0x044    | Reserved                                    |
| 0x048    | Data signal of HwReg_Y_R_value  
|          | - bit 15~0 - HwReg_Y_R_value[15:0] (Read/Write)  
|          | - Others  - reserved                  |
| 0x04c    | Reserved                                    |
| 0x050    | Data signal of HwReg_Cb_G_value  
|          | - bit 15~0 - HwReg_Cb_G_value[15:0] (Read/Write)  
|          | - Others  - reserved                  |
| 0x054    | Reserved                                    |
| 0x058    | Data signal of HwReg_Cr_B_value  
|          | - bit 15~0 - HwReg_Cr_B_value[15:0] (Read/Write)  
|          | - Others  - reserved                  |
| 0x05c    | Reserved                                    |

**Notes:**

1. SC = Self Clear, COR = Clear on Read, TOW = Toggle on Write, COH = Clear on Handshake.
Chapter 3

Designing with the Core

This chapter includes guidelines and additional information to facilitate designing with the core.

---

### General Design Guidelines

The Video Processing Subsystem is a collection of individual subcore IPs packaged as a hierarchical IP and configured through one single graphical user interface (GUI). The Subsystem can perform the following functions: deinterlacing, scaling, frame rate conversion, color space conversion and correction, and chroma resampling.

**Appendix C, Application Software Development** describes how to integrate the associated Video Processing Subsystem API into a software application.

### Deinterlacing

The Video Deinterlacer converts live incoming interlaced video streams into progressive video streams. Interlaced images may have temporal motion between the two fields that comprise an interlaced frame. The conversion to a progressive format recombines these two fields into one single progressive scan frame. The combining of interlaced video streams results in unsightly motion artifacts in the progressive output image. For this reason, the Video Deinterlacer can be configured to use three field buffers and produce progressive frames based on a combination of spatial and temporal processing.

**Start of Frame Signals - m_axis_video_tuser, s_axis_video_tuser**

The Start-Of-Frame (SOF) signal, physically transmitted over the AXI4-Stream TUSER signal, marks the first pixel of first incoming video field at slave/input side and first pixel of every outgoing video frame at the master/output side. Every incoming interlaced Video Frame represented by two video fields, which are odd line and even line video field. The SOF pulse is 1 valid transaction wide, and must coincide with the first pixel of the frame. Refer to Figure 3-1.

SOF serves as a frame synchronization signal, which allows downstream cores to reinitialize, and detect the first pixel of a frame/first field. The SOF signal can be asserted an arbitrary number of ACLK cycles before the first pixel value is presented on TDATA, as long as a TVALID is not asserted.
End of Line Signals - \texttt{m_axis_video_tlast, s_axis_video_tlast}

The End-Of-Line signal, physically transmitted over the AXI4-Stream TLAST signal, marks the last pixel of a line. The EOL pulse is 1 valid transaction wide, and must coincide with the last pixel of a scan-line as shown in Figure 3-2.

![Figure 3-1: Example of SOF Handshake, Start of a New Frame](image)

The following deinterlacing algorithms are supported:

**Bob (Line Doubling):** The Bob algorithm takes the lines of each interlaced field (consisting of only even or odd lines of a progressive frame) and duplicates them, filling the entire frame. Line doubling prevents "combing" artifacts but causes a noticeable reduction in video quality. This is noticeable mostly on stationary or slowly moving objects since they seem to bob up and down. This algorithm does not require external frame buffers.

**Weave:** Weaving is done by assembling 2 consecutive fields together. This performs well when the image hasn’t changed between fields, but any move will cause "combing" artifacts - when the pixels in one frame do not align with the pixels in the next frame, forming a jagged edge. Weave algorithm is a motion adaptive method and requires external frame buffers.

**Vertical Temporal Linear Interpolation (VTLin):** VTLin generates intermediate lines by linear interpolation of its 2 neighboring lines from the current field and 3 reference lines from the previous field. The generated lines are added to lines of the current field, forming the entire frame. VTLin performs better than Bob or Weaving for moving objects, but
interpolation results in slight image blurring. VTLin is a motion adaptive algorithm and requires an external frame buffer.

**Vertical Temporal Median (VTMed):** VTMed makes the generated lines by taking the median of its 2 neighboring lines from the current field and the reference line from the previous field. The generated lines are added to lines of the current field, forming the entire frame. VTMed is a motion adaptive algorithm.

**Median:** The Median algorithm takes the median of the result from VTLin and VTMed in 2 consecutive fields and the reference line in the next field as the generated lines. The output frame is consisted of generated lines and reference lines of current field. Median is a motion adaptive method and requires an external frame buffer.

**Bilinear Interpolation:** This algorithm is done by performing bilinear interpolation on the current interlaced field. It fills generated lines by taking the average of 2 neighboring reference lines. The Bilinear Interpolation algorithm is not motion adaptive. It works well for stationary frames but unsatisfactorily for fast moving objects.

**Enabling and Disabling Bypass Mode**

Deinterlacer IP supports six modes/algorithms including the bypass mode. Every mode/algorithm is designated a number in the algorithm register, that is 0x0038 offset. So, the value 0x6 represents the Bypass mode for the Deinterlacer IP.

To enable the bypass mode, 0x6 has to be written to the algorithm register (0x0038). This will pass the input of the IP to the output without any change in the data and enable the IP to the function in bypass mode.

To disable the bypass mode, any value other than 0x6 has to be written into the algorithm register (0x0038).

**Features**

The Video Deinterlacer is a low-cost basic deinterlacer. The following list is a summary of the supported features:

- Support for six deinterlacing algorithms. The Bob and Bilinear Interpolation algorithms do not require field buffers. Weave, Vertical Temporal Linear Interpolation, Vertical Temporal Median, and Median algorithms all require field buffers.
- Support for RGB, YUV 4:4:4, YUV 4:2:2, and YUV 4:2:0
- Supports bypass mode
  
  **Note:** In this mode the incoming video streams are not converted in to progressive video streams, that is, the conversion is disabled.
- 8, 10, 12, or 16 bits per component.
**Video Format**

The video format values are listed in the following table:

<table>
<thead>
<tr>
<th>Video Format</th>
<th>Values</th>
</tr>
</thead>
<tbody>
<tr>
<td>RGB</td>
<td>0</td>
</tr>
<tr>
<td>4:4:4</td>
<td>1</td>
</tr>
<tr>
<td>4:2:2</td>
<td>2</td>
</tr>
<tr>
<td>4:2:0</td>
<td>3</td>
</tr>
</tbody>
</table>

**Frame Size**

The number of columns must be a multiple of the samples per clock. If the video format is 4:2:2 or 4:2:0, then the number of columns must be even. If the video format is 4:2:0, then the number of rows must be even.

**Scaling**

Video scaling is the process of converting an input color image of dimensions \(Xin\) pixels by \(Yin\) lines to an output color image of dimensions \(Xout\) pixels by \(Yout\) lines. The IP converts a specified rectangular area of an input digital video image from the original sampling grid to a desired target sampling grid.

The Scaler only mode runs in stream mode, where memory is not required. Any scaling ratio should work in the streaming mode as long as you ensure that the stream has properly dimensioned the performance of the scaler, by choosing pixels per clock and frequency. This is related to the maximum of the input and output resolution.

For example, in case of downscaling choose the maximum input resolution, and in case of upscaling choose the maximum output resolution. Resolution times frame rate determines the pixel throughput. You need to make sure that the scaler is configured to support this pixel throughput plus a margin of at least 10%. That is, when you want to upscale 1080p60 to 4K60, the required throughput is \(4320 \times 2160 \times 60\) (maximum of i/p and o/p resolution is 4k60) = 530 MHz + 10% margin = ~ 600 MHz. So, Scaler needs to be configured for 300 MHz input streaming clock and pixels per clock value as 2.

The input image must be provided in raster scan format (left to right and top to bottom). The valid outputs are also given in this order.

Video scaling is a form of 2-D filter operation which can be approximated with the equation shown in Equation 3-1.
In this equation, \( x \) and \( y \) are discrete locations on a common sampling grid; \( \text{Pix}_{\text{out}}(x, y) \) is an output pixel that is being generated at location \( (x, y) \); \( \text{Pix}_{\text{in}}(x, y) \) is an input pixel being used as part of the input scaler aperture; \( \text{Coeff}(i, j) \) is an array of coefficients that depend upon the application; and \( \text{HTaps} \) and \( \text{VTaps} \) are the number of horizontal and vertical taps in the filter, respectively.

The coefficients in this equation represent weights applied to the set of input samples chosen to contribute to one output pixel, according to the scaling ratio. Scaler only mode requires both external and internal gpio reset to be asserted, when there is a change in input resolution.

**Features**

The Scaler comes in three different quality levels each at different levels of resource usage.

- **Bilinear scaling** is the cheapest implementation of the Scaler that uses bilinear interpolation to calculate pixels. Bilinear interpolation produces a greater number of interpolation artifacts (such as aliasing, blurring, and edge halos) than more computationally demanding techniques such as bicubic interpolation.

- **Bicubic scaling** is a more demanding compared to bilinear scaling, and produces smoother pictures with less artifacts. Compared to bilinear interpolation, which only takes 2 x 2 pixels into account, bicubic interpolation considers a 4 x 4 pixel area.

- **The polyphase concept** is explained in Polyphase Scaling. The picture quality (and resource usage) of a polyphase scaler depends largely on the number of filter taps used.
and number of filter phases used. Polyphase scaling offers the highest quality but also has the highest resource utilization.

The following list is a summary of the supported features:

- Polyphase, bicubic, or bilinear scaling modes
- 6, 8, 10, or 12-tap 64 phase polyphase scaling
- Support for and conversion between RGB, YUV 4:4:4, YUV 4:2:2, and YUV 4:2:0
- 8, 10, 12, or 16 bits per video component

**Polyphase Scaling**

For scaling, the input and output sampling grids are assumed to be different. To express a discrete output pixel in terms of input pixels, it is necessary to know or estimate the location of the output pixel relative to the closest input pixels when superimposing the output sampling grid upon the input sampling grid for the equivalent 2-D space. With this knowledge, the algorithm approximates the output pixel value by using a filter with coefficients weighted accordingly. Filter taps are consecutive data-points drawn from the input image.

As an example, Figure 3-4 shows a desired 5x5 output grid (“O”) superimposed upon an original 6x6 input grid (“X”), occupying common space. In this case, estimating for output position \((x, y) = (1, 1)\), shows the input and output pixels to be co-located. You can weight the coefficients to reflect no bias in either direction, and can even select a unity coefficient set. Output location \((2, 2)\) is offset from the input grid in both vertical and horizontal dimensions. Coefficients can be chosen to reflect this, most likely showing some bias towards input pixel \((2, 2)\), etc. Filter characteristics can be built into the filter coefficients by appropriately applying anti-aliasing low-pass filters.

![Figure 3-4: 5x5 Output Grid (“O”) Super-imposed over 6x6 Input Grid (“X”)](image)

The space between two consecutive input pixels in each dimension is conceptually partitioned into a number of bins or phases. The location of any arbitrary output pixel
always falls into one of these bins, thus defining the phase of coefficients used. The filter architecture should be able to accept any of the different phases of coefficients, changing phase on a sample-by-sample basis.

A single dimension is shown in Figure 3-5. As illustrated in this figure, the five output pixels shown from left to right could have the phases 0, 1, 2, 3, 0.

![Figure 3-5: Super-imposed Grids for 1 Dimension](image)

The examples in Figure 3-4 and Figure 3-5 show a conversion where the ratio \( \frac{X_{in}}{X_{out}} = \frac{Y_{in}}{Y_{out}} = \frac{5}{4} \). This ratio is known as the scaling factor, or SF. The horizontal and vertical Scaling Factors can be different. A typical example is drawn from the broadcast industry, where some footage can be shot using 720p (1280 x 720), but the cable operator needs to deliver it as per the broadcast standard 1080p (1920 x 1080). The SF becomes 2/3 in both H and V dimensions.

Typically, when \( X_{in} > X_{out} \), this conversion is known as horizontal down-scaling (SF > 1). When \( X_{in} < X_{out} \), it is known as horizontal up-scaling (SF < 1).

The set of coefficients constitute filter banks in a polyphase filter whose frequency response is determined by the amount of scaling applied to the input samples. The phases of the filter represent subfilters for the set of samples in the final scaled result.

The number of coefficients and their values are dependent upon the required low-pass, anti-alias response of the scaling filter; for example, smaller scaling ratios require lower passbands and more coefficients. Filter design programs based on the Lanczos algorithm are suitable for coefficient generation. Moreover, MATLAB® product fdatool/fvtool can be used to provide a wider filter design toolset.

A general guideline is to use 4 taps per number of scaling ratio for scaling down to get good quality. The following are some recommendations for how many taps to use:

<table>
<thead>
<tr>
<th>Scale Type</th>
<th>Taps</th>
</tr>
</thead>
<tbody>
<tr>
<td>Upscale</td>
<td>6</td>
</tr>
<tr>
<td>Down scale to 1.5</td>
<td>6</td>
</tr>
<tr>
<td>Down scale &gt; 1.5 &lt;= 2.5</td>
<td>8</td>
</tr>
<tr>
<td>Down scale &gt; 2.5 &lt;= 3.5</td>
<td>10</td>
</tr>
<tr>
<td>Down scale &gt; 3.5</td>
<td>12</td>
</tr>
</tbody>
</table>

A direct implementation of Equation 1 suggests that a filter with \( VTaps \times HTaps \) multiply operations per output are required. However, the Xilinx® Video Scaler supports only separable filters, which completes an approximation of the 2-D operation using two 1-D
stages in sequence - a vertical filter (V-filter) stage and a horizontal filter (H-filter) stage. The intermediate results of the first stage are fed sequentially to the second stage.

The vertical filter stage filters only in the vertical domain, for each incrementing horizontal raster scan position \( x \), creating an intermediate result described as \( VPix \) (Equation 3-2).

\[
VPix_{int}[x, y] = \sum_{i=0}^{VTaps-1} Pix_{in}[x, y – (VTaps/2) + i] \times Vcoef[i] \quad \text{Equation 3-2}
\]

The output result of the vertical component of the scaler filter is input into the horizontal filter with the appropriate rounding applied. The separation means this can be reduced to the shown \( VTaps \) and \( HTaps \) multiply operations, saving FPGA resources (Equation 3-3).

\[
Pix_{out}[x, y] = \sum_{i=0}^{HTaps-1} VPix_{int}[x – (HTaps/2) + i, y] \times Hcoef[i] \quad \text{Equation 3-3}
\]

Notice that the differences between the Bilinear, Bicubic, and Polyphase architectures are not only marked by a difference in coefficients but with the implementation of optimized architectures for Bilinear and Bicubic scaling.

**Phases Control Structure**

This is a proprietary control structure that the IP needs in order to function properly. Reference C code to initialize this control structure is given below.

```c
static void
xv_hscaler_calculate_phases(struct xscaler_device *xscaler,
    u32 width_in, u32 width_out, u32 pixel_rate)
{
    unsigned int loop_width;
    unsigned int x, s;
    int offset = 0;
    int xwrite_pos = 0;
    bool output_write_en;
    bool get_new_pix;
    u64 phaseH;
```

u32 array_idx = 0;
int nr_rds;
int nr_rds_clk;
unsigned int nphases = xscaler->max_num_phases;
unsigned int nppc = xscaler->pix_per_clk;
unsigned int shift = XHSC_STEP_PRECISION_SHIFT - ilog2(nphases);

loop_width = max_t(u32, width_in, width_out);
loop_width = ALIGN(loop_width + nppc - 1, nppc);

for (x = 0; x < loop_width; x++) {
    nr_rds_clk = 0;
    for (s = 0; s < nppc; s++) {
        phaseH = (offset >> shift) & (nphases - 1);
        get_new_pix = false;
        output_write_en = false;
        if (((offset >> XHSC_STEP_PRECISION_SHIFT) != 0) { /* read a new input sample */
            get_new_pix = true;
            offset -= (1 << XHSC_STEP_PRECISION_SHIFT);
            array_idx++;
        }
        if (((offset >> XHSC_STEP_PRECISION_SHIFT) == 0) &&
            (xwrite_pos < width_out)) { /* produce a new output sample */
            offset += pixel_rate;
            output_write_en = true;
        }
    }
}
Chapter 3: Designing with the Core

xwrite_pos++;  

}  

/* Needs updates for 4 PPC */  
xscaler->H_phases[x] |= (phaseH <<  
    (s * XHSC_HPHASE_MULTIPLIER));  
xscaler->H_phases[x] |= (array_idx <<  
    (XHSC_HPHASE_SHIFT_BY_6 +  
    (s * XHSC_HPHASE_MULTIPLIER)));  
if (output_write_en) {  
xscaler->H_phases[x] |=  
    (XV_HSCALER_PHASESH_V_OUTPUT_WR_EN <<  
    (s * XHSC_HPHASE_MULTIPLIER));  
}  

if (get_new_pix)  
    nr_rds_clk++;  
}

if (array_idx >= nppc)  
    array_idx &= (nppc - 1);  

nr_rds += nr_rds_clk;  
if (nr_rds >= nppc)  
    nr_rds -= nppc;  
}

Color Mode

The color mode details are shown in the following table:
4:2:0 can only be support if this is enabled in the IP. If the vertical scaler gets 4:2:0 in, it will upsample this to 4:2:2, which will then go into the horizontal scaler.

**Frame Size**

The number of columns must be a multiple of the samples per clock. If the video format is 4:2:2 or 4:2:0, then the number of columns must be even. If the video format is 4:2:0, then the number of rows must be even.

**Line Rate**

Line rate is calculated as follows:

\[
\text{line_rate} = \frac{(\text{height_in} \times \text{STEP_PRECISION})}{\text{height_out}};
\]

where, \( \text{STEP_PRECISION} = 2^{16} = 65,536 \)

**Filter Coefficients**

Filter coefficients are layed out in memory as a two dimensional array of [PHASE][TAP]. Each filter coefficient is 16 bit, and is represented as S4.11, i.e. signed fixed point with four integer bits and 11 fractional bits.

The driver needs to provide built-in tables for 6, 8, 10, or 12 tap filters.

**AXI Video Direct Memory Access Engine**

Many video applications require frame buffers to handle frame rate changes or changes to the image dimensions (scaling or cropping). The Video DMA engine, which uses the Xilinx AXI Video Direct Memory Access IP, is designed to allow for efficient high-bandwidth access between AXI4-Stream video interface and AXI4-MM interface. See the *AXI Video Direct Memory Access Product Guide* [Ref 10] for more information.

**Features**

The Video DMA engine within the Full Fledged configuration of the Video Processing Subsystem IP is used to enable frame rate conversion and also more advanced scaling use cases like crop and zoom and scale to picture in picture.
Frame Rate Conversion

Frame rate conversion is implemented by dropping or repeating frames. The DMA engine keeps track of four frame buffers that are being written to in a cyclic fashion. The read portion of the video data flow remains exactly 1 frame behind the write pointer. In case the incoming frame rate is higher than the outgoing frame rate, the write pointer advances more frequently than the read pointer, meaning that frames are skipped. Similarly, the read pointer is always one frame behind the write pointer even in case the outgoing frame rate is higher than the incoming frame rate. In this case, frames are repeated.

Crop and Zoom

Another use of the video DMA engine is to enable advanced scaling use cases like crop and zoom, and scale to picture in picture. Without the use of memory, only basic scaling can be performed from one resolution to another resolution, as shown in Figure 3-6.

![Basic Scaling](image)

With the video DMA engine in the video path, it is possible to enable a crop and zoom feature as shown in Figure 3-7 by cropping out of memory.

![Crop and Zoom](image)
Chapter 3: Designing with the Core

Picture in Picture

Alternatively, it is also possible to enable a picture in picture feature as shown in Figure 3-8.

Note that there is no data re-alignment engine implemented, therefore, memory access is aligned to the granularity of the bus. This is automatically taken care of by the driver.

Memory Requirement

DDR memory is used to store video frame buffers for full configuration mode. The subsystem uses 5 frame buffers for progressive input and 3 field buffers for interlaced input. You can calculate the amount of memory required by the subsystem using the following equations:

\[
5 \times \text{MAX_WIDTHp} \times \text{MAX_HEIGHTp} \times \text{NUM_VIDEO_COMPONENTS} \times \text{BytesPerComp} \\
+ \\
3 \times \text{MAX_WIDTHi} \times \text{MAX_HEIGHTi} \times \text{NUM_VIDEO_COMPONENTS} \times \text{BytesPerComp}
\]
BytesPerComp

- 1 Byte for 8 bit data
- 2 Byte for 10/12/16 bit data

**Memory Bandwidth**

The Full Fledged configuration has the following memory bandwidth requirements:

The deinterlacer writes 1 field and reads 2 fields. For example, a resolution of 1080i of 8 bit RGB data at 60 Hz:

write 1 field = 1920 columns * 540 rows * 24bits * 60 fps = 178MBytes/second

read 2 fields = 1920 columns * (2*540) rows * 24bits * 60 fps = 356MBytes/second

The VDMA writes 1 frame and reads 1 frame. For example, a 4K resolution of 8 bit RGB data at 60 Hz:

write 1 frame = 3840 columns * 2160 rows * 24 bits * 60 fps = 1424MBytes/second

read 1 frame = 3840 columns * 2160 rows * 24 bits * 60 fps = 1424MBytes/second

**Color Space Conversion and Correction**

There are many variations that cause difficulties in accurately reproducing color in imaging systems. These can include:

- Spectral characteristics of the optics (lens, filters)
- Lighting source variations like daylight, fluorescent, or tungsten
- Characteristics of the color filters of the sensor

The Color Space Converter/Correction function provides a method for correcting the image data for these variations. This fundamental block operates on either YUV or RGB data.

As an example, following one of the three color channels through an imaging system from the original light source to the processed image helps understand the functionality of this core.

The blue color channel is a combination of the blue photons from the scene, multiplied by the relative response of the blue filter, multiplied by the relative response of the silicon to blue photons. However, the filter and silicon responses might be quite different from the response of the human eye, so blue to the sensor is quite different from blue to a human being.

This difference can be corrected and made to more closely match the blue that is acceptable to human vision. The Color Space Converter/Correction function multiplies the
pixel values by some coefficient to strengthen or weaken it, creating an effective gain. At the same time a mixture of green or red can be added to the blue channel. To express this processing mathematically, the new blue ($B_c$) is related to the old blue ($B$), red ($R$), and green ($G$) according to:

$$B_c = K_1 x R + K_2 x G + K_3 x B$$  \hspace{1cm} \text{Equation 3-4}$$

where $K_1$, $K_2$, and $K_3$ are the weights for each of the mix of red, green, and blue to the new blue.

Extending this concept, a standard $3 \times 3$ matrix multiplication can be applied to each of the color channels in parallel simultaneously. This is a matrix operation where the weights define a color-correction matrix. In typical applications, color-correction also contains offset compensation to ensure black [0,0,0] levels are achieved.

The following matrix operations can also be used for color correction:

$$
\begin{bmatrix}
R_c \\
G_c \\
B_c
\end{bmatrix} = \begin{bmatrix}
K_{11} & K_{12} & K_{13} \\
K_{21} & K_{22} & K_{23} \\
K_{31} & K_{32} & K_{33}
\end{bmatrix} \begin{bmatrix}
R \\
G \\
B
\end{bmatrix} + \begin{bmatrix}
O_1 \\
O_2 \\
O_3
\end{bmatrix} \hspace{1cm} \text{Equation 3-5}
$$

$$
\begin{bmatrix}
Y \\
U \\
V
\end{bmatrix} = \begin{bmatrix}
K_{11} & K_{12} & K_{13} \\
K_{21} & K_{22} & K_{23} \\
K_{31} & K_{32} & K_{33}
\end{bmatrix} \begin{bmatrix}
Y \\
U \\
V
\end{bmatrix} + \begin{bmatrix}
O_1 \\
O_2 \\
O_3
\end{bmatrix} \hspace{1cm} \text{Equation 3-6}
$$

\textbf{Note}: The K coefficients are presented in S3.12 fixed point format (1 sign bit, 3 integer bits, 12 fractional bits). The 16-bit signed integer values (2’s compliment) are equivalent to real numbers in the [-8 .. 8] range. The offset values O have a width of the data width plus 1. It is a signed integer with a range of $[-2^{\text{Data_Width}}, 2^{\text{Data_Width}-1}]$.

\textbf{Matrix Operation}

The 3x3 Matrix (and offsets) can be used to perform color space conversion between RGB and YUV 4:4:4:

$$
\begin{bmatrix}
R \\
G \\
B
\end{bmatrix} = \begin{bmatrix}
K_{11} & K_{12} & K_{13} \\
K_{21} & K_{22} & K_{23} \\
K_{31} & K_{32} & K_{33}
\end{bmatrix} \begin{bmatrix}
Y \\
U \\
V
\end{bmatrix} + \begin{bmatrix}
O_1 \\
O_2 \\
O_3
\end{bmatrix} \hspace{1cm} \text{Equation 3-7}
$$
Chapter 3: Designing with the Core

As shown in the matrix operation, the input pixels are transformed to a set of corrected output pixels. This can be a very useful function configured as a static application; however, the programmability of the coefficients and offset values allows this function to adapt to changing lighting conditions based on a separate control loop.

Clipping and Clamping

The Clip and Clamp values have the same width as the data width. They are unsigned integers with a range of \([0, 2^{\text{Data Width}} - 1]\).

Features

The Color Space Conversion and Correction function offers a 3 x 3 matrix multiplication for a variety of color correction applications. The coefficient matrix is fully programmable and includes offset compensation, and clipping and clamping of the output is also definable.

The following list is a summary of the supported features:

- User programmable matrix coefficients
- Support for and conversion between RGB, YUV 4:4:4, YUV 4:2:2, and YUV 4:2:0
- 8, 10, 12, or 16 bits per component
- Driver API to set coefficients for converting RGB to YUV, or vice-versa
- Driver API to set/get brightness, contrast, saturation and gain

Color Space Conversion

The primary purpose of this function is to provide color space conversion between the RGB and YUV domains. The fully programmable 3 x 3 matrix with offsets and clipping and clamping allow the support of multiple video standards.

Color Correction

This function provides support for additional color correction within a user defined window in the video frame. You can define a second coefficient matrix to be applied only within a demo window. You also program the size and position of the demo window.

Filter Coefficients and Offsets

The coefficients are presented in 16.12 fixed point format. The 16-bit signed integer values (2’s compliment) are equivalent to real numbers in the \([-8 .. 8\)] range.
Chapter 3: Designing with the Core

The offset value has a width of the data width plus 1. It is a signed integer with a range as shown in Equation 3-9.

\[-2^{\text{Data\_Width}}, 2^{\text{Data\_Width}} - 1\]  

Equation 3-9

Matrix computation outputs are rounded to DATA_WIDTH bits by adding half an output LSB prior to truncation.

Output values greater than the Clip value are replaced with the Clip value. Output values smaller than the Clamp value are replaced with the Clamp value. The Clip and Clamp values have the same width as the data width. They are unsigned integers with a range of [0 .. \(2^{\text{Data\_Width}} - 1\)].

**Color Mode**

The color mode details are shown in the following table:

<table>
<thead>
<tr>
<th>Video Format</th>
<th>Values</th>
</tr>
</thead>
<tbody>
<tr>
<td>RGB</td>
<td>0</td>
</tr>
<tr>
<td>4:4:4</td>
<td>1</td>
</tr>
<tr>
<td>4:2:2</td>
<td>2</td>
</tr>
<tr>
<td>4:2:0</td>
<td>3</td>
</tr>
</tbody>
</table>

Table 3-3: Video Format Values

IP supports converting from any format (RGB, 4:4:4, 4:2:2, 4:2:0) to any format (RGB, 4:4:4, 4:2:2, 4:2:0). This assumes that the appropriate formats are enabled in the hardware.

**Frame Size**

The number of columns must be a multiple of the samples per clock. If the video format is 4:2:2 or 4:2:0, then the number of columns must be even. If the video format is 4:2:0, then the number of rows must be even.

**Window**

The window function is not supported in the Linux driver. If the Window feature is not enabled in the hardware, then the following registers will not exist:

- HwReg.ColStart
- HwReg.ColEnd
- HwReg.RowStart
- HwReg.RowEnd
- HwReg.K11_2
- HwReg.K12_2
• HwReg.K13_2
• HwReg.K21_2
• HwReg.K22_2
• HwReg.K23_2
• HwReg.K31_2
• HwReg.K32_2
• HwReg.K33_2
• HwReg.ROffset_2
• HwReg.GOffset_2
• HwReg.BOffset_2
• HwReg.ClampMin_2
• HwReg.ClipMax_2

Chroma Resampling

The human eye is not as receptive to chrominance (color) detail as luminance (brightness) detail. Using color-space conversion, it is possible to convert RGB into the YUV color space, where Y is Luminance information, and U and V are derived color difference signals. At normal viewing distances, there is no perceptible loss incurred by sampling the color difference signals (U and V) at a lower rate to provide a simple and effective video compression to reduce storage and transmission costs.

The Chroma Resampler function converts between chroma sub-sampling formats of 4:4:4, 4:2:2, and 4:2:0. There are a total of six conversions available for the three supported sub-sampling formats. Conversion is achieved using a FIR filter approach. Some conversions require filtering in only the horizontal dimension, only the vertical dimension, or both. Interpolation operations are implemented using a two-phase polyphase FIR filter. Decimation operations are implemented using a low-pass two-phase polyphase FIR filter to suppress chroma aliasing.

Features

The Chroma Resampler function converts between different chroma sub-sampling formats. The supported formats are 4:4:4, 4:2:2, and 4:2:0. There are three different options for interpolating and decimating the video samples:

• Define a configurable filter with programmable coefficients for high-performance applications.
• Use the predefined static filter with power-of-two coefficients for low-footprint applications.
• Replicate or drop pixels for minimal footprint.

The following list is a summary of the supported features:

• User programmable filter coefficients
• 4, 6, 8, or 10 tap filter
• Support for RGB, YUV 4:4:4, and YUV 4:2:2, and YUV 4:2:0.
• 8, 10, 12, or 16 bits per component
• Run-time configurable pass through mode if no chroma resampling is needed.

**Sub-sampled Video Formats**

The sub-sampling scheme is commonly expressed as a three part ratio J:a:b (for example, 4:2:2), that describes the number of luminance and chrominance samples in a conceptual region that is J pixels wide, and 2 pixels high. The parts are (in their respective order):

• J: Horizontal sampling reference (width of the conceptual region). This is usually 4.
• a: Number of chrominance samples (V, U) in the first row of J pixels.
• b: Number of (additional) chrominance samples (V, U) in the second row of J pixels.

To illustrate the most common sub-sampling schemes, Figure 3-9 introduces a graphical notation of sampling grid pixels.

- ○ = Luma Only Pixel
- × = Chroma Only Pixel (Cr and Cb)
- ☐ = Cosited Luma and Chroma pixel

*Figure 3-9: Luma, Chroma Notation*

**4:4:4**

Similar to RGB, the 4:4:4 format is used for image capture and display purposes. U and V channels are sampled at the same rate as luminance. Hence, all pixel locations have luma and chroma data co-sited, as shown in Figure 3-10.
**4:2:2**

This format contains horizontally sub-sampled chroma. For every two luma samples, there is an associated pair of U and V samples. The sub-sampled chroma locations are co-sited with alternate luma samples as shown in Figure 3-11.

![Figure 3-11: YUV 4:2:2 Format](image)

**4:2:0**

4:2:0 encoding contains horizontally and vertically sub-sampled chroma. Horizontal and vertical chroma positions are co-sited with alternate luma samples on alternate scanlines. The sampling positions are shown in Figure 3-12.

![Figure 3-12: YUV 4:2:0 Format](image)

**Implementation**

Between the three supported sub-sampling formats (4:4:4, 4:2:2, 4:2:0), there are six conversions available. Conversion is achieved using a FIR filter approach. Some require filtering in only the horizontal dimension or in only the vertical dimension, and in some cases in both the horizontal and the vertical dimensions. These are detailed in Table 3-4 along with default filter information.

<table>
<thead>
<tr>
<th>Converter</th>
<th>Filter Configuration</th>
</tr>
</thead>
<tbody>
<tr>
<td>4:4:4 to 4:2:2</td>
<td>Horizontal anti-aliasing</td>
</tr>
<tr>
<td>4:4:4 to 4:2:0</td>
<td>Separable 2-D anti-aliasing</td>
</tr>
<tr>
<td>4:2:2 to 4:4:4</td>
<td>Horizontal Interpolation</td>
</tr>
<tr>
<td>4:2:2 to 4:2:0</td>
<td>Vertical anti-aliasing</td>
</tr>
<tr>
<td>4:2:0 to 4:4:4</td>
<td>Separable 2-D Interpolation</td>
</tr>
<tr>
<td>4:2:0 to 4:2:2</td>
<td>Vertical Interpolation</td>
</tr>
</tbody>
</table>

*Table 3-4: Chroma Resampling Configuration*
Three implementation options are offered for each conversion operation:

- **DSP48 based filter** with programmable coefficients and programmable number of taps. 2D filters must be separable. Coefficients are in the range [-8, 8), represented in 16-bit signed, fixed-point format with four integer bits and 12 fractional bits.

- **The predefined fixed coefficient, non-programmable filter** with power of two coefficients (using only shifts and additions for filtering therefore no DSP48s are used). Default coefficients implement linear interpolation for the interpolation and anti-aliasing low pass filters.

- **The simplest, lowest footprint solution** is to simply drop (decimation) or replicate (interpolation) samples. For down sampling, some samples are passed directly to the output, but others are dropped entirely as appropriate. For up converters, replication of the previous input sample occurs.

**Convert 4:2:2 to 4:4:4**

This conversion is a 1:2 horizontal interpolation operation, implemented using a two-phase polyphase FIR filter. One of the two output pixels is co-sited with one of the input sample. The ideal output is achieved simply by replicating this input sample.

To evaluate output pixel $o_{x,y}$, the FIR filter convolves $COEF_{k,PHASEp} x_i y$, where $k$ is the coefficient index, $i_{x,y}$ are pixels from the input image, $p_x$ is the interpolation phase (0 or 1, depending on $x$) and $\left\lfloor \frac{m}{M} \right\rfloor$ represents rounding with clipping at $M$, and clamping at $m$. DW is the Data Width or number of bits per video component. $N_{taps}$ is the number of filter taps.

$$
o_{x,y} = \sum_{k=0}^{N_{taps}-1} i_{x-y, k} COEF_{k,PHASEp} x_i y \left\lfloor 2^{DW} - 1 \right\rfloor
$$

*Equation 3-10*

In phase 1, $COEF00_{PHASE1}$ is the coefficient applied to the most recent input sample in the filter aperture. Figure 3-13 illustrates coefficient use for a four tap filter example, with simplified nomenclature $a = COEF00_{PHASE1}$, $b = COEF01_{PHASE1}$, $c=COEF02_{PHASE1}$, and $d= COEF03_{PHASE1}$.

**Figure 3-13: 4:2:2 to 4:4:4 Coefficient Configuration**

The predefined filters replicate the input sample for Phase 0. The Phase 1 filter is [0.5 0.5].
**Convert 4:4:4 to 4:2:2**

This conversion is a horizontal 2:1 decimation operation, implemented using a low-pass FIR filter to suppress chroma aliasing. In order to evaluate output pixel \( o_{x,y} \), the FIR filter in the core convolves \( \text{COEF}_{k\_\text{HPHASE}0} \), where \( k \) is the coefficient index, \( i_{x,y} \) are pixels from the input image, and \( \lfloor \cdot \rfloor \) represents rounding with clipping at \( M \), and clamping at \( m \). \( DW \) is the Data Width or number of bits per video component. \( N_{\text{taps}} \) is the number of filter taps.

\[
o_{x,y} = \left[ \sum_{k=0}^{N_{\text{taps}}-1} i_{x-k,y} \text{COEF}_{k\_\text{HPHASE}0} \right]_0^{2^{DW}-1}
\]

*Equation 3-11*

In phase 0, \( \text{COEF}_{0\_\text{HPHASE}0} \) is the coefficient applied to the most recent input sample in the filter. *Figure 3-11* illustrates coefficient use for a 5 tap filter example, with simplified nomenclature \( a= \text{COEF}_{0\_\text{HPHASE}0}, b= \text{COEF}_{1\_\text{HPHASE}0}, c= \text{COEF}_{2\_\text{HPHASE}0}, d=\text{COEF}_{3\_\text{HPHASE}0}, \) and \( e= \text{COEF}_{4\_\text{HPHASE}0} \).

**Convert 4:2:0 to 4:2:2**

This conversion is a 1:2 vertical interpolation operation, implemented using a 2-phase polyphase FIR filter. One of the two output pixels is co-sited with one of the input sample. The ideal output is achieved simply by replicating this input sample.

To evaluate output pixel \( o_{x,y} \), the FIR filter in the core convolves \( \text{COEF}_{k\_\text{VPHASE}p_y} \), where \( k \) is the coefficient index, \( p_y \) is the interpolation phase, \( i_{x,y} \) are pixels from the input image, and \( \lfloor \cdot \rfloor \) represents rounding with clipping at \( M \), and clamping at \( m \). \( DW \) is the Data Width or number of bits per video component. \( N_{\text{taps}} \) is the number of filter taps.

\[
o_{x,y} = \left[ \sum_{k=0}^{N_{\text{taps}}-1} i_{x-k,y} \text{COEF}_{k\_\text{VPHASE}0} \right]_0^{2^{DW}-1}
\]

*Equation 3-12*

*Figure 3-14: 4:4:4 to 4:2:2 Coefficient Configuration*

The predefined filter coefficients are \([0.25\ 0.5\ 0.25]\).
In phase 1, COEF00_VPHASE1 is the coefficient applied to the most recent input sample in the filter. Figure 3-15 illustrates coefficient use for a four tap filter example, with simplified nomenclature a = COEF00_VPHASE1, b = COEF01_VPHASE1, c = COEF02_VPHASE1, and d = COEF03_VPHASE1.

Figure 3-15: 4:2:0 to 4:2:2 Coefficient Configuration

The predefined filters use the coefficients [0.5 0.5] to interpolate one of the output samples. The other output sample is a replication of the input sample.

**Convert 4:2:2 to 4:2:0**

This conversion is a vertical 2:1 decimation operation, implemented using a low-pass FIR filter to suppress chroma aliasing. In order to evaluate output pixel \( o_{x,y} \), the FIR filter in the core convolves \( \text{COEF}_k_{VPHASE0} \), where \( k \) is the coefficient index, \( i_{x,y} \) are pixels from the input image, and \( \lfloor \frac{m}{M} \rfloor \) represents rounding with clipping at \( M \), and clamping at \( m \). DW is the Data Width or number of bits per video component. \( N_{\text{taps}} \) is the number of filter taps.

\[
o_{x,y} = \left[ \sum_{k=0}^{N_{\text{taps}}-1} i_{x-k,y} \text{COEF}_k_{VPHASE0} \right]_{2^{DW}-1}
\]

In phase 0, COEF00_VPHASE0 is the coefficient applied to the most recent input sample in the filter. Figure 3-16 illustrates coefficient use for a five tap filter example, with simplified nomenclature a = COEF00_VPHASE0, b = COEF01_VPHASE0, c = COEF02_VPHASE0, d = COEF03_VPHASE0, and e = COEF04_VPHASE0.
Chapter 3: Designing with the Core

The predefined filter coefficients are [0.25 0.5 0.25].

Convert 4:2:0 to 4:4:4

This conversion performs interpolation both vertically and horizontally. This is equivalent to a 2D separable filter implemented by cascading the 4:2:0 to 4:2:2 block and the 4:2:2 to 4:4:4 block. Quantized vertical filter results are filtered by the horizontal filter, which in turn quantizes results back to the [0 .. 2DW-1] range. (DW is the Data Width or number of bits per video component.)

Intermediate 4:2:2 chroma values are computed using Equation 3-13. The resulting computation is shown in Equation 3-14.

\[
t_{x, y} = \left[ \sum_{k=0}^{N_{vtops}-1} i_{x, y-k} \text{COEF}_{k, \text{VPHASE}} y \right] \left[ \frac{2^{DW}-1}{2} \right]^{0}
\]  

Equation 3-14

Next, the values are filtered according to Equation 3-1. The resulting computation is shown in Equation 3-15.

\[
o_{x, y} = \left[ \sum_{k=0}^{N_{tops}-1} i_{x-k, y} \text{COEF}_{k, \text{PHASE}} x \right] \left[ \frac{2^{DW}-1}{2} \right]^{0}
\]  

Equation 3-15

Figure 3-16: 4:2:2 to 4:2:0 Coefficient Configuration
The predefined filter coefficients are the same as defined in Convert 4:2:0 to 4:2:2 and Convert 4:2:2 to 4:4:4. In the vertical direction, one input sample is replicated, and the other is interpolated with the filter [0.5 0.5]. The same then happens in the horizontal direction.

**Convert 4:4:4 to 4:2:0**

This conversion performs decimation by 2 both vertically and horizontally. This is equivalent to a 2D separable filter implemented by cascading the 4:4:4 to 4:2:2 block and the 4:2:2 to 4:2:0 block. Quantized horizontal filter results are filtered by the vertical filter, which in turn quantizes results back to the [0 .. 2DW-1] range. (DW is the Data Width or number of bits per video component.)

Intermediate 4:2:2 chroma values are computed using Equation 3-2. The resulting computation is shown in Equation 3-16.

\[
t_{x,y} = \sum_{k=0}^{N_{taps} - 1} i_{x-k,y} \text{COEF}_{k,\text{HPhase}0} 2^{\text{DW}-1}
\]

**Equation 3-16**

Next, these values are filtered according to Equation 3-4. The resulting computation is shown in Equation 3-17.

\[
o_{x,y} = \sum_{k=0}^{N_{taps} - 1} t_{x,y-k} \text{COEF}_{k,\text{VPhase}0} 2^{\text{DW}-1}
\]

**Equation 3-17**

The predefined filter coefficients are the same as defined in Convert 4:4:4 to 4:2:2 and Convert 4:2:2 to 4:2:0. In the horizontal direction, decimation is performed with the filter [0.25 0.5 0.25]. The same then happens in the vertical direction.

**Resampling Filters**

The upsampling and downsampling performed during the chroma format conversion is implemented with low pass filters for the interpolation and anti-aliasing.

The chroma resampling function offers a horizontal filter with a maximum of 10 taps and two phases, as well as a vertical filter with a maximum of 10 taps and two phases. For conversions requiring up/down sampling in both horizontal and vertical directions, 2D separable filters are offered.

The number of taps selected must be even (4, 6, 8, or 10). Depending on the conversion type and filter size selected, a subset of the coefficients can be used by setting the unnecessary coefficients to zero.
Each coefficient has 16 bits in 2’s complement format: 4 integer bits (one sign bit) and 12 fractional bits. The sign bit is the MSB. For example, a coefficient with a value of 1 is represented with this bit vector

\[0001000000000000\].

The coefficients should sum to exactly 1 to achieve unity gain. If they sum to less than 1, some loss of dynamic range is observed.

**Computation Bit Width Growth**

Full precision (DATA_WIDTH+16+log2(N_Taps) bits) is maintained during the horizontal and/or vertical FIR convolution operation.

FIR filter outputs are rounded to DATA_WIDTH bits by adding half an output LSB in the full precision domain prior to truncation. Clipping and clamping of the output data prevents overflows and underflows. Data is clipped and clamped at \(2^{\text{DATA_WIDTH}-1}\) and 0.

**Edge Padding**

The edge pixels of images are replicated prior to filtering to avoid image artifacts.

*Note:* Configure input and output resolutions of the Video Processing Subsystem IP (all modes of the core) to enable the bypass mode.

---

**Clocking**

The AXI Streaming, AXI Memory-Mapped, and AXI Lite interfaces can be run at their own clock rate. Therefore, three separate clock interfaces are provided named `aclk_axis`, `aclk_axi_mm`, and `aclk_ctrl`, respectively.

Pixel throughput of the Video Processing Subsystem is defined by the product of the clock frequency times the **Samples per Clock** setting in the GUI. With a clock frequency of 300 MHz for `aclk_axis`, and a four sample per clock configuration, the Video Processing Subsystem is capable of a 1200 mega pixel throughput rate, which is sufficient to handle 8k resolutions at 30 Hz.

---

**Resets**

The `aresetn_ctrl` signal is the active-Low reset input signal of the IP. The reset signal must be synchronous to the `aclk_ctrl` signal. Each time this reset is asserted, it should be asserted for a minimum of 16 clock cycles of the slowest clock. All registers are reset to power-on conditions; all queues are flushed; all internal logic returned to power-on conditions.
The `aresetn_io_axis` signal is an outgoing signal that can be used to hold IPs in reset when the Video Processing Subsystem is not ready to consume data on the streaming input. This reset signal is synchronous to the `aclk_axis` signal.

For Full-fledged and Scaler Only modes along with `aresetn_ctrl` signal, there is an internal gpio reset signal to reset the sub cores of vpss. To control the internal gpio, you have to get the internal gpio configuration, where you can set/reset the IP.
Design Flow Steps

This chapter describes customizing and generating the core, constraining the core, and the simulation, synthesis and implementation steps that are specific to this IP core. More detailed information about the standard Vivado® design flows and the IP integrator can be found in the following Vivado Design Suite user guides:

- *Vivado Design Suite User Guide: Designing with IP* (UG896) [Ref 2]
- *Vivado Design Suite User Guide: Getting Started* (UG910) [Ref 3]

Customizing and Generating the Core

This section includes information about using Xilinx tools to customize and generate the core in the Vivado Design Suite.

The Video Processing Subsystem can only be added to a Vivado IP integrator block design in the Vivado Design Suite. For more detailed information on customizing and generating the core in the Vivado IP integrator, see the *Vivado Design Suite User Guide: Designing IP Subsystems using IP Integrator* (UG994) [Ref 1]. IP integrator might auto-compute certain configuration values when validating or generating the design. To check whether the values do change, see the description of the parameter in this chapter. To view the parameter value, run the `validate_bd_design` command in the Tcl console.

You can customize the IP for use in your design by specifying values for the various parameters associated with the IP core using the following steps:

1. In the Flow Navigator, click on *Create Block Diagram* or *Open Block Design* under the IP Integrator heading.
2. Right click in the diagram and select *Add IP*.

   A searchable IP catalog opens. You can also add IP by clicking on the Add IP button on the left side of the IP Integrator Block Design canvas.
3. Click on the IP name and press the Enter key on your keyboard or double click on the IP name.

4. Double-click the selected IP block or select the Customize Block command from the right-click menu.

For details, see the Vivado Design Suite User Guide: Designing with IP (UG896) [Ref 2] and the Vivado Design Suite User Guide: Getting Started (UG910) [Ref 3].

**Note:** Figures in this chapter are illustrations of the Vivado Integrated Design Environment (IDE). The layout depicted here might vary from the current version.

**Top Level Settings Tab**

![Top Level Tab](image)

*Figure 4-1: Top Level Tab*

The parameters on the Top-level tab are as follows:

- **Component Name**: Component name is set automatically by IP Integrator.
- **Samples Per Clock**: Select 1, 2, 4, or 8 pixel wide interface.
- **Maximum Data Width**: Select 8, 10, 12, or 16 bit color depth.
- **Maximum Number of Pixels**: Specify the maximum number of pixels per scanline. Permitted values are from 64 to 8192. Specifying this value is necessary to establish the
depth of internal line buffers. Using a tight upper-bound results in optimal block RAM usage. The active frame size can be programmed during run-time via the AXI4-Lite interface and driver API. The number of active columns must be less than or equal to the Maximum Number of Pixels.

- **Maximum Number of Lines**: Specify the maximum number of scanlines per frame. Permitted values are from 64 to 4320. The active frame size can be programmed during run-time via the AXI4-Lite interface and driver API. The number of active rows must be less than or equal to the Maximum Number of Lines.

- **Video Processing Functionality**: The following sets of processing functionality are offered:
  - **Full Fledged**: The Full Fledged design indicates deinterlacing (optional), scaling, color matrix operations such as color space conversion and correction, chroma resampling (optional), and frame rate conversion by means of drop/repeat (optional).
    The Full Fledged configuration is the most resource intensive configuration, but allows for stripping down the full configuration by excluding deinterlacing, frame rate conversion, and chroma resampling. If deinterlacing is not included, only progressive inputs can be supported. Similarly, the Color Space Support option (explained below), allows for stripping down the Video Processing Subsystem to handle only RGB and YUV 4:4:4, therefore eliminating the need for horizontal and vertical chroma resampling.
    In the Full Fledged configuration, you have full configurability over the included functions, for example, the algorithm and/or number of taps used for chroma resampling can be changed.
  
  - **Scaler Only**: The subsystem is configured to perform the scaling function with an option for video format conversion between RGB, YUV 4:4:4, YUV 4:2:2, and YUV 4:2:0.
    Note that together with Enable Color Space Conversion, and Color Space Support for RGB, YUV 4:4:4, YUV 4:2:2, YUV 4:2:0, the Scaler Only configuration is effectively a scaler with any to any format conversion. In terms of resources, this is a cost-effective alternative to the Full Fledged configuration as long as there is no need for better than basic chroma resampling quality and no need for programming the color space conversion coefficients.
  
  - **Deinterlacing Only**: The subsystem is configured to perform only the deinterlacing function.
  
  - **Color Space Conversion Only**: The subsystem is configured to perform color correction functions and color space conversion between RGB and YUV 4:4:4 with options to also support conversion to and from YUV 4:2:2 and YUV 4:2:0, meaning the Color Space Conversion Only configuration can handle any to any format conversion.
  
  - **420-422 Chroma Resampling Only**: The subsystem is configured to perform only the vertical chroma resampling function.
- **422-444 Chroma Resampling Only:** The subsystem is configured to perform only the horizontal chroma resampling function.

- **Top Level Configuration Options:** When the Full Fledged Video Processing Functionality is selected, the following additional configurations are available:
  - **Enable Interlaced Input:** Select this checkbox if interlaced support is desired. In this case, the subsystem includes the Deinterlacer subcore.
  - **Enable Built-in DMA:** Select this checkbox to include a Video DMA Engine in the subsystem.
  - **Use UltraRAM for Line Buffers:** In UltraScale+ devices, line buffers can be stored in UltraRAM instead of Block RAM.
  - **Color Space Support:** Select the color spaces for which support is desired. If YUV 4:2:2 is selected in the Full Fledged configuration, the Horizontal Chroma Resampler subcore is included. If YUV 4:2:0 is selected, the Vertical Chroma Resampler subcore is also included.

### Deinterlacer Settings

The parameter on the Deinterlacer tab is as follows:

- **Enable Motion Adaptive Deinterlacing:** Selecting this option allows support for all six deinterlacing algorithms: Line Doubling, Weave, Vertical Temporal Linear Interpolation, Vertical Temporal Median, Median, Bilinear Interpolation. If this checkbox is not selected, only the following two algorithms are supported: Bob and Bilinear Interpolation.
Scaler Settings

When the Video Processing Functionality is chosen to be Scaler Only, the following options are available:

- **Enable Color Space Conversion**: When selected, the Scaler Only subcore supports run-time configurable color space conversion from RGB to YUV 4:4:4 and vice versa between the input and output video streams. Note that the coefficients are fixed and not programmable.

- **Color Space Support**: Select the color spaces for which support is desired. If YUV 4:2:2 is selected, basic horizontal chroma resampling is included. If YUV 4:2:0 is selected, basic vertical chroma resampling is also included. The combination of Enable Color Space Conversion and Color Space Support for RGB, YUV 4:4:4, YUV 4:2:2, YUV 4:2:0 basically turns the Scaler Only configuration into a scaler with any to any format conversion.

*Figure 4-3: Top Level Scaler Options*
Chapter 4: Design Flow Steps

The parameters on the Scaler tab are as follows:

- **Algorithm**: The Scaler comes in three different quality levels each at different levels of resource usage.
  - **Bilinear**: Bilinear scaling uses bilinear interpolation to calculate pixels.
  - **Bicubic**: Bicubic scaling is a little bit more demanding compared to bilinear scaling, and produces smoother pictures with less artifacts.
  - **Polyphase**: The picture quality (and resource usage) of a polyphase scaler depends largely on the number of filter taps used and number of filter phases used.

- **Polyphase Filter Control**: When polyphase filtering is selected, the horizontal and vertical taps and phases are defined here.
  - **Horizontal Taps**: Select 6, 8, 10, or 12 horizontal filter taps.
  - **Vertical Taps**: Select 6, 8, 10, or 12 vertical filter taps.
  - **Horizontal Phases**: Only 64 phases is currently supported.
  - **Vertical Phases**: Only 64 phases is currently supported.
**Chroma Resampler Settings**

The Video Processing Subsystem supports chroma resampling between 4:4:4 and 4:2:2 formats as well as between 4:2:2 and 4:2:0.

The parameters on the Chroma Resampler tabs are as follows:

- **Algorithm**:
  - **Drop Repeat**: Using the drop option results in down conversion with no filter. Some samples are passed directly to the output, but others are dropped entirely, as appropriate. This occurs on a line-by-line basis and on a pixel-by-pixel basis. The replicate option is available in all upconverters. It applies in both vertical and horizontal domains as appropriate. Using the replicate option results in up conversion with no filter. Replication of the previous input sample occurs instead.
  - **Predefined**: Filters are predefined and not programmable. The filters use only power-of-two coefficients so no DSP48s are necessary. Linear interpolation is employed for the low pass filters used for anti-aliasing and interpolation.
- **FIR**: Used to program the filter coefficients through the AXI4-Lite interface.
- **Filter Control**: When FIR filtering is selected, the number of Horizontal and Vertical taps are defined here.
  - **Horizontal Taps**: Select 4, 6, 8, or 10 horizontal filter taps.
  - **Vertical Taps**: Select 4, 6, 8, or 10 vertical filter taps.

**Color Matrix Settings**

![Figure 4-7: Top Level Color Matrix Option](image)

When **Color Space Conversion Only** is selected in **Video Processing Functionality**, the following option is available:

- **Color Space Support**: Select the color spaces for which support is desired. If YUV 4:2:2 is selected, basic horizontal chroma resampling is included. If YUV4:2:0 is selected, basic vertical chroma resampling is also included.
The parameter on the Color Matrix tab is:

- **Enable Demo Window**: This feature allows a different set of matrix coefficients to be used within a user-defined window in the image.

**User Parameters**

*Table 4-1* shows the relationship between the fields in the Vivado IDE and the User Parameters (which can be viewed in the Tcl Console).

*Table 4-1: Vivado IDE Parameter to User Parameter Relationship*

<table>
<thead>
<tr>
<th>Vivado IDE Parameter/Value(1)</th>
<th>User Parameter/Value(1)</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Top Level</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Samples Per Clock</td>
<td>C_SAMPLES_PER_CLK</td>
<td>2</td>
</tr>
<tr>
<td>Maximum Data Width</td>
<td>C_MAX_DATA_WIDTH</td>
<td>10</td>
</tr>
<tr>
<td>Maximum Number of Pixels</td>
<td>C_MAX_COLS</td>
<td>3840</td>
</tr>
<tr>
<td>Maximum Number of Lines</td>
<td>C_MAX_ROWS</td>
<td>2160</td>
</tr>
<tr>
<td>Video Processing Functionality</td>
<td>C_TOPOLOGY</td>
<td>1</td>
</tr>
<tr>
<td>Scaler Only</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>Full Fledged</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>Deinterlacing Only</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>Color Space Conversion Only</td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>420-422 Chroma Resampling Only</td>
<td>4</td>
<td></td>
</tr>
<tr>
<td>422-444 Chroma Resampling Only</td>
<td>5</td>
<td></td>
</tr>
</tbody>
</table>
### Table 4-1: Vivado IDE Parameter to User Parameter Relationship (Cont’d)

<table>
<thead>
<tr>
<th>Vivado IDE Parameter/Value</th>
<th>User Parameter/Value</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Enabled Interlaced Input</td>
<td>C_ENABLE_INTERLACED</td>
<td>true</td>
</tr>
<tr>
<td>Enable Built-in DMA</td>
<td>C_ENABLE_DMA</td>
<td>true</td>
</tr>
<tr>
<td>Use UltraRAM for Line Buffers</td>
<td>USE_URAM</td>
<td>0</td>
</tr>
<tr>
<td>Color Space Support</td>
<td>C_COLORSPACE_SUPPORT</td>
<td>0</td>
</tr>
<tr>
<td>RGB</td>
<td>YUV 4:4:4</td>
<td>YUV 4:2:2</td>
</tr>
<tr>
<td>RGB</td>
<td>YUV 4:4:4</td>
<td>YUV 4:2:2</td>
</tr>
<tr>
<td>RGB</td>
<td>YUV 4:4:4</td>
<td>2</td>
</tr>
</tbody>
</table>

#### Deinterlacer
- Enable Motion Adaptive Deinterlacing | C_DEINT_MOTION_ADAPTIVE | true |
- AXIMM Address Width | AXIMM_ADDR_WIDTH | 32 |
- Number Read/Write Outstanding | AXIMM_NUM_OUTSTANDING | 16 |
- Transaction Burst Length | AXIMM_BURST_LENGTH | 16 |

#### Scaler
- Algorithm | C_SCALER_ALGORITHM | Polyphase |
- Bilinear | 0 |
- Bicubic | 1 |
- Polyphase | 2 |
- Horizontal Taps | C_H_SCALER_TAPS | 6 |
- Vertical Taps | C_V_SCALER_TAPS | 6 |
- Horizontal Phases | C_H_SCALER_PHASES | 64 |
- Vertical Phases | C_V_SCALER_PHASES | 64 |
- Enable 4:2:2 Color Format | C_SCALER_ENABLE_422 | true |

#### Chroma Resampler
- Horizontal Algorithm | C_H_CHROMA_ALGORITHM | FIR |
- Drop Repeat | 0 |
- Predefined | 1 |
- FIR | 2 |
- Vertical Algorithm | C_V_CHROMA_ALGORITHM | FIR |
- Drop Repeat | 0 |
- Predefined | 1 |
- FIR | 2 |
- Horizontal Taps | C_H_CHROMA_TAPS | 4 |
- Vertical Taps | C_V_CHROMA_TAPS | 4 |

#### Color Matrix
- Enable Demo Window | C_CSC_ENABLE_WINDOW | true |
Chapter 4: Design Flow Steps

Output Generation

For details, see the Vivado Design Suite User Guide: Designing with IP (UG896) [Ref 2].

Constraining the Core

This section contains information about constraining the core in the Vivado Design Suite.

Required Constraints

The only constraints required are clock frequency constraints for the AXI4-Stream video interfaces clock, *aclk_axis*, AXI4-Lite control interface clock, *aclk_ctrl*, and memory subsystem clock, *aclk_axi_mm*. Paths from AXI4-Lite signals should be constrained with a *set_false_path*, causing setup and hold checks to be ignored for AXI4-Lite signals. These constraints are provided in the XDC constraints files included with the IP.

Device, Package, and Speed Grade Selections

This section is not applicable for this IP core.

Clock Frequencies

This section is not applicable for this IP core.

Clock Management

This section is not applicable for this IP core.

Clock Placement

This section is not applicable for this IP core.

Banking

This section is not applicable for this IP core.

---

Table 4-1: Vivado IDE Parameter to User Parameter Relationship (Cont’d)

<table>
<thead>
<tr>
<th>Vivado IDE Parameter/Value(1)</th>
<th>User Parameter/Value(1)</th>
<th>Default Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Enable 4:2:2 Color Format</td>
<td>C_CSC_ENABLE_422</td>
<td>true</td>
</tr>
</tbody>
</table>

Notes:
1. Parameter values are listed in the table where the Vivado IDE parameter value differs from the user parameter value. Such values are shown in this table as indented below the associated parameter.

---
Transceiver Placement
This section is not applicable for this IP core.

I/O Standard and Placement
This section is not applicable for this IP core.

Simulation
Simulation of this core is not supported.

Synthesis and Implementation
For details about synthesis and implementation, see the Vivado Design Suite User Guide: Designing with IP (UG896) [Ref 2].
Detailed Example Design

An IP Integrator example design is provided to demonstrate the Video Processing Subsystem capabilities.

The supported platforms are listed in Table 5-1.

### Table 5-1: Supported Platforms

<table>
<thead>
<tr>
<th>Development Boards</th>
<th>Additional Hardware</th>
<th>Processor</th>
</tr>
</thead>
<tbody>
<tr>
<td>KC705</td>
<td>N/A</td>
<td>MicroBlaze™</td>
</tr>
<tr>
<td>ZCU102</td>
<td>N/A</td>
<td>R5</td>
</tr>
<tr>
<td>ZCU104</td>
<td>N/A</td>
<td>R5</td>
</tr>
<tr>
<td>ZCU106</td>
<td>N/A</td>
<td>R5</td>
</tr>
</tbody>
</table>

To open the example project, perform the following:

1. Add the IP to an IP Integrator Block Design canvas.
2. After the IP has been instantiated in the block design, double-click on it to customize it.
3. Right-click the selected IP block and select **Open IP Example Design** from the menu.
4. In the Open IP Example Design window, select example project directory and click **OK**.

A new session of the Vivado® IDE opens that shows the example design in the Design Sources window.

---

**Full Fledged Video Processing Design**

Figure 5-1 shows the top level block diagram. In the video path is a video test pattern generator and an AXI4-Stream to Video Out core. Furthermore, a processor is controlling the IPs, and a memory interconnect with MIG are interfacing with external DDR.
Video Path

A video test pattern generator feeds into the Video Processing Subsystem. The output of the Video Processing Subsystem is connected to the AXI4-Stream to Video Out IP.
Memory Subsystem

The memory subsystem in the Full Fledged and Deinterlacing Only designs consists of an AXI-MM interconnect that is a 3:1 cross-bar that feeds into the MIG. The 3 ports feeding into the cross bar are the data and instruction cache ports from the processor, and the memory port of the Video Processing Subsystem. For the Scaler Only, Color Space Conversion Only, and Chroma Resampling Only designs, the interconnect is a 2:1 cross bar.

Processor Subsystem

A processor is used for controlling the IPs. The example design uses the default configuration which is not optimized for performance as CPU load is not critical. The MicroBlaze has 8KB data and instruction caches added. The MicroBlaze processor is being run at 100 MHz clock speed.

Clocking

The Video Processing Subsystem uses three clocks that are derived through a clock generator from the 200 MHz system clock that is available on the Kintex®-7 KC705 board. The memory subsystem is running at this system clock at 200 MHz. This system clock feeds into the clock wizard IP, which derives a 300 MHz and 100 MHz clock at the output. The 300 MHz clock drives the AXI4-Stream video interfaces. The 100 MHz clock drives the AXI4-Lite control interface, and also drives the processor.

Example Design Software

The synthsizable example design requires both Vivado and Xilinx® Vitis™ software platform.

The first step is to run synthesis, implementation and bitstream generation in Vivado. After all those steps are done, select File > Export > Export Hardware. In the window, select Include bitstream, select an export directory and click OK.

Perform the following to generate the elf file (executable and linkable file) from the Vitis software platform.
1. Open the Vitis software platform.

2. Go to **File > New Application Project**.
3. Add the xsa file (Xilinx® shell archive) created using Vivado.

4. Select the xsa file from the **New Application Project** window upon selecting XSA.
5. Select xsa from **Create a new platform from hardware** window in the New Application Project.

6. In the New Application Project window, select the appropriate **CPU**, **OS**, and **Language** to generate the application (in C language).
7. Select the **Empty Application** from the New Application Project window.

After selecting all the options, the following window appears.
8. To create/run the design-related application elf file. Open the **Explorer** window in the Vitis software platform and select your project and the appropriate application.

9. Select the target application and click **OK**. The following window appears.
10. Upon selecting the application source files, the Vitis software platform compiles the application and generates an elf file in the Debug folder of the Explorer window.

Next, perform the following to run the application:

1. Connect a USB cable from the host PC to the USB JTAG port. Ensure the appropriate device drivers are installed.
2. Connect a second USB cable from the host PC to the USB UART port. Ensure that USB UART drivers are installed.
3. Connect the evaluation board to the power supply slot.
4. Switch on the board.
5. Start a terminal program (e.g., Hyper Terminal) on the host PC with the following settings for the standard COM port:
   a. Baud Rate: 115200
   b. Data Bits: 8
   c. Parity: None
   d. Stop Bits: 1
   e. Flow Control: None
6. Right-click the `xv_procss_example` application in the project explorer window and click Build Project.
7. Right-click the `xv_procss_example` application and click Run As -> Run Configurations.
8. In the Run Configurations window, right click Xilinx C/C++ application (System Debugger) and click New.

9. Enable Program FPGA, if targeting ZCU102/ZCU104/ZCU106, ensure to enable Run psu_init.
Chapter 5: Detailed Example Design

10. Click **Run** to program the FPGA and launch application on the board.

Next, perform the following steps to run the software application:

---

**IMPORTANT:** To do so, make sure that the hardware is powered on and a Digilent Cable or an USB Platform Cable is connected to the host PC. Also, ensure that a USB cable is connected to the UART port of the board.

---

1. Launch Vitis software platform.
2. Set workspace to **vpss_example** folder in prompted window. The Vitis project opens automatically. (If a welcome page shows up, close that page.)
3. Download the bitstream into the FPGA by selecting **Xilinx Tools > Program FPGA**. The Program FPGA dialog box opens.
4. Ensure that the Bitstream field shows the bitstream file generated by Tcl script, and then click **Program**.
   
   **Note:** The DONE LED on the board turns green if the programming is successful.
5. A terminal program (HyperTerminal or PuTTY) is needed for UART communication. Open the program, choose appropriate port, set baud rate to 115200 and establish Serial port connection.
6. Select and right-click the application **vpss_example_design** in Project_Explorer panel.
7. Select **Run As > Launch on Hardware (GDB)**.
8. Select Binaries and Qualifier in window and click **OK**.

The example design test result are shown in terminal program.

For more information, visit [https://www.xilinx.com/products/design-tools/vitis.html](https://www.xilinx.com/products/design-tools/vitis.html).

When executed on the board, the example application determines the Video Processing Subsystem topology and sets the input and output stream configuration accordingly. The test pattern generator IP is used to generate the input stream. Video Lock Monitor IP then monitors the output of the subsystem (to vidout) to determine if lock is achieved and present the status (Pass/Fail) on the terminal.
Appendix A

Upgrading

This appendix contains information about upgrading to a more recent version of the IP core.

Upgrading in the Vivado Design Suite

Parameter Changes

The Video Processing Subsystem v2.0 supports more configurability for the underlying subcores. Version 2.0 supports Deinterlacing Only, Color Space Conversion Only, and Chroma Resampling Only configurations.

The default Video Processing functionality has changed from Scaler Only to Full Fledged.

Chroma Resampling is now divided into 4:4:4-4:2:2 and 4:2:2-4:2:0. The algorithm and filter taps can be selected independently in the horizontal and vertical directions.

The drivers have been updated for v2.0. For more information, see Appendix C, Application Software Development.
Appendix B

Debugging

This appendix includes details about resources available on the Xilinx® Support website and debugging tools.

Finding Help on Xilinx.com

To help in the design and debug process when using the Video Processing Subsystem, the Xilinx Support web page contains key resources such as product documentation, release notes, answer records, information about known issues, and links for obtaining further product support.

Documentation

This product guide is the main document associated with the Video Processing Subsystem. This guide, along with documentation related to all products that aid in the design process, can be found on the Xilinx Support web page or by using the Xilinx Documentation Navigator.

Download the Xilinx Documentation Navigator from the Downloads page. For more information about this tool and the features available, open the online help after installation.

Solution Centers

See the Xilinx Solution Centers for support on devices, software tools, and intellectual property at all stages of the design cycle. Topics include design assistance, advisories, and troubleshooting tips.

The Solution Center specific to the Video Processing Subsystem core is listed below.

- Xilinx Multimedia, Video and Imaging Solution Center

Answer Records

Answer Records include information about commonly encountered problems, helpful information on how to resolve these problems, and any known issues with a Xilinx product.
Answer Records are created and maintained daily ensuring that users have access to the most accurate information available.

Answer Records for this core can be located by using the Search Support box on the main Xilinx support web page. To maximize your search results, use proper keywords such as

- Product name
- Tool message(s)
- Summary of the issue encountered

A filter search is available after results are returned to further target the results.

**Master Answer Record for the Video Processing Subsystem**

AR: 65449

**Technical Support**

Xilinx provides technical support at the Xilinx Support web page for this LogiCORE™ IP product when used as described in the product documentation. Xilinx cannot guarantee timing, functionality, or support if you do any of the following:

- Implement the solution in devices that are not defined in the documentation.
- Customize the solution beyond that allowed in the product documentation.
- Change any section of the design labeled DO NOT MODIFY.

To contact Xilinx Technical Support, navigate to the Xilinx Support web page.

**Debug Tools**

There are many tools available to address Video Processing Subsystem design issues. It is important to know which tools are useful for debugging various situations.
Vivado Design Suite Debug Feature

The Vivado® Design Suite debug feature inserts logic analyzer and virtual I/O cores directly into your design. The debug feature also allows you to set trigger conditions to capture application and integrated block port signals in hardware. Captured signals can then be analyzed. This feature in the Vivado IDE is used for logic debugging and validation of a design running in Xilinx devices.

The Vivado logic analyzer is used with the logic debug IP cores, including:

• ILA 2.0 (and later versions)
• VIO 2.0 (and later versions)

See the Vivado Design Suite User Guide: Programming and Debugging (UG908) [Ref 6].

Simulation Debug

Simulation of this core is not supported.

Hardware Debug

Hardware issues can range from link bring-up to problems seen after hours of testing. This section provides debug steps for common issues. Vivado Lab Edition is a valuable resource to use in hardware debug. The signal names mentioned in the following individual sections can be probed using Vivado Lab Edition for debugging the specific problems.

General Checks

Ensure that all the timing constraints for the core were properly incorporated from the example design and that all constraints were met during implementation.

• Does it work in post-place and route timing simulation? If problems are seen in hardware but not in timing simulation, this could indicate a PCB issue. Ensure that all clock sources are active and clean.
• If using MMCMs in the design, ensure that all MMCMs have obtained lock by monitoring the locked port.
• If your outputs go to 0, check your licensing.
Interface Debug

AXI4-Lite Interfaces

Read from a register that does not have all 0s as a default to verify that the interface is functional. Output `s_axi_arready` asserts when the read address is valid, and output `s_axi_rvalid` asserts when the read data/response is valid. If the interface is unresponsive, ensure that the following conditions are met:

- The `s_axi_aclk` and `aclk` inputs are connected and toggling.
- The interface is not being held in reset, and `s_axi_arreset` is an active-Low reset.
- The interface is enabled, and `s_axi_aclken` is active-High (if used).
- The main core clocks are toggling and that the enables are also asserted.
- If the simulation has been run, verify in simulation and/or a Vivado Lab Edition capture that the waveform is correct for accessing the AXI4-Lite interface.

AXI4-Stream Interfaces

If data is not being transmitted or received, check the following conditions:

- If transmit `<interface_name>_tready` is stuck Low following the `<interface_name>_tvalid` input being asserted, the core cannot send data.
- If the receive `<interface_name>_tvalid` is stuck Low, the core is not receiving data.
- Check that the `aclk` inputs are connected and toggling.
- Check that the AXI4-Stream waveforms are being followed.
- Check core configuration.
Application Software Development

Driver

The Video Processing Subsystem driver abstracts the included video processing elements and presents the processing chain as a black-box. It shields you from the internal workings of included subcores and thus provides an out-of-the-box solution for video.

The subsystem driver is a bare-metal driver. It dynamically manages the data and control flow through the processing elements, based on the input/output stream configuration set at run time. Internally, it relies on included subcore layer 1 drivers to configure the IP hardware block and layer 2 drivers to provide an abstracted view of the feature set provided by each subcore.

Dependencies

A video common driver is delivered as part of the Vitis software platform. Most video IPs have master/slave AXI4-Stream interfaces so the concept of Video Streams as an interface parameter for drivers for such cores was introduced.

The video_common defines the following features:

- Enumerations for video specific details like color format, color depth, frame rate, etc.
- Video stream, video timing and video window data types.
- Video Mode Table with predefined resolutions and their timing details.
- Utility APIs that can access data from the mode table and work with stream data types.

Architecture

The subsystem driver provides an easy-to-use, well-defined API to help integrate the subsystem in an application without having to understand the underlying complexity of configuring each and every subcore.
Appendix C: Application Software Development

Subsystem driver consists of the following:

- **Subsystem layer**: Controls the data/control flow of AXI4-Stream through the processing cores. It uses support functions to examine the input and output stream properties and make appropriate decision to implement the determined use case.

- **Subcore drivers**: Every included subcore has a driver associated with it and provides 2 layers of abstraction
  - **Layer-1**: Implements API’s to peek/poke IP registers at HW level.
  - **Layer-2**: Implements feature set to abstract core functionality.

For example, the color space conversion IP at the core level contains a 3 x 3 coefficient matrix which must be manipulated to do the required conversion, for example RGB to YUV.

- Layer-1 provides APIs to read/write these 3 x 3 coefficient registers. You are responsible for computing the required coefficient values and program the specific registers.

- Layer-2 implements the feature set that can be built upon layer-1 and is much easier to use:
  - API to convert RGB to YUV or vice-versa.
  - API to set/get brightness, contrast, saturation and gain.
  - Auto translation between user setting of 0-100 to IP offered range.

*Figure C-1* shows the Video Processing Subsystem architecture.
Prerequisites

For Full Fledged topology, the subsystem requires external memory to store video buffers. You must specify the DDR address for the buffer storage. The API to use is:

```c
void XVprocSs_SetFrameBufBaseaddr(XVprocSs *InstancePtr, UINTPTR addr);
```

Usage

The subsystem driver itself is not an active driver and relies on application software to make use of the provided APIs to configure it. Application software is responsible to monitor the system for external inputs and communicate changes to input/output stream properties to the subsystem through provided APIs, and trigger the subsystem auto reconfiguration process.

To integrate and use the Video Processing Subsystem driver in a user application, the following steps must be followed:

1. Include the subsystem header file `xvprocss.h` that defines the subsystem object.
2. Declare an instance of the subsystem object in the application code:

   ```c
   XVprocSs VprocInst;
   ```

3. Initialize system peripherals (timer, interrupt controller, UART, etc.) in the application.
4. If delay routine is defined at application level using a timer, this must be registered with the subsystem:

   ```c
   void XVprocSs_SetUserTimerHandler(XVprocSs *InstancePtr, XvidC_DelayHandler CallbackFunc, void *CallbackRef);
   ```

   If the application is not using the timing peripheral to implement the timeouts, skip this step. The Subsystem driver internally uses the platform-specific delay handler.


   ```c
   int XVprocSs_CfgInitialize(XVprocSs *InstancePtr, XVprocSs_Config *CfgPtr, UINTPTR EffectiveAddr);
   ```

   Accesses the HW configuration determines the included subcores and initializes them to the power on default. The input and output stream resolution is set to 1080p at 60 Hz, RGB, and color depth is 10-bit. Finally all the cores are reset and the subsystem Ready flag is set.

6. Configure subsystem:

   ```c
   int XVprocSs_SetSubsystemConfig(XVprocss *InstancePtr);
   ```
This API is the entry point and trigger mechanism for the subsystem processing control flow. It examines the input and output stream properties and validates them against the supported feature set. If the use case is supported, the driver determines the subcores required to implement the use case, builds a data flow network, configures cores in the network, and starts the video pipe.

Now, the subsystem is ready for use and the application software monitors changes in the system input or output and communicates those changes to the video subsystem.
Appendix D

Additional Resources and Legal Notices

Xilinx Resources

For support resources such as Answers, Documentation, Downloads, and Forums, see Xilinx Support.

Documentation Navigator and Design Hubs

Xilinx Documentation Navigator provides access to Xilinx documents, videos, and support resources, which you can filter and search to find information. To open the Xilinx Documentation Navigator (DocNav):

- From the Vivado IDE, select Help > Documentation and Tutorials.
- On Windows, select Start > All Programs > Xilinx Design Tools > DocNav.
- At the Linux command prompt, enter docnav.

Xilinx Design Hubs provide links to documentation organized by design tasks and other topics, which you can use to learn key concepts and address frequently asked questions. To access the Design Hubs:

- In the Xilinx Documentation Navigator, click the Design Hubs View tab.
- On the Xilinx website, see the Design Hubs page.

*Note:* For more information on Documentation Navigator, see the Documentation Navigator page on the Xilinx website.
References

These documents provide supplemental material useful with this product guide:

5. ISE to Vivado Design Suite Migration Guide (UG911)
8. AXI4-Stream Video IP and System Design Guide (UG934)
10. AXI Video Direct Memory Access Product Guide (PG020)
11. AXI GPIO LogiCORE IP Product Guide (PG144)

Revision History

The following table shows the revision history for this document.

<table>
<thead>
<tr>
<th>Date</th>
<th>Version</th>
<th>Revision</th>
</tr>
</thead>
</table>
| 07/08/2020 | 2.1     | • Updated Feature Summary section in Chapter 1.  
|            |         | • Updated AXI4-Stream Video section in Chapter 2.  
|            |         | • Updated Samples Per Clock description in Chapter 4.  
|            |         | • Updated Table 2-12. |
| 12/17/2019 | 2.1     | • Updated SDK instances to Vitis software platform.  
|            |         | • Updated Example Design Software section with the Vitis software platform flow. |
| 05/22/2019 | 2.1     | • Updated Tables 2-1, 2-13, and 2-16.  
|            |         | • Updated Example Design Software section in Chapter 5.  
|            |         | • Added resolution support up to 8192x4320.  
|            |         | • Added deinterlacer support for 32-bit and 64-bit memory address. |
| 01/30/2018 | 2.0     | • Added register descriptions for individual IPs in the video processing subsystem.  
|            |         | • Added descriptions for individual IPs (scaler, deinterlacer).  
|            |         | • Added reset descriptions for the video processing subsystem. |
Please Read: Important Legal Notices

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos.

AUTOMOTIVE APPLICATIONS DISCLAIMER

AUTOMOTIVE PRODUCTS (IDENTIFIED AS "XA" IN THE PART NUMBER) ARE NOT WARRANTED FOR USE IN THE DEPLOYMENT OF AIRBAGS OR FOR USE IN APPLICATIONS THAT AFFECT CONTROL OF A VEHICLE ("SAFETY APPLICATION") UNLESS THERE IS A SAFETY CONCEPT OR REDUNDANCY FEATURE CONSISTENT WITH THE ISO 26262 AUTOMOTIVE SAFETY STANDARD ("SAFETY DESIGN"). CUSTOMER SHALL, PRIOR TO USING OR DISTRIBUTING ANY SYSTEMS THAT INCORPORATE PRODUCTS, THOROUGHLY TEST SUCH SYSTEMS FOR SAFETY PURPOSES. USE OF PRODUCTS IN A SAFETY APPLICATION WITHOUT A SAFETY DESIGN IS FULLY AT THE RISK OF CUSTOMER, SUBJECT ONLY TO APPLICABLE LAWS AND REGULATIONS GOVERNING LIMITATIONS ON PRODUCT LIABILITY.

© Copyright 2015-2020 Xilinx, Inc. Xilinx, the Xilinx logo, Alveo, Artix, Kintex, Spartan, Versal, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. All other trademarks are the property of their respective owners.