Notice of Disclaimer
The information disclosed to you hereunder (the “Materials”) is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available “AS IS” and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx’s limited warranty, please refer to Xilinx’s Terms of Sale which can be viewed at www.xilinx.com/legal.htm#tos; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx’s Terms of Sale which can be viewed at www.xilinx.com/legal.htm#tos.

Automotive Applications Disclaimer
XILINX PRODUCTS ARE NOT DESIGNED OR INTENDED TO BE FAIL-SAFE, OR FOR USE IN ANY APPLICATION REQUIRING FAIL-SAFE PERFORMANCE, SUCH AS APPLICATIONS RELATED TO: (I) THE DEPLOYMENT OF AIRBAGS, (II) CONTROL OF A VEHICLE, UNLESS THERE IS A FAIL-SAFE OR REDUNDANCY FEATURE (WHICH DOES NOT INCLUDE USE OF SOFTWARE IN THE XILINX DEVICE TO IMPLEMENT THE REDUNDANCY) AND A WARNING SIGNAL UPON FAILURE TO THE OPERATOR, OR (III) USES THAT COULD LEAD TO DEATH OR PERSONAL INJURY. CUSTOMER ASSUMES THE SOLE RISK AND LIABILITY OF ANY USE OF XILINX PRODUCTS IN SUCH APPLICATIONS.

© Copyright 2009—2015 Xilinx, Inc. Xilinx, the Xilinx logo, Artix, ISE, Kintex, Spartan, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. All other trademarks are the property of their respective owners.

Revision History
The following table shows the revision history for this document.

<table>
<thead>
<tr>
<th>Date</th>
<th>Version</th>
<th>Revision</th>
</tr>
</thead>
<tbody>
<tr>
<td>06/24/2009</td>
<td>1.0</td>
<td>Initial Xilinx release.</td>
</tr>
<tr>
<td>01/05/2010</td>
<td>1.1</td>
<td>Updated On-Chip Termination Benefits. Added PCI66_3 to Table 1-5. Revised Figure 1-6. Clarifying text edits on pages 16, 17, and 18. Added IBUFDS_DIFF_OUT and IBUFGDS_DIFF_OUT to the Spartan-6 FPGA SelectIO Primitives section including updating Figure 1-13. Clarified bank availability of LVDS_25, LVDS_33, Mini-LVDS, RSDS, TMDs, and PPDs on page 28 and 29. Clarified the title of Figure 1-19 and added Figure 1-20. Added 2.5V VCCO to Figure 1-19 and TMDs_33. Updated Figure 1-20. Revised Figure 1-22. Moved the section HSTL/SSTL VREF Reference Voltage. Removed the section Voltage Clamps Using Internal Diodes Enabled By Using PCI I/O Standards. Changed SYNC and SRTYPE description in Table 2-2. Corrected Figure 2-5 by switching C0 and C1 inputs. Added a clarifying note to Output DDR Overview (ODDR2). Updated the discussion around Figure 2-20. Updated discussion in I/O Delay Calibration and Reset. Changed description of DATA_RATE. Updated discussion in Cascade Operation. Updated Phase Detector Overview. Updated MASTER ISERDES2 in Figure 3-5, page 85. Clarifying sample timing on page 88. Changed descriptions of attributes in Table 3-6. Updated discussion in Cascade Operation. Redrew Figure 3-13, page 96.</td>
</tr>
<tr>
<td>Date</td>
<td>Version</td>
<td>Revision</td>
</tr>
<tr>
<td>------------</td>
<td>---------</td>
<td>---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------</td>
</tr>
<tr>
<td>02/02/2010</td>
<td>1.2</td>
<td>Removed the invalid M2 mode from I/O Pins During Power-On and Configuration in Chapter 1. Removed Figures 1-19 though 1-28. Updated Table 1-5 with bank restrictions discussion. Updated Figure 2-1. Added Clock Resources Available to the I/O Interface Logic including Figure 2-2 and Table 2-1. Revised SerDes ratios in the ISERDES2 Overview and OSERDES2 Overview introductions. Updated Phase Detector Overview introduction. Revised Figure 3-5. Added further clarification to OSERDES2 Operation. Added Table 3-7 and updated Figure 3-11.</td>
</tr>
<tr>
<td>03/15/2010</td>
<td>1.3</td>
<td>Revised Table 1-5, see DS162: Spartan-6 FPGA Data Sheet for recommended operating conditions. Added Pin-Planning to Mitigate SSO Sensitivity section. Updated Figure 2-1. Clarified I/O Delay Overview and I/O Delay Modes. Updated INC in Figure 2-21 and Table 2-8. Updated CE0, Bitslip, and IOCE descriptions in Table 3-1. Modified Figure 3-1 and Figure 3-11 to include a flip-flop on the I/O clock-enable line. Updated IOCE in Table 3-5. Updated OUTPUT_MODE in Table 3-6.</td>
</tr>
<tr>
<td>12/16/2010</td>
<td>1.4</td>
<td>Updated I/O Termination Techniques to include both series and differential termination which includes an update to Figure 1-18 and the addition of Table 1-3. Corrected the VCCO for DISPLAY_PORT in Table 1-6. Clarified discussion of I/O Pins During Power-On and Configuration. Clarified the discussions in I/O Interface Tile, page 48 and Clock Resources Available to the I/O Interface Logic, page 49. In Table 2-1, revised the SDR BUFPLL Clock description. In Table 2-2 and Table 2-5, revised the descriptions of C0. In Table 2-3 and Table 2-6, updated DDR_ALIGNMENT descriptions. Updated Figure 2-5, Figure 2-7, Figure 2-11, and added Figure 2-12 and Figure 2-13. Revised Figure 2-15 and Figure 2-18. Updated the I/O Delay Overview discussion. Updated Calibration Example. Clarified the Delay Update and BUSY Timing section including adding Figure 2-22. In Table 2-8, updated DATAOUT2 description. In Table 2-9, updated IDELAY_MODE and IDELAY_TYPE and added DATA_RATE. In Table 3-1, updated CLKDIV and Bitslip descriptions. In Table 3-2, updated the Bitslip_ENABLE description. Revised Figure 3-1 and Figure 3-2. Revised example code on page 84. Updated RETIMED Mode discussion. Revised Phase Detector Calibration Mechanisms and Phase Detector Operation discussions including updating Figure 3-6, Figure 3-7, Figure 3-8, and Figure 3-10. Updated CLKDIV in Table 3-5. Clarified OCE/TCE in Figure 3-11.</td>
</tr>
<tr>
<td>02/07/2013</td>
<td>1.5</td>
<td>Updated I/O Delay Modes, I/O Delay Calibration and Reset, ISERDES2 Overview, NETWORKINGPIPELINED Mode, and Bitslip Operation. Added CLKDIV and RST to Figure 3-1.</td>
</tr>
<tr>
<td>02/14/2014</td>
<td>1.6</td>
<td>Updated disclaimer and copyright. Updated I2C—Inter-Integrated Circuit Bus, Pin-Planning to Mitigate SSO Sensitivity, I/O Delay Modes, and OSERDES2 Overview. Added Driving Unpowered I/O Banks. Updated Figure 1-19 and Table 2-9. Split ISERDES2 Timing Diagram into Figure 3-2 and Figure 3-3 to show SDR and DDR operation. Clarified SerDes ratios in OSERDES2 Overview.</td>
</tr>
<tr>
<td>10/21/2015</td>
<td>1.7</td>
<td>Updated ILOGIC2 Resources and Table 2-3.</td>
</tr>
</tbody>
</table>
Table of Contents

Revision History ................................................................. 2

Preface: About This Guide
Additional Documentation ......................................................... 9
Additional Support Resources .................................................... 10

Chapter 1: SelectIO Resources
I/O Tile Overview ............................................................... 11
SelectIO Resources Introduction ............................................. 12
SelectIO Resources General Guidelines .................................... 13
Spartan-6 FPGA SelectIO Banks ............................................. 13
Output Drive Source Voltage (VCCO) Pins ................................ 13
Internal Termination ............................................................ 14
Differential Termination ..................................................... 14
On-Chip Termination ......................................................... 15
Programmable Output Driver Impedance (Source Termination) .... 16
Programmable Input Termination Resistors (Split Termination) .... 17
Spartan-6 FPGA SelectIO Primitives .......................................... 18
IBUF and IBUFG .............................................................. 18
OBUF ................................................................. 19
OBUFT ............................................................. 19
IOBUF ............................................................ 19
IBUFDIS and IBUFGDS .................................................. 20
IBUFDIS_DIFF_OUT and IBUFGDS_DIFF_OUT ...................... 20
OBUFDIS ......................................................... 20
OBUFTDIS ...................................................... 21
IOBUFDIS ...................................................... 21
Spartan-6 FPGA SelectIO Attributes/Constraints ...................... 21
Location Constraint ....................................................... 22
IOSTANDARD Attribute ................................................... 22
Output Slew Rate Attribute ............................................... 22
Output Drive Strength Attribute ......................................... 23
PULLUP/PULLDOWN/KEEPER for IBUF, OBUFT, and IOBUF .... 23
Differential Termination Attribute ........................................ 23
Input and Output Termination ............................................. 24
SelectIO Signal Standards .................................................. 24
Overview of I/O Standards ................................................ 24
LVTTL—Low-Voltage TTL ............................................... 26
LVCMOS—Low-Voltage CMOS ........................................ 26
LVCMOS_JEDEC—Low-Voltage CMOS with JEDEC Compliant Inputs 26
PCI—Peripheral Component Interface .................................... 26
I2C—Inter-Integrated Circuit Bus ........................................ 26
SMBUS—System Management Bus ..................................... 27
Chapter 2: SelectIO Logic Resources

Introduction .................................................. 47
I/O Interface Tile ............................................. 48
Clock Resources Available to the I/O Interface Logic .......... 49
ILOGIC2 Resources .......................................... 52
   Combinatorial Input Path .................................. 53
   Input DDR Primitive ...................................... 53
   IDDR2 VHDL and Verilog Templates ...................... 57
   ILOGIC2 Timing Models .................................. 57
   ILOGIC2 Timing Characteristics, DDR .................. 58
OLOGIC2 Resources ........................................... 60
   Combinatorial Output Data and 3-State Control Path .... 61
   Output DDR Overview (ODDR2) ........................... 61
## Spartan-6 FPGA SelectIO Resources

// XILINX. 

<table>
<thead>
<tr>
<th>Page</th>
<th>Section</th>
</tr>
</thead>
<tbody>
<tr>
<td>62</td>
<td>C0 - Accept Input Alignment to Clock C0.</td>
</tr>
<tr>
<td>62</td>
<td>C1 - Accept Input Alignment to Clock C1.</td>
</tr>
<tr>
<td>64</td>
<td>ODDR2 Primitive.</td>
</tr>
<tr>
<td>65</td>
<td>ODDR2 VHDL and Verilog Templates.</td>
</tr>
<tr>
<td>65</td>
<td>OLOGIC2 Timing Models.</td>
</tr>
<tr>
<td>66</td>
<td>Timing Characteristics.</td>
</tr>
<tr>
<td>70</td>
<td>I/O Delay Overview.</td>
</tr>
<tr>
<td>71</td>
<td>I/O Delay Modes.</td>
</tr>
<tr>
<td>71</td>
<td>I/O Delay Calibration and Reset.</td>
</tr>
<tr>
<td>72</td>
<td>Calibration Example.</td>
</tr>
<tr>
<td>72</td>
<td>Delay Update and BUSY Timing.</td>
</tr>
<tr>
<td>73</td>
<td>IODELAY2 Primitive.</td>
</tr>
<tr>
<td>74</td>
<td>IODELAY2 Primitive.</td>
</tr>
</tbody>
</table>

### Chapter 3: Advanced SelectIO Logic Resources

- **ISERDES2 Overview** ........................................... 77
  - ISERDES2 Ports and Attributes .......................... 77
  - ISERDES2 Operation ......................................... 79
    - NETWORKING Mode ........................................ 81
    - NETWORKING_PIPELINED Mode ............................ 81
    - RETIMED Mode ........................................... 82
    - Cascade Operation ....................................... 82
    - Bitslip Operation ........................................ 82
- **Phase Detector Overview** .................................. 84
  - Phase Detector Calibration Mechanisms .................. 86
  - Phase Detector Operation ................................ 87
    - Delay Update and BUSY Timing ......................... 89
  - Phase Detector Simulation ............................... 91
- **OSERDES2 Overview** ........................................ 91
  - OSERDES2 Ports and Attributes .......................... 91
  - OSERDES2 Operation ....................................... 93
  - Cascade Operation ........................................ 95
  - Training Feature Overview .............................. 97
Preface

About This Guide

Input/output characteristics and SelectIO™ logic resources available in Spartan®-6 FPGAs are detailed in this user guide.

Chapter 1, SelectIO Resources describes the electrical behavior of the output drivers and input receivers, and gives detailed examples of many standard interfaces. Chapter 2, SelectIO Logic Resources describes the input and output data registers and their Double-Data-Rate (DDR) operation, and the programmable input delay (IDELAY). Chapter 3, Advanced SelectIO Logic Resources describes the data serializer/deserializer.

Additional Documentation

The following documents are also available for download at www.xilinx.com/spartan6.

- Spartan-6 Family Overview
  This overview outlines the features and product selection of the Spartan-6 family.

- Spartan-6 FPGA Data Sheet: DC and Switching Characteristics
  This data sheet contains the DC and switching characteristic specifications for the Spartan-6 family.

- Spartan-6 FPGA Packaging and Pinout Specifications
  This specification includes the tables for device/package combinations and maximum I/Os, pin definitions, pinout tables, pinout diagrams, mechanical drawings, and thermal specifications.

- Spartan-6 FPGA Configuration User Guide
  This all-encompassing configuration guide includes chapters on configuration interfaces (serial and parallel), multi-bitstream management, bitstream encryption, boundary-scan and JTAG configuration, and reconfiguration techniques.

- Spartan-6 FPGA Clocking Resources User Guide
  This guide describes the clocking resources available in all Spartan-6 devices, including the DCMs and PLLs.

- Spartan-6 FPGA Block RAM Resources User Guide
  This guide describes the Spartan-6 device block RAM capabilities.

- Spartan-6 FPGA Configurable Logic Blocks User Guide
  This guide describes the capabilities of the configurable logic blocks (CLBs) available in all Spartan-6 devices.
Preface: About This Guide

- Spartan-6 FPGA GTP Transceivers User Guide
  This guide describes the GTP transceivers available in the Spartan-6 LXT FPGAs.

- Spartan-6 FPGA DSP48A1 Slice User Guide
  This guide describes the architecture of the DSP48A1 slice in Spartan-6 FPGAs and provides configuration examples.

- Spartan-6 FPGA Memory Controller User Guide
  This guide describes the Spartan-6 FPGA memory controller block, a dedicated embedded multi-port memory controller that greatly simplifies interfacing Spartan-6 FPGAs to the most popular memory standards.

- Spartan-6 FPGA PCB Design and Pin Planning Guide
  This guide provides information on PCB design for Spartan-6 devices, with a focus on strategies for making design decisions at the PCB and interface level.

- Spartan-6 FPGA Power Management User Guide
  This guide provides information on the various hardware methods of power management in Spartan-6 devices, primarily focusing on the suspend mode.

Additional Support Resources

To search the database of silicon and software questions and answers or to create a technical support case in WebCase, see the Xilinx website at:

www.xilinx.com/support.
I/O Tile Overview

A Spartan®-6 FPGA I/O tile contains two IOBs, two ILOGICs, two OLOGICs, and two IODELAYs. Figure 1-1 shows an I/O tile.

Figure 1-1: Spartan-6 FPGA I/O Tile
SelectIO Resources Introduction

All Spartan-6 FPGAs have configurable high-performance SelectIO™ drivers and receivers, supporting a wide variety of standard interfaces. The robust feature set includes programmable control of output strength and slew rate, and on-chip termination.

Each IOB contains both input, output, and 3-state SelectIO drivers. These drivers can be configured to various I/O standards. Differential I/O uses the two IOBs grouped together in one tile.

- Single-ended I/O standards (LVCMOS, LVTTL, HSTL, SSTL, PCI)
- Differential I/O standards (LVDS, RSDS, TMDS, Differential HSTL and SSTL)
- Differential and $V_{CCAUX}$ dependent inputs are powered by $V_{CCAUX}$

Each Spartan-6 FPGA I/O tile contains two IOBs, and also two ILOGIC blocks and two OLOGIC blocks, as described in Chapter 2, SelectIO Logic Resources.

Figure 1-2 shows the basic IOB and its connections to the internal logic and the device Pad.

![Figure 1-2: Basic IOB Diagram](image-url)

Each IOB has a direct connection to an ILOGIC/OLOGIC pair containing the input and output logic resources for data and 3-state control for the IOB. Both ILOGIC and OLOGIC can be configured as ISERDES and OSERDES, respectively, as described in Chapter 3, Advanced SelectIO Logic Resources.
SelectIO Resources General Guidelines

This section summarizes the general guidelines to be considered when designing with the SelectIO™ resources in Spartan-6 FPGAs.

Spartan-6 FPGA SelectIO Banks

Each Spartan-6 device contains either four or six I/O banks depending on device size and package (Figure 1-3). See the Spartan-6 Family Overview for device selection details.

- XC6SLX45/XC6SLX45T and smaller and all devices in the 484 pin packages have four banks, one on each side of the device.
- XC6SLX75/XC6SLX75T and larger (except in the 484 pin packages) have two banks on the left and right sides for a total of six I/O banks.

Output Drive Source Voltage (VCCO) Pins

Many of the low-voltage I/O standards supported by Spartan-6 devices require a different output drive voltage (VCCO). As a result, each device often supports multiple output drive source voltages.

Output buffers within a given VCCO bank must share the same output drive source voltage. The following I/O standards input buffers also use the VCCO voltage supply:

- LVCMOS25 (when VCCAUX = 3.3V)
- LVCMOS18_JEDEC
- LVCMOS15_JEDEC
- LVCMOS12_JEDEC
- PCI
- MOBILE_DDR
Internal Termination

Termination resistors are often required when using high-speed I/O standards for switching level optimization and signal integrity. Termination resistors need to be kept as close to the receivers as possible to minimize signal integrity issues. Specific design guidelines are necessary when interfacing to wide buses with tight layouts. Although PCB layouts can be adjusted by discrete resistors, there will always be a stub between the discrete resistor and the device’s input buffer.

Spartan-6 FPGAs provide termination resistors for both differential interfaces (e.g., LVDS) and single-ended interfaces (e.g., SSTL). By placing the termination resistors within the IOB, external termination resistors can be eliminated.

Differential Termination

Differential Termination Benefits

- 100Ω parallel termination resistor for differential inputs

The optional Spartan-6 FPGA on-chip input differential termination eliminates any need to use the external 100Ω termination resistors found in differential receiver circuits (Figure 1-4). No tuning is needed. Differential termination is ideally suited for LVDS, mini-LVDS, PPDS, and RSDS.

On-chip differential termination is specified with a nominal value of 100Ω when $V_{CCAUX} = 3.3V$. The on-chip differential termination can be used when $V_{CCAUX} = 2.5V$, however a wider resistance range is specified. See the Spartan-6 FPGA Data Sheet for specific values. Figure 1-5 shows examples of using either the optional differential termination or an external termination resistor for a differential receiver implemented in the Spartan-6 FPGAs.
The DIFF_TERM attribute is set to TRUE to enable differential termination on a differential I/O pin pair. This attribute uses the following syntax when used as a constraint in the UCF:

\[
\text{NET } <\text{I/O NAME}> \text{ DIFF_TERM } = "<\text{TRUE/FALSE}>" ;
\]

See Table 1-6, page 41 for bank compatibility of differential drivers, receivers, and optional on-chip differential termination.

**On-Chip Termination**

Programmable input termination resistors and output driver impedance for single-ended standards.

**On-Chip Termination Benefits**

Optional on-chip termination features in Spartan-6 FPGAs eliminate complex external board termination schemes for high-speed single-ended signaling, such as those commonly found in memory interfaces. Figure 1-6 shows an example of how on-chip termination can remove the external termination resistors that can be found on a unidirectional SSTL18 interface, such as a DDR2 SDRAM interface for address and control pins. On-chip termination can optionally be used in the form of either programmable input termination resistors and/or programmable output driver impedance (source termination). Signal integrity simulations are always recommended for analyzing and optimizing the I/O interfaces, and determining the best combination of programmable I/O standards, optional internal termination features, and external termination components. The best methodologies include using the Xilinx IBIS models, combined with models for the other components on the board, and running IBIS signal integrity simulations.
Programmable Output Driver Impedance (Source Termination)

Programmable output driver impedance helps to eliminate reflections while avoiding the need to use external source termination resistors in high-speed single-ended signaling applications. The driver impedance is set through the use of the OUT_TERM attribute, using NONE (default), UNTUNED_25, UNTUNED_50, or UNTUNED_75 to force the output driver’s impedance to be equal to the transmission line impedance of the printed circuit board signal trace. Setting the OUT_TERM attribute to one of these values will override the default value of NONE, and will also override all drive-strength and slew-rates that the output buffer would have been set to for the assigned I/O standard. For example, a bidirectional I/O assigned as LVCMOS25, 12 mA drive, slow slew rate, and OUT_TERM = UNTUNED_50 would still have the input buffer set at LVCMOS25, but the output buffer would no longer be configured for 12 mA drive and slow slew rate. Only NONE (default), UNTUNED_50, or UNTUNED_75 are allowed for OUT_TERM when VCCO is 1.2V or 1.5V in Bank 0 or Bank 2. In this case, UNTUNED_25 is not allowed.

The Spartan-6 FPGA programmable output driver impedance feature is similar to the DCI feature available in many other Xilinx FPGA families. However, an important difference is that the programmable output driver impedance is not calibrated, and therefore some variation to the target output impedance value will exist across process, temperature, and voltage variations. Proper evaluation of the system should always include signal integrity analysis, ideally by using Xilinx IBIS models and running IBIS simulations.
Figure 1-7 illustrates a controlled impedance driver in a Spartan-6 device.

![Diagram of controlled impedance driver](image)

\[
\text{OUT\_TERM} = \text{UNTUNED\_}<25,50,75>
\]

where 25, 50, or 75 is the value for R in Ω.

**Figure 1-7: Programmable Output Driver Impedance**

To implement programmable output driver impedance on a given output pin, apply the OUT\_TERM attribute and set it to equal the desired target value. This attribute uses the following syntax when specified as a constraint in the UCF:

```plaintext
NET <NET NAME> OUT\_TERM = <NONE/ UNTUNED\_25 / UNTUNED\_50 / UNTUNED\_75>;
```

### Programmable Input Termination Resistors (Split Termination)

Some I/O standards (e.g., HSTL and SSTL) require input termination to help improve signal integrity for high-speed single-ended signaling (see Figure 1-8). Spartan-6 FPGA I/Os contain optional on-chip input termination resistors that can reduce the need for external resistors. The programmable input termination resistors are available for all of the single-ended I/O standards. The structure is that of a pull-up and pull-down resistor in parallel, providing a Thevenin-equivalent termination resistance to a \(V_{CCO}/2\) level. The IN\_TERM attribute can be set to NONE (default), UNTUNED\_SPLIT\_25, UNTUNED\_SPLIT\_50, or UNTUNED\_SPLIT\_75. The input termination resistors will always be present whenever the I/O is 3-stated, and instantly turned off when the output buffer is enabled.

The Spartan-6 FPGA programmable input termination feature is similar to the DCI feature available in many other Xilinx FPGA families. However, an important difference is that the programmable input termination is not calibrated, and therefore some variation to the target resistance values will exist. See the DC specification tables in the Spartan-6 FPGA Data Sheet for more details. Proper evaluation of the system should always include signal integrity analysis, ideally by using Xilinx IBIS models and running IBIS simulations.

![Diagram of input termination for split termination](image)

**Figure 1-8: Input Termination for Split Termination**
To implement programmable input termination resistors on a given input pin, apply the IN_TERM attribute and set it to equal the desired target value. This attribute uses the following syntax when specified as a constraint in the UCF:

```
NET <NET NAME> IN_TERM = <NONE / UNTUNED_SPLIT_25 / UNTUNED_SPLIT_50 / UNTUNED_SPLIT_75>;
```

**Note:** IN_TERM = UNTUNED_SPLIT_25 is not supported in Bank 0 and Bank 2 when these banks use 1.2V or 1.5V I/O standards (VCCO = 1.2V or 1.5V).

### Spartan-6 FPGA SelectIO Primitives

The Xilinx software library includes an extensive list of primitives to support a variety of I/O standards available in the Spartan-6 FPGA I/O primitives. The following are five generic primitive names representing most of the available single-ended I/O standards.

- IBUF (input buffer)
- IBUFG (clock input buffer)
- OBUF (output buffer)
- OBUFT (3-state output buffer)
- IOBUF (input/output buffer)

These seven generic primitive names represent most of the available differential I/O standards:

- IBUFDS (input buffer)
- IBUFGDS (clock input buffer)
- IBUFDS_DIFF_OUT (input buffer with inverted output)
- IBUFGDS_DIFF_OUT (clock input buffer with inverted output)
- OBUFDS (output buffer)
- OBUFTDS (3-state output buffer)
- IOBUFDS (input/output buffer)

#### IBUF and IBUFG

Signals used as inputs to Spartan-6 devices must use an input buffer (IBUF). The generic Spartan-6 FPGA IBUF primitive is shown in Figure 1-9.

![IBUF/IBUFG](ug381_c1_09_051209)

**Figure 1-9: Input Buffer (IBUF/IBUFG) Primitives**

The IBUF and IBUFG primitives are the same. IBUFGs are used when an input buffer is used as a clock input. In the Xilinx software tools, an IBUFG is automatically placed at clock input sites.

Consult the *Spartan-6 FPGA Clock Resources User Guide* for additional information clock requirements for achieving optimal performances.
OBUF

An output buffer (OBUF) must be used to drive signals from Spartan-6 devices to external output pads. A generic Spartan-6 FPGA OBUF primitive is shown in Figure 1-10.

![OBUF](image)

**Figure 1-10: Output Buffer (OBUF) Primitive**

OBUFT

The generic 3-state output buffer OBUFT, shown in Figure 1-11, typically implements 3-state outputs or bidirectional I/O.

![OBUFT](image)

**Figure 1-11: 3-State Output Buffer (OBUFT) Primitive**

IOBUF

The IOBUF primitive is needed when bidirectional signals require both an input buffer and a 3-state output buffer with an active High 3-state pin. Figure 1-12 shows a generic Spartan-6 FPGA IOBUF.

![IOBUF](image)

**Figure 1-12: Input/Output Buffer (IOBUF) Primitive**
IBUFDS and IBUFGDS

The usage and rules corresponding to the differential primitives (with DS in the name) are similar to the single-ended SelectIO primitives. Differential SelectIO primitives have two pins to and from the device pads to show the P and N channel pins in a differential pair. N channel pins have a B suffix.

Figure 1-13 shows the differential input buffer primitive.

![IBUFDS and IBUFGDS](image)

**Figure 1-13:** Differential Input Buffer Primitive (IBUFDS and IBUFGDS)

IBUFDS_DIFF_OUT and IBUFGDS_DIFF_OUT

Figure 1-14 shows the differential input buffer with differential outputs to the FPGA logic.

![IBUFDS_DIFF_OUT and IBUFGDS_DIFF_OUT](image)

**Figure 1-14:** Differential Input Buffer Primitive with Differential Outputs (IBUFDS_DIFF_OUT and IBUFGDS_DIFF_OUT)

OBUFDS

Figure 1-15 shows the differential output buffer primitive.

![OBUFDS](image)

**Figure 1-15:** Differential Output Buffer Primitive (OBUFDS)
OBUFTDS

Figure 1-16 shows the differential 3-state output buffer primitive.

![OBUFTDS Diagram]

Figure 1-16: Differential 3-state Output Buffer Primitive (OBUFTDS)

IOBUFDS

Figure 1-17 shows the differential input/output buffer primitive.

![IOBUFDS Diagram]

Figure 1-17: Differential Input/Output Buffer Primitive (IOBUFDS)

Spartan-6 FPGA SelectIO Attributes/Constraints

Access to some Spartan-6 FPGA I/O resource features (e.g., location constraints, input delay, output drive strength, and slew rate) is available through the attributes/constraints associated with these features. For more information, the Constraints Guide is available on the Xilinx web site with syntax examples and VHDL/Verilog reference code. This guide is available inside the Software Manuals at:


All of the I/O resource features can be implemented in the design using at least two different methods:

- Specifying them in the VHDL/Verilog design in the form of attributes added to the instantiation lines of the input or output buffer primitives, or to the I/O port net.
- Specifying them in the UCF file in the form of constraints specified on the I/O port net.

For simplicity, the examples provided in this section are for adding the features as constraints added to the design UCF file. For more details on the method of adding attributes in VHDL or Verilog designs, refer to the Constraints Guide.
The PULLUP/PULLDOWN/KEEPER features have another method of implementation, which is actually the preferred method, where the PULLUP, PULLDOWN, or KEEPER primitives are instantiated directly into the source VHDL/Verilog design. This method is the only way that the effect of these features (PULLUP, PULLDOWN, or KEEPER) can be included in the HDL simulations of the design. For more information, see the Spartan-6 FPGA Libraries Guide for HDL Designs.

Location Constraint

The location constraint (LOC) must be used to specify the I/O location of an instantiated I/O primitive. The possible values for the location constraint are all the external port identifiers (e.g., A8, M5, AM6, etc.). These values are device and package size dependent. The LOC attribute uses the following syntax when specified as a constraint in the UCF file:

```
NET <I/O_NAME> LOC = "<EXTERNAL_PORT_IDENTIFIER>";
```

Example:

```
NET MY_IO LOC=R7;
```

IOSTANDARD Attribute

The IOSTANDARD attribute is available to choose the values for an I/O standard for all I/O buffers. The IOSTANDARD attribute uses the following syntax when specified as a constraint in the UCF file:

```
NET <I/O_NAME> IOSTANDARD="<IOSTANDARD VALUE>";
```

The IOSTANDARD default for single-ended I/O is LVCMOS25, for differential I/Os the default is LVDS_25.

Output Slew Rate Attribute

A variety of attribute values provide the option of choosing the desired slew rate for single-ended I/O output buffers. For LVTTL and LVCMOS output buffers (OBUF, OBUFT, and IOBUF), the desired slew rate can be specified with the SLEW attribute.

The allowed values for the SLEW attribute are:

- SLEW = SLOW (Default)
- SLEW = FAST
- SLEW = QUIETIO

The SLEW attribute uses the following syntax when specified as a constraint in the UCF file:

```
NET <I/O_NAME> SLEW = "<SLEW_VALUE>";
```

The default slew rate for each output buffer is SLOW. This is the default used to minimize the power bus transients when switching non-critical signals.
Output Drive Strength Attribute

For LVTTL and LVCMOS output buffers (OBUF, OBUFT, and IOBUF), the desired drive strength (in mA) can be specified with the DRIVE attribute.

The allowed values for the DRIVE attribute are:

- DRIVE = 2
- DRIVE = 4
- DRIVE = 6
- DRIVE = 8
- DRIVE = 12 (Default)
- DRIVE = 16
- DRIVE = 24

LVCMOS12 only supports the 2, 4, 6, 8, and 12 mA DRIVE settings. LVCMOS15 only supports the 2, 4, 6, 8, 12, and 16 mA DRIVE settings.

The DRIVE attribute uses the following syntax when specified as a constraint in the UCF file:

```
NET <I/O_NAME> DRIVE = "<DRIVE_VALUE>*;
```

Refer to Table 1-2 for bank-specific restrictions.

PULLUP/PULLDOWN/KEEPER for IBUF, OBUFT, and IOBUF

When using 3-state output (OBUFT) or bidirectional (IOBUF) buffers, the output can have a weak pull-up resistor, a weak pull-down resistor, or a weak “keeper” circuit. For input (IBUF) buffers, the input can have either a weak pull-up resistor or a weak pull-down resistor. This feature can be invoked by adding the following possible constraint values to the relevant net of the buffers:

- PULLUP
- PULLDOWN
- KEEPER

The attribute uses the following syntax when specified as a constraint in the UCF file:

```
NET <I/O_NAME> <PULLUP/PULLDOWN/KEEPER>;
```

Differential Termination Attribute

The differential termination (DIFF_TERM) attribute is designed for the Spartan-6 FPGA supported differential input I/O standards. It is used to turn the built-in, 100Ω, differential termination on or off.

The allowed values for the DIFF_TERM attribute are:

- TRUE
- FALSE (Default)

The DIFF_TERM attribute uses the following syntax when specified as a constraint in the UCF file:

```
NET <I/O_NAME> DIFF_TERM = "<TRUE/FALSE>*;
```
Input and Output Termination

The On-Chip Termination section discusses the IN_TERM and OUT_TERM syntax for inclusion in the UCF.

SelectIO Signal Standards

The Input/Output Blocks (IOBs) feature inputs and outputs that support a wide range of single-ended I/O signaling standards. The majority of the I/Os also can be used to form differential pairs to support any of the differential signaling standards. This flexibility allows the user to select the best I/O standard on each pin that meets the interface and signal integrity requirements of the application.

The I/O pins are separated into independent banks, typically four or six per device. Each bank has a common output voltage supply (VCCO) and a common reference voltage for HSTL and SSTL standards (VREF). The banks are numbered as shown in Figure 1-1.

Overview of I/O Standards

Modern bus applications, pioneered by the largest and most influential companies in the digital electronics industry, are commonly introduced with a new I/O standard tailored specifically to the needs of that application. The bus I/O standards provide specifications to other vendors who create products designed to interface with these applications. Each standard often has its own specifications for current, voltage, I/O buffering, and termination techniques.

The ability to provide the flexibility and time-to-market advantages of programmable logic dependents on the capability of programmable logic devices to support an increasing variety of I/O standards. The SelectIO resources feature highly configurable input and output buffers supporting for a wide variety of I/O standards.

Table 1-1 provides a brief overview of the I/O standards supported by Spartan-6 FPGAs, including the sponsors and common uses for the standard. The standard numbers are indicated where appropriate.

<table>
<thead>
<tr>
<th>Standard</th>
<th>Description</th>
<th>Industry Specification</th>
<th>Use and Sponsor</th>
<th>Input Buffer</th>
<th>Output Buffer</th>
</tr>
</thead>
<tbody>
<tr>
<td>Single-Ended Standards</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LVTTL</td>
<td>Low Voltage TTL</td>
<td>JESD8C</td>
<td>General purpose</td>
<td>LVTTL</td>
<td>Push-Pull</td>
</tr>
<tr>
<td>LVCMOS</td>
<td>Low Voltage CMOS</td>
<td>JESD8C-01</td>
<td>General purpose</td>
<td>CMOS</td>
<td>Push-Pull</td>
</tr>
<tr>
<td>PCI</td>
<td>Peripheral Component Interconnect</td>
<td>PCI SIG</td>
<td>PCI bus</td>
<td>LVTTL</td>
<td>Push-Pull</td>
</tr>
<tr>
<td>I2C</td>
<td>Inter Integrated Circuit</td>
<td>I2C</td>
<td>NXP</td>
<td>CMOS</td>
<td>Open drain</td>
</tr>
<tr>
<td>SMBUS</td>
<td>System Management Bus</td>
<td><a href="http://www.smbus.org">www.smbus.org</a></td>
<td>Intel</td>
<td>CMOS</td>
<td>Open drain</td>
</tr>
<tr>
<td>SDIO</td>
<td>Secure Digital Input Output</td>
<td>JESD8-1A</td>
<td>SD Card Assoc, Memory Card</td>
<td>CMOS</td>
<td>Push-Pull</td>
</tr>
</tbody>
</table>
Table 1-1:  I/O Signaling Standards (Cont’d)

<table>
<thead>
<tr>
<th>Standard</th>
<th>Description</th>
<th>Industry Specification</th>
<th>Use and Sponsor</th>
<th>Input Buffer</th>
<th>Output Buffer</th>
</tr>
</thead>
<tbody>
<tr>
<td>Mobile DDR</td>
<td>Low Power DDR</td>
<td>JESD209A</td>
<td>Hitachi SRAM; IBM; three of four classes supported</td>
<td>CMOS</td>
<td>Push-Pull</td>
</tr>
<tr>
<td>HSTL</td>
<td>High-Speed Transceiver Logic</td>
<td>JESD8-6</td>
<td>Hitachi SRAM; IBM; three of four classes supported</td>
<td>V_REF based</td>
<td>Push-Pull</td>
</tr>
<tr>
<td>HSTL18</td>
<td>High-Speed Transceiver Logic</td>
<td>JESD8-6</td>
<td>Hitachi SRAM; IBM; three of four classes supported</td>
<td>V_REF based</td>
<td>Push-Pull</td>
</tr>
<tr>
<td>SSTL3</td>
<td>Stub Series Terminated Logic for 3.3V</td>
<td>JESD8-8</td>
<td>SDRAM bus; Hitachi and IBM; two classes</td>
<td>V_REF based</td>
<td>Push-Pull</td>
</tr>
<tr>
<td>SSTL2</td>
<td>SSTL for 2.5V</td>
<td>JESD8-9</td>
<td>DDR SDRAM</td>
<td>V_REF based</td>
<td>Push-Pull</td>
</tr>
<tr>
<td>SSTL18</td>
<td>SSTL for 1.8V</td>
<td>JESD79-2C</td>
<td>DDR2 SDRAM</td>
<td>V_REF based</td>
<td>Push-Pull</td>
</tr>
<tr>
<td>SSTL15</td>
<td>SSTL for 1.5V</td>
<td>JESD79-3</td>
<td>DDR3 SDRAM</td>
<td>V_REF based</td>
<td>Push-Pull</td>
</tr>
</tbody>
</table>

Differential Standards

<table>
<thead>
<tr>
<th>Standard</th>
<th>Description</th>
<th>Industry Specification</th>
<th>Use and Sponsor</th>
<th>Input Buffer</th>
<th>Output Buffer</th>
</tr>
</thead>
<tbody>
<tr>
<td>LVDS33</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>BLVDS</td>
<td>Bus LVDS</td>
<td>ANSI/TIA/EIA-644-A</td>
<td>Bidirectional, multipoint LVDS</td>
<td>Differential Pair</td>
<td>Pseudo Differential Pair</td>
</tr>
<tr>
<td>DISPLAY PORT</td>
<td>Auxiliary channel interface for DISPLAY PORT</td>
<td><a href="http://www.vesa.org">www.vesa.org</a></td>
<td>Flat panel displays</td>
<td>Differential Pair</td>
<td>Pseudo Differential Pair</td>
</tr>
<tr>
<td>LVPECL</td>
<td>Low Voltage Positive ECL</td>
<td>Freescale Semiconductor (formerly Motorola)</td>
<td>High-speed clocks</td>
<td>Differential Pair</td>
<td>N/A</td>
</tr>
<tr>
<td>MINI_LVDS</td>
<td>mini-LVDS</td>
<td>TI, Display panel interface</td>
<td>Flat panel displays</td>
<td>Differential Pair</td>
<td>Differential Pair</td>
</tr>
<tr>
<td>RSDS</td>
<td>Reduced Swing Differential Signaling</td>
<td>National Semiconductor</td>
<td>Flat panel displays</td>
<td>Differential Pair</td>
<td>Differential Pair</td>
</tr>
<tr>
<td>TMDS</td>
<td>Transition Minimized Differential Signaling</td>
<td>National, Display panel interface</td>
<td>Silicon Image; DVI/HDMI</td>
<td>Differential Pair</td>
<td>Differential Pair</td>
</tr>
<tr>
<td>PPDS</td>
<td>Point-to-Point Differential Signaling</td>
<td>National, Display panel interface</td>
<td>LCDs</td>
<td>Differential Pair</td>
<td>Differential Pair</td>
</tr>
<tr>
<td>Differential Mobile DDR</td>
<td>Differential LPDDR for CK/CK#</td>
<td>JESD209A</td>
<td></td>
<td>Differential Pair</td>
<td>Pseudo Differential Pair</td>
</tr>
</tbody>
</table>
LVTTL—Low-Voltage TTL

The Low-Voltage TTL (LVTTL) standard is a general-purpose EIA/JESD standard for 3.3V applications that uses an LVTTL input buffer and a push-pull output buffer. This standard requires a 3.3V output source voltage ($V_{CCO}$), but does not require the use of a reference voltage ($V_{REF}$) or a termination voltage ($V_{TT}$).

LVCMOS—Low-Voltage CMOS

The Low-Voltage CMOS standard is used for general-purpose applications at voltages from 1.2V to 3.3V. This standard does not require the use of a reference voltage ($V_{REF}$) or a board termination voltage ($V_{TT}$).

LVCMOS_JEDEC—Low-Voltage CMOS with JEDEC Compliant Inputs

LVCMOS_JEDEC are alternate versions of the 1.2V, 1.5V, and 1.8V LVCMOS interfaces. The input buffers are powered from the $V_{CCO}$ rail to align the $V_{INL}$ and $V_{INH}$ with the JEDEC® input requirements. The Spartan-6 FPGA Data Sheet contains the $V_{INL}$ and $V_{INH}$ specifications. The LVCMOS_JEDEC standards are can be the preferred interface to ASSPs or ASICs. However, when interfacing with other Xilinx FPGAs, use the non-JEDEC LVCMOS standards.

PCI—Peripheral Component Interface

The Peripheral Component Interface (PCI) standard specifies support for 33 MHz PCI bus applications. It uses an LVTTL input buffer and a push-pull output buffer. This standard does not require the use of a reference voltage ($V_{REF}$) or a board termination voltage ($V_{TT}$); however, it does require a 3.3V output source voltage ($V_{CCO}$).

I2C—Inter-Integrated Circuit Bus

The I2C bus is a multi-master interface allowing multiple devices to be connected to a simple four-wire interface. Developed by Philips, the I2C bus supports low speed (100 kb/s), Fast (400 kb/s), and high-speed (3.4 Mb/s) data rates. This standard is an open drain output requiring external pull-up resistors. When using I2C as an output in the Spartan-6 device, the open drain is automatically created with all pull-up legs turned off.

<table>
<thead>
<tr>
<th>Standard</th>
<th>Description</th>
<th>Industry Specification</th>
<th>Use and Sponsor</th>
<th>Input Buffer</th>
<th>Output Buffer</th>
</tr>
</thead>
<tbody>
<tr>
<td>DIFF_HSTL_I</td>
<td>Pseudo Differential HSTL</td>
<td>JESD8-6</td>
<td>SRAM</td>
<td>Differential Pair</td>
<td>Pseudo Differential Pair</td>
</tr>
<tr>
<td>DIFF_HSTL_III</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DIFF_HSTL_IV</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DIFF_HSTL_18</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DIFF_HSTL_III_18</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DIFF_HSTL_IV_18</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DIFF_SSTL3_1</td>
<td>Pseudo Differential SSTL</td>
<td>JESD8-9</td>
<td>DDR, DDR2, DDR3 SDRAM</td>
<td>Differential Pair</td>
<td>Pseudo Differential Pair</td>
</tr>
<tr>
<td>DIFF_SSTL3_II</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DIFF_SSTL2_1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DIFF_SSTL2_II</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DIFF_SSTL18_1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DIFF_SSTL18_II</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DIFF_SSTL15_II</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
SMBUS—System Management Bus

System Management Bus was defined by Intel and the SBS-IF to provide a simple, commonly accepted interface to power supplies. Based on I2C, SMBUS supports data rates up to 100 kb/s. This standard is an open drain output requiring external pull-up resistors terminated to $V_{TT} = 3.3$V.

SDIO—SD Memory Card Interface

SDIO is used for interfacing to SD memory cards in 3.3V applications. This standard does not require the use of a reference voltage ($V_{REF}$) or a board termination voltage ($V_{TT}$).

MOBILE_DDR—Low Power DDR

Low power memory bus interface defined by JEDEC Standard JESD209A for use with 1.8V LPDDR or Mobile DDR memories. Using MOBILE_DDR eliminates the need for $V_{REF}$ and $V_{TT}$.

HSTL—High-Speed Transceiver Logic

The High-Speed Transceiver Logic (HSTL) standard is a general-purpose, high-speed 1.5V or 1.8V bus standard sponsored by IBM. This standard has four variations or classes: Class I, II, III, and IV. This standard requires a differential amplifier input buffer and a push-pull output buffer.

DIFF_HSTL is supported through a combination of differential inputs and pseudo-differential outputs.

SSTL3—Stub Series Terminated Logic for 3.3V

The Stub Series Terminated Logic standard is a general-purpose memory bus standard sponsored by Hitachi and IBM (JESD8-8). This standard has multiple voltages from 1.8V to 3.3V, and two classes, I and II. This standard requires a differential amplifier input buffer and a push-pull output buffer.

DIFF_SSTL3 is supported through a combination of differential inputs and pseudo-differential outputs.

SSTL2—Stub Series Terminated Logic for 2.5V

The Stub Series Terminated Logic standard is a general-purpose memory bus standard sponsored by Hitachi and IBM (JESD8-8). This standard has multiple voltages from 1.8V to 3.3V, and two classes, I and II. This standard requires a differential amplifier input buffer and a push-pull output buffer.

DIFF_SSTL2 is supported through a combination of differential inputs and pseudo-differential outputs.

SSTL18—Stub Series Terminated Logic for 1.8V

The SSTL18 standard, specified by JEDEC Standard JESD79-2C, is a general-purpose 1.8V memory bus standard. This voltage-referenced standard requires a reference voltage of 0.90 V, an input/output source voltage of 1.8 V, and a termination voltage of 0.90 V. This standard requires a differential amplifier input buffer and a push-pull output buffer. SSTL18 is used for high-speed SDRAM interfaces.
DIFF_SSTL18 is supported through a combination of differential inputs and pseudo-differential outputs.

**SSTL15—Stub Series Terminated Logic for 1.5V**

The SSTL15 standard, specified by JEDEC Standard JESD79-3, is a general-purpose 1.5V memory bus standard. This voltage-referenced standard requires a reference voltage of 0.75V, an input/output source voltage of 1.5V, and a termination voltage of 0.75V. This standard requires a differential amplifier input buffer and a push-pull output buffer. SSTL15 is used for high-speed SDRAM interfaces.

DIFF_SSTL15 is supported through a combination of differential inputs and pseudo-differential outputs.

**LVDS_25—Low Voltage Differential Signal**

LVDS_25 is used to drive TIA/EIA644 LVDS levels in a bank powered with 2.5V $V_{CCO}$. LVDS is a differential I/O standard. As with all differential signaling standards, LVDS requires that one data bit is carried through two signal lines, and it has an inherent noise immunity over single-ended I/O standards. The voltage swing between two signal lines is approximately 350 mV. The use of a reference voltage ($V_{REF}$) or a board termination voltage ($V_{TT}$) is not required. LVDS requires the use of two pins per input or output. LVDS inputs require a parallel termination resistor, either through the use of a discrete resistor on the PCB, or the use of the DIFF_TERM attribute to enable internal termination. LVDS inputs can be placed on any I/O bank, while LVDS outputs are only available on I/O banks 0 and 2.

**LVDS_33—Low Voltage Differential Signal**

LVDS_33 is used to drive TIA/EIA644 LVDS levels in a bank powered with 3.3V $V_{CCO}$. Electrically the same as LVDS_25. LVDS inputs require a parallel termination resistor, either through the use of a discrete resistor on the PCB, or the use of the DIFF_TERM attribute to enable internal termination. LVDS inputs can be placed on any I/O bank, while LVDS outputs are only available on I/O banks 0 and 2.

**BLVDS—Bus LVDS**

Allows for bidirectional LVDS communication between two or more devices. The bus LVDS standard requires external resistor termination as shown in Figure 1-19, page 36. Unlike many of the other differential standards, there are no restrictions on which banks the BLVDS standard can be used. BLVDS is supported through a combination of differential inputs and pseudo-differential outputs.

**DISPLAY_PORT—AUX CH for DisplayPort**

DISPLAY_PORT is a 1 Mb/s differential signaling standard used by DisplayPort™ for identifying, configuring and maintaining connections between DisplayPort devices. AUX CH is a dedicated differential pair that does not cover the main link PHY. This bidirectional standard uses a pseudo-differential outputs connected to the termination topology as defined by DisplayPort specifications.
Mini-LVDS

A serial, intra-flat panel solution that serves as an interface between the timing control function and an LCD source driver. Mini-LVDS inputs require a parallel termination resistor, either through the use of a discrete resistor on the PCB, or the use of the DIFF_TERM attribute to enable internal termination. Mini-LVDS inputs can be placed on any I/O bank, while Mini-LVDS outputs are only available on I/O banks 0 and 2.

RSDS—Reduced Swing Differential Signaling

A signaling standard that defines the output characteristics of a transmitter and inputs of a receiver along with the protocol for a chip-to-chip interface between flat-panel timing controllers and column drivers. RSDS inputs require a parallel termination resistor, either through the use of a discrete resistor on the PCB, or the use of the DIFF_TERM attribute to enable internal termination. RSDS inputs can be placed on any I/O bank, while RSDS outputs are only available on I/O banks 0 and 2.

TMDS—Transition Minimized Differential Signaling

Technology for transmitting high-speed serial data used by the DVI and HDMI video interfaces. The TMDS standard requires external 50Ω resistor pull-ups to 3.3V on inputs. TMDS inputs do not require parallel input termination resistors, and can be placed on any I/O bank, while TMDS outputs are only available on I/O banks 0 and 2.

PPDS—Point-to-Point Differential Signaling

Differential next-generation LCD standard for interface to row and column drivers. PPDS inputs require a parallel termination resistor, either through the use of a discrete resistor on the PCB, or the use of the DIFF_TERM attribute to enable internal termination. PPDS inputs can be placed on any I/O bank, while PPDS outputs are only available on I/O banks 0 and 2.

I/O Timing Analysis

The choice of I/O standard affects the timing for the I/O pin. The adjustments are automatically included in the timing analyzer reports generated by the Xilinx development tools.

When measuring timing parameters at the programmable I/Os, different signal standards call for different test conditions. The data sheet lists the conditions to use for each standard.

The method to measure input timing of a signal that swings between a logic Low level of $V_L$ and a logic High level of $V_H$ when applied to the input under test is described in this section. Some standards also require the application of a bias voltage to the $V_{REF}$ pins of a given bank to properly set the input-switching threshold. The measurement point of the input signal ($V_M$) is commonly located halfway between $V_L$ and $V_H$.

For an output test setup, one end of the termination resistor $R_T$ is connected to a termination voltage $V_T$ and the other end is connected to the output. For each standard, $R_T$ and $V_T$ generally take on the standard values recommended for minimizing signal reflections. When the standard does not ordinarily use terminations (for example, LVCMOS, LVTTL), then $R_T$ is set to 1MΩ to indicate an open connection, and $V_T$ is set to zero. The same measurement point ($V_M$) that was used at the input is also used at the output.
The capacitive load ($C_L$) is connected between the output and GND. The output timing for all standards, as published in the speed specifications and the data sheet, is always based on a $C_L$ value of zero. High-impedance probes (less than 1 pF) are used for all measurements. Any delay that the test fixture could contribute to test measurements is subtracted from the measurements used to produce the final timing numbers as published in the speed specifications and data sheet.

### Using IBIS Models to Simulate Load Conditions

IBIS models permit the most accurate prediction of timing delays for a given application. The parameters found in the IBIS model ($V_{REF}$, $R_{REF}$, and $V_{MEAS}$) correspond directly with the parameters found in the data sheet ($V_T$, $R_T$, and $V_M$). Do not confuse $V_{REF}$ (the termination voltage) from the IBIS model with $V_{REF}$ (the input-switching threshold) from the table. A fourth parameter, $C_{REF}$, is always zero. The four parameters describe all relevant output test conditions. IBIS models are found in the Xilinx development software and at the following link: [www.xilinx.com/support/download/index.htm](http://www.xilinx.com/support/download/index.htm)

Delays for a given application are simulated according to specific load conditions as follows:

1. Simulate the desired signal standard with the output driver connected to the test setup shown in the data sheet. Use parameter values $V_T$, $R_T$, and $V_M$ from the data sheet; $C_{REF}$ is zero.
2. Record the time to $V_M$.
3. Simulate the same signal standard with the output driver connected to the PCB trace with load. Use the appropriate IBIS model (including $V_{REF}$, $R_{REF}$, $C_{REF}$, and $V_{MEAS}$ values) or capacitive value to represent the load.
4. Record the time to $V_{MEAS}$.
5. Compare the results of steps 2 and 4. Add (or subtract) the increase (or decrease) in delay to (or from) the appropriate output standard adjustment to yield the worst-case delay of the PCB trace.

### LVCMOS/LVTTL Slew Rate Control and Drive Strength

Each IOB has a slew-rate control that sets the output switching edge rate for LVCMOS and LVTTL outputs. The SLEW attribute controls the slew rate and can be set to SLOW (default), FAST, or QUIETIO. The slowest slew rate setting (QUIETIO) provides the lowest noise and power consumption, while the faster slew rate settings improve timing.

Each LVCMOS and LVTTL output additionally supports up to seven different drive current strengths as shown in Table 1-2. To adjust the drive strength for each output, the DRIVE attribute is set to the desired drive strength: 2, 4, 6, 8, 12, 16, and 24. Unless otherwise specified in the FPGA application, the software default for IOSTANDARD is LVCMOS25, SLOW slew rate, and 12 mA output drive.

Each method of specifying the I/O standard (schematic, HDL, constraints file, PlanAhead™ tool) also supports specification of the LVCMOS/LVTTL DRIVE and SLEW options.
SelectIO Signal Standards

Table 1-2: Spartan-6 FPGA Programmable Output Drive Current Supported by I/O Standard

<table>
<thead>
<tr>
<th>I/O STANDARD</th>
<th>Output Drive Current (mA)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>2</td>
</tr>
<tr>
<td>LVTTL</td>
<td>All</td>
</tr>
<tr>
<td>LVCMOS33</td>
<td>All</td>
</tr>
<tr>
<td>LVCMOS25</td>
<td>All</td>
</tr>
<tr>
<td>LVCMOS18, LVCMOS18_JEDEC</td>
<td>All</td>
</tr>
<tr>
<td>LVCMOS15, LVCMOS15_JEDEC</td>
<td>All</td>
</tr>
<tr>
<td>LVCMOS12, LVCMOS12_JEDEC</td>
<td>All</td>
</tr>
</tbody>
</table>

High output current drive strength and FAST output slew rates generally result in the fastest I/O performance. However, these same settings can also result in transmission line effects on the PCB for all but the shortest board traces. Each IOB has independent slew rate and drive strength controls. Use the slowest slew rate and lowest output drive current that meets the performance requirements for the end application.

Simultaneously Switching Outputs

Due to lead inductance, a given package supports a limited number of simultaneous switching outputs (SSOs) when using fast, high-drive outputs. Only use fast, high-drive outputs when required by the application.

The Simultaneously Switching Outputs section in the Spartan-6 FPGA Data Sheet provides guidelines for the recommended maximum allowable number of SSOs. These guidelines describe the maximum number of user I/O pins of a given output signal standard that should simultaneously switch in the same direction, while maintaining a safe level of switching noise. Meeting these guidelines for the stated test conditions ensures that the FPGA operates free from the adverse effects of ground and power bounce.

Ground or power bounce occurs when a large number of outputs simultaneously switch in the same direction. The output drive transistors all conduct current to a common voltage rail. Low-to-High transitions conduct to the $V_{CCO}$ rail; High-to-Low transitions conduct to the GND rail. The resulting cumulative current transient induces a voltage difference across the inductance that exists between the die pad and the power supply or ground return. The inductance is associated with bonding wires, the package lead frame, and any other signal routing inside the package. Other variables contribute to SSO noise levels, including stray inductance on the PCB as well as capacitive loading at receivers. Any SSO-induced voltage consequently affects internal switching noise margins and ultimately signal quality.

For each device/package combination, the data sheet provides the number of equivalent $V_{CCO}$/GND pairs. For each output signal standard and drive strength, the data sheet recommends the maximum number of SSOs, switching in the same direction, allowed per $V_{CCO}$/GND pair within an I/O bank. The guidelines are categorized by package style, slew rate, and output drive current. Furthermore, the number of SSOs is specified by I/O bank. Multiply the appropriate numbers from each table to calculate the maximum...
number of SSOs allowed within an I/O bank. Exceeding these SSO guidelines can result in increased power or ground bounce, degraded signal integrity, or increased system jitter.

The recommended maximum SSO values assumes that the FPGA is soldered on the printed circuit board and that the board uses sound design practices. The SSO values do not apply for FPGAs mounted in sockets, due to the lead inductance introduced by the socket.

The number of SSOs allowed for quad-flat packages (TQ) is lower than for ball grid array packages (FG and CS) due to the larger lead inductance of the quad-flat packages. Ball grid array packages are recommended for applications with a large number of simultaneously switching outputs.

Pin-Planning to Mitigate SSO Sensitivity

When performing pin planning of a design, it is important to choose I/O pin placements that separate strong outputs and/or simultaneously switching outputs from sensitive inputs and outputs (particularly asynchronous inputs). Strong outputs tend to be the Class II versions of HSTL and SSTL drivers, PCI variants, and any LVCMOS or LVTTL with drive strengths over 8 mA. These I/O standards have smaller values in the tables that show SSO limit per $V_{CCO}/GND$ pairs in the Simultaneously Switching Outputs section of the Spartan-6 FPGA Data Sheet. Sensitive inputs and outputs can have a low noise margin and tend to be high-speed signals, or signals where the swing is reduced by parallel receiver termination. Since localized SSO noise in Spartan-6 FPGAs is based on the proximity of signal wire bonds to one another, it is important to try to separate signals based on the position of the die pads around the edge of the die, as opposed to the position of the package solder ball. To further reduce potential noise induced from SSOs, outputs should be distributed evenly rather than clustered in one area. As much as possible, SSOs within a bank should be spread across the bank. Whenever possible, distribute SSOs into multiple banks.

The PlanAhead™ tool in the ISE® software can help accomplish pin-planning to avoid SSO sensitivity issues. By clicking on a package pin in the Package window, a corresponding IOBS or IOBM pad is highlighted in the Device window. These IOBM and IOBS site types represent the die pads and show the relative physical location around the die edge. Through the use of the PlanAhead tool, intelligent pin placement can be used to separate the die pads of pins. This is implemented by separating the die pads of pins with strong outputs and simultaneously switching outputs from the die pads of pins with sensitive inputs and outputs. See UG632: PlanAhead User Guide for more information on SSO analysis and mitigation. For 7 series FPGAs, Virtex-6, and Spartan-6 devices, the PlanAhead tool performs simultaneous switching noise (SSN) analysis. See the Running SSN Analysis section in UG632: PlanAhead User Guide. For Spartan-3, Virtex-4, and Virtex-5 devices, the PlanAhead tool performs SSO analysis. See the Running WASSO Analysis section in UG632: PlanAhead User Guide for more information.

SSO effects can also be minimized by adding virtual ground pins and virtual $V_{CCO}$ pins. A virtual ground is created by defining an output pin driven by a logic 0 at the highest drive strength available, and connected to ground on the board. Similarly, a virtual $V_{CCO}$ pin is created by defining an output pin driven by a logic 1 at the highest drive strength, and connected to $V_{CCO}$ on the board.
I/O Termination Techniques

The delay of an electrical signal along a wire is dominated by the rise and fall times when the signal travels a short distance. Transmission line delays vary with inductance and capacitance. A well-designed board can experience delays of approximately 180 ps per inch.

Transmission line effects, or reflections, typically start at 1.5 inches for fast (1.5 ns) rise and fall times. Poor (or non-existent) termination or changes in the transmission line impedance cause these reflections and can cause additional delay in longer traces. As system speeds continue to increase, the effect of I/O delays can become a limiting factor, and therefore transmission line termination becomes increasingly more important.

A variety of termination techniques reduce the impact of transmission line effects. Output termination techniques can include the following:

- None
- Series
- Parallel (Shunt)
- Series and parallel (Series-Shunt)
- Series and differential

Input termination techniques include the following:

- None
- Parallel (Shunt)
- Differential

The termination schemes in Figure 1-18 illustrate the termination examples for each of the I/O standards listed in Table 1-3.
Chapter 1: SelectIO Resources

Figure 1-18: Example Terminations

Unterminated

50Ω Far-end Parallel Termination to V_{CCO}
FP_{VCCO_50}

1KΩ Far-end Parallel Termination to V_{CCO}
FP_{VCCO_1000}

50Ω Far-end Parallel Termination to 3.3V
FP_{3.3_50}

1KΩ Far-end Parallel Termination to 3.3V
FP_{3.3_1000}

50Ω Far-end Parallel Termination to V_{TT}
FP_{VTT_50}

50Ω Near-end Parallel Termination to V_{TT}
50Ω Far-end Parallel Termination to V_{TT}
NP_{VTT_50_FP_{VTT_50}}

V_{TT} = V_{CCO}/2

100Ω Far-end Differential Termination
FD_100

165Ω Near Series, 140Ω Near Differential,
100Ω Far Differential
NS_{165_ND_140_FD_100}

70Ω Near Series, 187Ω Near Differential,
100Ω Far Differential
NS_{70_ND_187_FD_100}
Table 1-3 shows common example termination techniques for each of the SelectIO standards available in the Spartan-6 FPGA SelectIO pins. Figure 1-18 gives a graphical representation of each of these termination examples.

Table 1-3: Common Termination Examples by I/O Standard

<table>
<thead>
<tr>
<th>I/O Standard</th>
<th>Example Termination</th>
</tr>
</thead>
<tbody>
<tr>
<td>BLVDS_25</td>
<td>NS_165_ND_140_FD_100</td>
</tr>
<tr>
<td>DIFF_HSTL_I, DIFF_HSTL_I_18</td>
<td>FP_VTT_50</td>
</tr>
<tr>
<td>DIFF_HSTL_II, DIFF_HSTL_II_18</td>
<td>NP_VTT_50_FP_VTT_50</td>
</tr>
<tr>
<td>DIFF_HSTL_III, DIFF_HSTL_III_18</td>
<td>FP_VCCO_50</td>
</tr>
<tr>
<td>DIFF_MOBILE_DDR</td>
<td>None</td>
</tr>
<tr>
<td>DIFF_SSTL18_I, DIFF_SSTL2_I, DIFF_SSTL3_I</td>
<td>FP_VTT_50</td>
</tr>
<tr>
<td>DIFF_SSTL15_II, DIFF_SSTL18_II, DIFF_SSTL2_II, DIFF_SSTL3_II</td>
<td>NP_VTT_50_FP_VTT_50</td>
</tr>
<tr>
<td>DISPLAY_PORT</td>
<td>None</td>
</tr>
<tr>
<td>HSTL_I, HSTL_I_18</td>
<td>FP_VTT_50</td>
</tr>
<tr>
<td>HSTL_II, HSTL_II_18</td>
<td>NP_VTT_50_FP_VTT_50</td>
</tr>
<tr>
<td>HSTL_III, HSTL_III_18</td>
<td>FP_VCCO_50</td>
</tr>
<tr>
<td>I2C</td>
<td>FP_3.3_1000</td>
</tr>
<tr>
<td>LVCMOS12, LVCMOS15, LVCMOS18, LVCMOS25, LVCMOS33 (at 2mA, 4mA, 6mA, and 8mA)</td>
<td>None</td>
</tr>
<tr>
<td>LVCMOS12, LVCMOS15, LVCMOS18, LVCMOS25, LVCMOS33 (at 12mA, 16mA, and 24mA)</td>
<td>FP_VTT_50</td>
</tr>
<tr>
<td>LVDS_25, LVDS_33</td>
<td>FD_100</td>
</tr>
<tr>
<td>LVPECL_25, LVPECL_33</td>
<td>NS_70_ND_187_FD_100</td>
</tr>
<tr>
<td>LV TTL (at 2mA, 4mA, 6mA, and 8mA)</td>
<td>None</td>
</tr>
<tr>
<td>LV TTL (at 12mA, 16mA, and 24mA)</td>
<td>FP_VTT_50</td>
</tr>
<tr>
<td>MINI_LVDS_25, MINI_LVDS_33</td>
<td>FD_100</td>
</tr>
<tr>
<td>MOBILE_DDR</td>
<td>None</td>
</tr>
<tr>
<td>PCI33_3, PCI66_3</td>
<td>None</td>
</tr>
<tr>
<td>PPDS_25, PPDS_33</td>
<td>FD_100</td>
</tr>
<tr>
<td>RSDS_25, RSDS_33</td>
<td>FD_100</td>
</tr>
<tr>
<td>SDIO</td>
<td>FP_VCCO_1000</td>
</tr>
<tr>
<td>SMBUS</td>
<td>FP_3.3_1000</td>
</tr>
<tr>
<td>SSTL18_I, SSTL2_I, SSTL3_I</td>
<td>FP_VTT_50</td>
</tr>
<tr>
<td>SSTL15_II, SSTL18_II, SSTL2_II, SSTL3_II</td>
<td>NP_VTT_50_FP_VTT_50</td>
</tr>
<tr>
<td>TMDS_33</td>
<td>FP_3.3_50</td>
</tr>
</tbody>
</table>
Differential I/O Standards

Differential standards employ a pair of signals, one the opposite polarity of the other. The noise canceling properties (for example, common-mode rejection) of these standards permit exceptionally high data-transfer rates.

Each device-package combination designates specific I/O pairs optimized to support differential standards. When pin planning in the PlanAhead tool, differential pairs can be seen in the Package window by looking at the unique internal name associated with each package pin. The internal name, in `IO_Lxx_x` format, appears at the top of the circle representing each I/O pin in the GUI. For each pair, the letters P and N designate the true and inverted lines, respectively. For example, the internal names `IO_L43P_3` and `IO_L43N_3` indicate the true and inverted lines comprising the line pair L43 on Bank 3.

TMDS_33 Termination

While many differential I/O standards use a simple 100\(\Omega\) differential resistor at the receiver, TMDS_33 does not. The TMDS_33 standard requires pull-up resistors as shown in Figure 1-19.

BLVDS Output Termination

BLVDS outputs require external termination as shown in Figure 1-20. In the Spartan-6 FPGAs, the BLVDS outputs are allowed on any bank. There are no \(V_{CCO}\) restrictions on inputs, however, only \(V_{CCO} = 2.5V\) is supported for outputs.
Supply Voltages for the IOBs

Depending on the actual user design, the IOBs can be powered by a combination of the three primary FPGA supply rails: \( V_{CCINT} \), \( V_{CCO} \), and \( V_{CCAUX} \)—and sometimes by the dual-purpose \( V_{REF} \) pins.

The \( V_{CCO} \) supplies, one for each of the I/O banks, power the output drivers and some of the input drivers. The voltage on the \( V_{CCO} \) pins determines the voltage swing of the output signal. All \( V_{CCO} \) pins should be connected to supply rails on the board. If a bank is unused, connect \( V_{CCO} \) pins to an available \( V_{CCAUX} \) or \( V_{CCO} \) rail.

\( V_{CCINT} \) is the main power supply for the internal FPGA logic. \( V_{CCINT} \) also powers some of the available input drivers.

\( V_{CCAUX} \) is an auxiliary source of power used for various Spartan-6 FPGA functions, including some of the I/O circuitry.

To meet full DC levels and be powered correctly, some of the input and output circuitry requires \( V_{CCAUX} \) to be constrained to the correct \( V_{CCAUX} \) voltage level. The \( V_{CCAUX} \) voltage level can be set to either 2.5V or 3.3V. See the DC input and output level tables in the Spartan-6 FPGA Data Sheet. The user constraint in the UCF that should be set to reflect the planned \( V_{CCAUX} \) level is:

\[
\text{CONFIG } \text{VCCAUX} = "<2.5/3.3>" ;
\]

HSTL/SSTL \( V_{REF} \) Reference Voltage

HSTL and SSTL inputs use the reference voltage \( V_{REF} \) to bias the input-switching threshold, as shown in Figure 1-21. Each input has an associated board termination voltage \( V_{TT} \).

![Figure 1-21: Terminated SSTL2 Class I](ug381_c1_17_051209)

The reference voltage \( V_{REF} \) can be connected to multi-purpose \( V_{REF} \) pins. All \( V_{REF} \) inputs on a bank must be connected to the same voltage. HSTL and SSTL inputs can only be combined in a bank if they use the same \( V_{REF} \) voltage (for example, the 1.8V versions of the SSTL and HSTL standards, where \( V_{REF} = 0.9V \)).

Because the \( V_{REF} \) sets the switching levels, HSTL/SSTL inputs can be placed in any bank. Table 1-4 lists the \( V_{REF} \) and \( V_{TT} \) values by I/O standard.

\[
\text{Table 1-4: } V_{REF} \text{ and } V_{TT} \text{ Values for I/O Standards}
\]

<table>
<thead>
<tr>
<th>I/O Standard</th>
<th>( V_{REF} )</th>
<th>( V_{TT} )</th>
</tr>
</thead>
<tbody>
<tr>
<td>HSTL_I</td>
<td>0.75</td>
<td>0.75</td>
</tr>
<tr>
<td>HSTL_II</td>
<td>0.75</td>
<td>0.75</td>
</tr>
<tr>
<td>HSTL_III</td>
<td>0.9</td>
<td>1.5</td>
</tr>
</tbody>
</table>
Chapter 1: SelectIO Resources

ESD Protection

The circuitry on Spartan-6 FPGA I/Os protects all device pads against damage from electro-static discharge (ESD) as well as excessive voltage transients. ESD protection specifications are typically for the Human Body Model. Details are provided in the qualification/reliability report. In the Spartan-6 FPGAs, this protection circuitry does not limit I/O voltage range.

I/O Standard Bank Compatibility

Spartan-6 FPGAs allow multiple I/O standards to be combined in the same device. Although the outputs are always powered by $V_{CCO}$, multiple standards are available under one of the five possible $V_{CCO}$ values. In addition, inputs often do not need to match the voltage applied to $V_{CCO}$. Further flexibility is achieved with multiple $V_{CCO}$ levels in a single device.

Each bank of I/Os has independent $V_{CCO}$ and $V_{REF}$ rails. This allows each bank to be powered at $V_{CCO}$ and $V_{REF}$ levels independent of how the other banks are set. $V_{CCO}$ provides power primarily to the I/O output buffers, and $V_{REF}$ supplies a reference voltage for HSTL and SSTL inputs. The $V_{CCO}$ pins are dedicated power pins and must be powered at all times with a voltage rail from the PCB. However, the $V_{REF}$ pins are dual-purpose pins; they can be used as regular I/O pins or $V_{REF}$-supply pins. When a bank uses $V_{REF}$-powered inputs (as an example, for the SSTL or HSTL standards), the design must use the $V_{REF}$ pins to supply the FPGA’s internal $V_{REF}$ rail with the reference voltage. If the SSTL or HSTL inputs are not used in a bank, the $V_{REF}$ pins in that bank can be used as regular I/O pins. Table 1-5 lists the $V_{CCO}$ and $V_{REF}$ requirements.

<table>
<thead>
<tr>
<th>I/O Standard</th>
<th>$V_{REF}$</th>
<th>$V_{TT}$</th>
</tr>
</thead>
<tbody>
<tr>
<td>HSTL_I_18</td>
<td>0.9</td>
<td>0.9</td>
</tr>
<tr>
<td>HSTL_II_18</td>
<td>0.9</td>
<td>0.9</td>
</tr>
<tr>
<td>HSTL_III_18</td>
<td>1.1</td>
<td>1.8</td>
</tr>
<tr>
<td>SSTL3_I</td>
<td>1.5</td>
<td>1.5</td>
</tr>
<tr>
<td>SSTL3_II</td>
<td>1.5</td>
<td>1.5</td>
</tr>
<tr>
<td>SSTL2_I</td>
<td>1.25</td>
<td>1.25</td>
</tr>
<tr>
<td>SSTL2_II</td>
<td>1.25</td>
<td>1.25</td>
</tr>
<tr>
<td>SSTL18_I</td>
<td>0.9</td>
<td>0.9</td>
</tr>
<tr>
<td>SSTL18_II</td>
<td>0.9</td>
<td>0.9</td>
</tr>
<tr>
<td>SSTL15_II</td>
<td>0.75</td>
<td>0.75</td>
</tr>
</tbody>
</table>
Single-Ended I/O Compatibility

For a particular $V_{CCO}$ voltage, Table 1-5 lists all of the single-ended I/O standards that can either be combined, are only supported on the inputs, or can be used for both inputs and outputs. See DS162: Spartan-6 FPGA Data Sheet for recommended operating conditions.

Table 1-2 lists the banking restrictions associated with LVCMOS drive strength. Table 1-5 also notes the single-ended outputs that are restricted to Banks 1, 3, 4, and 5 for the following I/O standards:

- HSTL_II
- HSTL_II_18
- SSTL15_II
- SSTL18_II

Table 1-5: Spartan-6 FPGA Single-Ended I/O Standard Bank Compatibility

<table>
<thead>
<tr>
<th>Single-Ended I/O Standard</th>
<th>$V_{CCO}$ Supply and I/O Compatibility</th>
<th>Input Voltage Requirements</th>
<th>Board Termination Voltage ($V_{TT}$)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>1.2V</td>
<td>1.5V</td>
<td>1.8V</td>
</tr>
<tr>
<td>LVTTL</td>
<td>Input</td>
<td>Input</td>
<td>Input</td>
</tr>
<tr>
<td>LVCMOS33</td>
<td>Input</td>
<td>Input</td>
<td>Input</td>
</tr>
<tr>
<td>LVCMOS25</td>
<td>Input$^{(2)}$</td>
<td>Input$^{(2)}$</td>
<td>Input$^{(2)}$</td>
</tr>
<tr>
<td>LVCMOS18</td>
<td>Input</td>
<td>Input</td>
<td>Input/Output</td>
</tr>
<tr>
<td>LVCMOS18_JEDEC</td>
<td>N/A</td>
<td>N/A</td>
<td>Input/Output</td>
</tr>
<tr>
<td>LVCMOS15</td>
<td>Input</td>
<td>Input/Output</td>
<td>Input</td>
</tr>
<tr>
<td>LVCMOS15_JEDEC</td>
<td>N/A</td>
<td>Input/Output</td>
<td>N/A</td>
</tr>
<tr>
<td>LVCMOS12</td>
<td>Input/Output</td>
<td>Input</td>
<td>Input</td>
</tr>
<tr>
<td>LVCMOS12_JEDEC</td>
<td>Input/Output</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>PCI33_3/PCI66_3</td>
<td>N/A</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>I2C</td>
<td>Input/Output</td>
<td>Input/Output</td>
<td>Input/Output</td>
</tr>
<tr>
<td>SMBus</td>
<td>Input/Output</td>
<td>Input/Output</td>
<td>Input/Output</td>
</tr>
<tr>
<td>SDIO</td>
<td>Input</td>
<td>Input</td>
<td>Input</td>
</tr>
<tr>
<td>Single-Ended I/O Standard</td>
<td>V&lt;sub&gt;CCO&lt;/sub&gt; Supply and I/O Compatibility</td>
<td>Input Voltage Requirements</td>
<td>Board Termination Voltage (V&lt;sub&gt;TT&lt;/sub&gt;)</td>
</tr>
<tr>
<td>--------------------------</td>
<td>--------------------------------------------</td>
<td>---------------------------</td>
<td>------------------------------------------</td>
</tr>
<tr>
<td></td>
<td>1.2V</td>
<td>1.5V</td>
<td>1.8V</td>
</tr>
<tr>
<td>MOBILE_DDR</td>
<td>N/A</td>
<td>N/A</td>
<td>Input/Output</td>
</tr>
<tr>
<td>HSTL_I</td>
<td>Input</td>
<td>Input/Output</td>
<td>Input</td>
</tr>
<tr>
<td>HSTL_I&lt;sup&gt;(3)&lt;/sup&gt;</td>
<td>Input</td>
<td>Input/Output</td>
<td>Input</td>
</tr>
<tr>
<td>HSTL_III</td>
<td>Input</td>
<td>Input/Output</td>
<td>Input</td>
</tr>
<tr>
<td>HSTL_I_18</td>
<td>Input</td>
<td>Input/Output</td>
<td>Input</td>
</tr>
<tr>
<td>HSTL_I&lt;sup&gt;II&lt;/sup&gt;_18&lt;sup&gt;(3)&lt;/sup&gt;</td>
<td>Input</td>
<td>Input</td>
<td>Input/Output</td>
</tr>
<tr>
<td>HSTL_III_18</td>
<td>Input</td>
<td>Input</td>
<td>Input/Output</td>
</tr>
<tr>
<td>SSTL3_I</td>
<td>Input</td>
<td>Input</td>
<td>Input</td>
</tr>
<tr>
<td>SSTL3_I&lt;sup&gt;II&lt;/sup&gt;</td>
<td>Input</td>
<td>Input</td>
<td>Input</td>
</tr>
<tr>
<td>SSTL2_I</td>
<td>Input</td>
<td>Input</td>
<td>Input</td>
</tr>
<tr>
<td>SSTL2_I&lt;sup&gt;II&lt;/sup&gt;</td>
<td>Input</td>
<td>Input</td>
<td>Input</td>
</tr>
<tr>
<td>SSTL18_I</td>
<td>Input</td>
<td>Input</td>
<td>Input/Output</td>
</tr>
<tr>
<td>SSTL18_I&lt;sup&gt;II&lt;/sup&gt;&lt;sup&gt;(3)&lt;/sup&gt;</td>
<td>Input</td>
<td>Input</td>
<td>Input/Output</td>
</tr>
<tr>
<td>SSTL15_I&lt;sup&gt;II&lt;/sup&gt;&lt;sup&gt;(3)&lt;/sup&gt;</td>
<td>Input</td>
<td>Input</td>
<td>Input/Output</td>
</tr>
</tbody>
</table>

**Notes:**
1. N/R – Not required for input operation.
2. To use LVCMOS25 inputs when V<sub>CCO</sub> is not 2.5V, V<sub>CCaux</sub> must be set to 2.5V.
3. Single-ended I/O outputs that are not available in Banks 0 and 2.
Differential I/O Standard Bank Compatibility

Many of the differential I/O standards can be combined within any given bank (see Table 1-6). In Spartan-6 FPGAs, banks 0 and 2 can each support any two of the following 2.5V differential standards for output or bidirectional pins. There are no limits on pins that are only used as inputs. The limitation of two is because each of these standards requires a slightly different internal bias-voltage for the output buffer, which is provided from one of two possible programmable bias-voltage generator circuits available in each bank:

- LVDS_25 outputs
- MINI_LVDS_25 outputs
- RSDS_25 outputs
- PPDS_25 outputs

Spartan-6 FPGA banks 0 and 2 alternatively support any two of the following 3.3V differential outputs. The limitation of two is because each of these standards requires a slightly different internal bias-voltage for the output buffer, which is provided from one of two possible programmable bias-voltage generator circuits available in each bank:

- LVDS_33 outputs
- MINI_LVDS_33 outputs
- RSDS_33 outputs
- PPDS_33 outputs
- TMDS_33 outputs

As an example, LVDS_25 outputs, RSDS_25 outputs, and any other differential inputs are a valid combination when using on-chip differential termination. An unsupported combination is a single bank with LVDS_25 outputs, RSDS_25 outputs, and MINI_LVDS_25 outputs. All the differential standards listed are only available as outputs in banks 0 and 2, but any bank can have them as inputs as shown in Table 1-6.

Table 1-6: Differential I/O Standard Bank Compatibility

<table>
<thead>
<tr>
<th>Differential I/O Standard</th>
<th>I/O Type</th>
<th>$V_{CCAUX}$</th>
<th>$V_{CCO}$</th>
<th>Allowed Banks</th>
</tr>
</thead>
<tbody>
<tr>
<td>BLVDS_25</td>
<td>Input</td>
<td>2.5/3.3</td>
<td>Any</td>
<td>All</td>
</tr>
<tr>
<td></td>
<td>Output</td>
<td>2.5/3.3</td>
<td>2.5</td>
<td>All</td>
</tr>
<tr>
<td>DISPLAY_PORT (AUXCH)</td>
<td>Input</td>
<td>2.5/3.3</td>
<td>Any</td>
<td>All</td>
</tr>
<tr>
<td></td>
<td>Output</td>
<td>2.5/3.3</td>
<td>2.5</td>
<td>All</td>
</tr>
<tr>
<td>LVDS_25</td>
<td>Input or Input with DIFF_TERM</td>
<td>2.5/3.3</td>
<td>Any</td>
<td>All</td>
</tr>
<tr>
<td></td>
<td>Output</td>
<td>2.5/3.3</td>
<td>2.5</td>
<td>Bank 0, 2(1)</td>
</tr>
<tr>
<td>LVDS_33</td>
<td>Input or Input with DIFF_TERM</td>
<td>2.5/3.3</td>
<td>Any</td>
<td>All</td>
</tr>
<tr>
<td></td>
<td>Output</td>
<td>2.5/3.3</td>
<td>3.3</td>
<td>Bank 0, 2(1)</td>
</tr>
<tr>
<td>MINI_LVDS_25</td>
<td>Input or Input with DIFF_TERM</td>
<td>2.5/3.3</td>
<td>Any</td>
<td>All</td>
</tr>
<tr>
<td></td>
<td>Output</td>
<td>2.5/3.3</td>
<td>2.5</td>
<td>Bank 0, 2(1)</td>
</tr>
</tbody>
</table>
## I/O Banking Rules

When assigning I/Os to banks, these V$_{CCO}$ rules must be followed:

- All V$_{CCO}$ pins on the FPGA must be connected, even if a bank is unused.

---

### Table 1-6: Differential I/O Standard Bank Compatibility (Cont’d)

<table>
<thead>
<tr>
<th>Differential I/O Standard</th>
<th>I/O Type</th>
<th>V$_{CCAOX}$</th>
<th>V$_{CCO}$</th>
<th>Allowed Banks</th>
</tr>
</thead>
<tbody>
<tr>
<td>MINI_LVDS_33</td>
<td>Input</td>
<td>2.5/3.3</td>
<td>Any</td>
<td>All</td>
</tr>
<tr>
<td></td>
<td>Input with DIFF_TERM</td>
<td>2.5/3.3</td>
<td>Any</td>
<td>All</td>
</tr>
<tr>
<td></td>
<td>Output</td>
<td>2.5/3.3</td>
<td>3.3</td>
<td>Bank 0, 2(1)</td>
</tr>
<tr>
<td>RSDS_25</td>
<td>Input</td>
<td>2.5/3.3</td>
<td>Any</td>
<td>All</td>
</tr>
<tr>
<td></td>
<td>Input with DIFF_TERM</td>
<td>2.5/3.3</td>
<td>Any</td>
<td>All</td>
</tr>
<tr>
<td></td>
<td>Output</td>
<td>2.5/3.3</td>
<td>2.5</td>
<td>Bank 0, 2(1)</td>
</tr>
<tr>
<td>RSDS_33</td>
<td>Input</td>
<td>2.5/3.3</td>
<td>Any</td>
<td>All</td>
</tr>
<tr>
<td></td>
<td>Input with DIFF_TERM</td>
<td>2.5/3.3</td>
<td>Any</td>
<td>All</td>
</tr>
<tr>
<td></td>
<td>Output</td>
<td>2.5/3.3</td>
<td>3.3</td>
<td>Bank 0, 2(1)</td>
</tr>
<tr>
<td>PPDS_25</td>
<td>Input</td>
<td>2.5/3.3</td>
<td>Any</td>
<td>All</td>
</tr>
<tr>
<td></td>
<td>Input with DIFF_TERM</td>
<td>2.5/3.3</td>
<td>Any</td>
<td>All</td>
</tr>
<tr>
<td></td>
<td>Output</td>
<td>2.5/3.3</td>
<td>2.5</td>
<td>Bank 0, 2(1)</td>
</tr>
<tr>
<td>PPDS_33</td>
<td>Input</td>
<td>2.5/3.3</td>
<td>Any</td>
<td>All</td>
</tr>
<tr>
<td></td>
<td>Input with DIFF_TERM</td>
<td>2.5/3.3</td>
<td>Any</td>
<td>All</td>
</tr>
<tr>
<td></td>
<td>Output</td>
<td>2.5/3.3</td>
<td>3.3</td>
<td>Bank 0, 2(1)</td>
</tr>
<tr>
<td>LVPECL_25</td>
<td>Input</td>
<td>2.5/3.3</td>
<td>Any</td>
<td>All</td>
</tr>
<tr>
<td></td>
<td>Output</td>
<td>N/A</td>
<td>N/A</td>
<td>None</td>
</tr>
<tr>
<td>LVPECL_33</td>
<td>Input</td>
<td>3.3</td>
<td>Any</td>
<td>All</td>
</tr>
<tr>
<td></td>
<td>Output</td>
<td>N/A</td>
<td>N/A</td>
<td>None</td>
</tr>
<tr>
<td>TMDS_33</td>
<td>Input</td>
<td>3.3</td>
<td>Any</td>
<td>All</td>
</tr>
<tr>
<td></td>
<td>Output</td>
<td>2.5/3.3</td>
<td>3.3</td>
<td>Bank 0, 2(1)</td>
</tr>
<tr>
<td>DIFF_HSTL_I/II/III/III_18</td>
<td>Input/Output</td>
<td>2.5/3.3</td>
<td>Same as single-ended standards</td>
<td>Same as single-ended standards</td>
</tr>
<tr>
<td>DIFF_SSTL_15/18/2/3</td>
<td>Input/Output</td>
<td>2.5/3.3</td>
<td>Same as single-ended standards</td>
<td>Same as single-ended standards</td>
</tr>
<tr>
<td>DIFF_MOBILE_DDR</td>
<td>Input/Output</td>
<td>2.5/3.3</td>
<td>Same as single-ended standards</td>
<td>Same as single-ended standards</td>
</tr>
</tbody>
</table>

### Notes:

1. Banks 0 and 2 can each support any two of the following 2.5V differential standards: LVDS_25 outputs, MINI_LVDS_25 outputs, RSDS_25 outputs, PPDS_25 outputs, or any two of the following 3.3V differential standards: LVDS_33 outputs, MINI_LVDS_33 outputs, RSDS_33 outputs, PPDS_33 outputs, TMDS_33 outputs. Other I/O bank restrictions could also apply.
2. V$_{REF}$ is not used for these I/O standards.
Supply Voltages for the IOBs

- All V_{CCO} lines associated within a bank must be set to the same voltage level.
- The V_{CCO} levels used by all standards assigned to the I/Os of any given bank must agree. The Xilinx development software check for this.
- If a bank does not have V_{CCO} requirements, connect V_{CCO} to an available voltage, such as 2.5V or 3.3V. Some configuration modes have additional V_{CCO} requirements.

When a standard assigned to the inputs of a bank use V_{REF} then the following additional rules must be followed:

- All V_{REF} pins must be connected within a bank.
- All V_{REF} lines associated with the bank must be set to the same voltage level.
- The V_{REF} levels used by all standards assigned to the inputs of the bank must agree. The Xilinx development software check for this.

When V_{REF} is not required to bias the input switching thresholds, all associated V_{REF} pins within the bank can be used as user I/Os or input pins.
Using Large-Swing Signals

Independent of the I/O standard compatibility with $V_{CCO}$, care must be taken to ensure that $V_{IN}$ input voltages do not exceed the maximum specifications, which are sometimes specified in relation to $V_{CCO}$. For example, the Spartan-6 FPGA maximum $V_{IN}$ values are independent of $V_{CCO}$ except for the PCI standards (see Spartan-6 FPGA Data Sheet).

In some applications, the receive signals have a greater voltage swing than the I/Os ordinarily permit. The most common case is receiving 5V signals on pins set to a 3.3V I/O standard. These large-swing signals are by design or as a result of severe overshoot.

A similar situation can exist on the outputs, where the Spartan-6 FPGA needs to drive external devices supporting standards with larger swing. The Spartan-6 FPGA outputs at 3.3V can directly drive most 5V devices, although with less margin. Similarly, the LVCMOS25 dedicated configuration outputs can directly drive most 3.3V external devices.

This section describes potential options for interfacing to large-swing signals. In all cases, designers must ensure that the specifications from the Spartan-6 FPGA Data Sheet are heeded, particularly for $V_{IN}$.

Voltage Translators

Xilinx recommends the use of voltage level translators when interfacing with large-swing signals. A voltage level translator can be as simple as a two-resistor voltage divider, or as complex as a PCI-to-PCI bridge.

Open-Drain Interfacing

The outputs of certain external devices can be configured as open-drain outputs. Outputs with pull-up resistors tied to a low-voltage rail can be used to limit the signal swing and not turn on the FPGA power diode (see Figure 1-22).

![Figure 1-22: A 3.3V Open-Drain Output Connected to a Dedicated FPGA Input](image_url)
Supply Voltages for the IOBs

I/O Pins During Power-On and Configuration

In this section, all behavior described for I/O pins also applies to dual-purpose I/O pins that are not actively involved in the currently selected configuration mode.

The $V_{CCINT}$ (1.2V), $V_{CCAUX}$, and $V_{CCO}$ supplies can be applied in any order. Before the FPGA starts the configuration process, $V_{CCINT}$, $V_{CCO}$ Bank 2 and $V_{CCAUX}$ must have reached their respective minimum recommended operating levels indicated in the data sheet. At this time, all output drivers are in a high-impedance state. $V_{CCO}$ Bank 2, $V_{CCINT}$, and $V_{CCAUX}$ serve as inputs to the internal power-on reset (POR) circuit.

The HSWAPEN pin controls the internal pull-up resistors on all of the user I/O pins from power-on through completion of configuration. A Low level applied to the HSWAPEN pin during configuration enables the internal pull-up resistors, while a High level disables them. The HSWAPEN pin itself contains an internal pull-up resistor that is present through the completion of configuration and defaults to High when left floating on the board. Therefore, to enable the internal pull-up resistors on the user I/O pins prior to completion of configuration, the HSWAPEN pin must be either connected directly to GND, or forced Low by another device on the board.

As soon as power is applied, the FPGA begins initializing its configuration memory. At the same time, the FPGA internally asserts the global set-reset (GSR) to asynchronously resets all IOB storage elements to a default Low state.

Upon the completion of initialization and the beginning of configuration, INIT_B transitions High, sampling the M0 and M1 inputs to determine the configuration mode. Configuration data is then loaded into the FPGA. The I/O drivers remain in a high-impedance state (with or without pull-up resistors, as determined by the HSWAPEN input) throughout configuration.

At the end of configuration, the GSR net is released, placing the IOB registers in a Low state by default, unless the loaded design reverses the polarity of their respective SR inputs.

The global 3-state (GTS) net is released during start-up, marking the end of configuration and the beginning of design operation in the User mode. After the GTS net is released, all user I/Os transition active while all unused I/Os are pulled down (PULLDOWN). The designer can control termination on the unused I/Os after GTS is released by setting the unused pin bitstream generator (BitGen) option to PULLUP, PULLDOWN, or FLOAT.

One clock cycle later (default), the global write enable (GWE) net is released allowing the RAM and registers to change states. Once in User mode, any pull-up resistors enabled by HSWAPEN revert to the user settings and HSWAPEN is available as a general-purpose I/O pin.

For more information on the power-up and configuration processes, see the Spartan-6 FPGA Configuration User Guide.

Unused I/O Pins After Configuration

By default, the Xilinx ISE development tools automatically configure all unused I/O pins as input pins with individual internal pull-down resistors to GND.

This default behavior is controlled by the UnusedPin BitGen option.
Driving Unpowered I/O Banks

In some cases, one or more I/O banks in an FPGA are not used (for example, when an FPGA has far more I/O pins than the design requires). In these cases, it might be desirable to leave the bank’s associated $V_{CCO}$ pins unconnected to free up some PCB layout constraints (less voiding of power and ground planes from antipads, fewer obstacles to signals entering and exiting the pinout array, and more copper area available for other planelets in the otherwise-used plane layer).

Leaving the $V_{CCO}$ pins of unused I/O banks floating reduces the level of ESD protection on these pins and the I/O pins in the bank. For maximum ESD protection in an unused bank, all $V_{CCO}$ and I/O pins in that bank should be connected together to the same potential, whether that be ground, a valid $V_{CCO}$ voltage, or a floating plane.
Chapter 2

SelectIO Logic Resources

Introduction

This chapter describes the logic before the I/O drivers and after the receivers covered in Chapter 1, SelectIO Resources.

Spartan®-6 FPGAs contain all of the basic I/O logic resources from previous Spartan FPGAs. These resources include the following:

- Combinatorial input/output
- 3-state output control
- Registered input/output
- Registered 3-state output control
- Double Data Rate (DDR) input/output
- DDR output 3-state control

In addition, Spartan-6 FPGAs implement these advanced architectural features:

- IODELAY2 provides user control of an adjustable, fine-resolution delay primitive
- NONE, C0, and C1 output DDR mode
- NONE, C0, and C1 input DDR mode
- ISERDES discussed in Chapter 3, Advanced SelectIO Logic Resources.
- OSERDES discussed in Chapter 3, Advanced SelectIO Logic Resources.

A design checklist is provided in UG393, Spartan-6 FPGA PCB Design Guide to assist with pin planning.
I/O Interface Tile

All Spartan-6 FPGA SelectIO™ resources are grouped into an I/O interface tile as shown in Figure 2-1.

Each I/O interface logic (IOI) tile manages two I/O buffers (IOBs) which actually drive or receive signals from the device pins. Each IOI contains the complete circuitry for two single-ended input/outputs or one differential input or output, and an interconnect block. The two IOBs are combined in the IOI to provide additional functionality when supporting high-speed differential interface standards.

In single-ended mode, the master I/O buffer drives the pad (P) and the slave I/O buffer drives the pad (N). In differential mode, the resources in the master and slave I/O buffers are combined and can create a parallel-to-serial or serial-to-parallel conversion with a rate of up to twice that of a single I/O buffer. The master I/O logic cascades into the slave I/O logic and the data is output LSB first where the LSBs are written into the slave block.

Each I/O interface tile contains the circuitry needed to support asynchronous I/O, latched I/O, registered I/O, or a 2:1/3:1/4:1 cascadable SerDes (see Chapter 3, Advanced SelectIO Logic Resources). The I/O interface tile input cell’s SDR flip-flop/latch has an SR input allowing either set or reset functionality. All other flip-flops have an asynchronous reset only.
Prior to global-write-enable, all flip-flops/latches are reset to 0 (output in High-Z). All flip-flops are positive-edge triggered only.

The latching/registering clock can come from either the global clock (GCLK) network or the high-speed I/O clock network (see Spartan-6 FPGA Clocking Resources). Typically, the GCLK signals output data at slow to moderate output rates below the global clock network frequency limitation (See Spartan-6 FPGA Data Sheet).

The IODELAY primitives are optionally added to the input and output paths. The amount of delay is programmable using the IODELAY2 primitive. Delays can be fixed or variable. See Chapter 1, SelectIO Resources. Typical delays are specified in the Spartan-6 FPGA Data Sheet.

Clock Resources Available to the I/O Interface Logic

The clock resources available to the SelectIO logic are shown in Figure 2-2. All I/O data sampling and data transmission is performed with an internal SDR clock, both for receive and transmit, even when the external data is DDR with respect to the received clock. To achieve this, each I/O interface tile contains a local frequency doubler, which can be used to obtain the necessary SDR sampling or transmitter clock.
The frequency doubler, which must be used for sampling or transmission of DDR data, requires two clock inputs to operate. These two inputs can be either:

- A global clock and its complement via local inversion
- Two global clocks 180° apart
- Two I/O clocks 180° apart

The doubler can not accept mixed signals, such as one global clock and one I/O clock. There is only one doubler per I/O interface logic block, and once the doubler is enabled then its input clock signals are no longer available for use. This has implications for bidirectional I/O capability, which is shown in Table 2-1, and also for clock feedback connectivity. Specifically, when an external clock input is feeding DDR registers in its corresponding ILOGIC block, then the use of the doubler (required for DDR) removes the possibility of feeding either of the two original clocks (coming from a DCM) back to the DCM through a BUFIO2FB. In this case the feedback to the DCM will need to come directly from a global buffer.

![Figure 2-2: IOI Interface Logic Clocking Resources](image_url)
The I/O logic clocking structure has access to two clocks coming from global buffers. These can be used as either true or inverted clocks (with SDR signals), or as inputs to the local frequency doubler to generate the local SDR sampling or as the transmission clock required for use with DDR signals. A global clock can feed I/O on all banks of the device simultaneously.

The I/O logic clocking structure also has access to two clocks coming from a PLL using the BUFLPPL. These clocks are always SDR internally, and are not invertible. In the case of external DDR signals, the received clock is multiplied by two in the PLL. PLL clock signals are never used by the doubler. These clock inputs are never invertible when being used with a SerDes as inversion invalidates the timing to the I/O strobe signals also coming from the BUFLPPL. Clocks from a BUFLPPL can drive I/O across one whole edge of the device, there are two BUFLPPLs per edge.

The I/O logic clocking structure also has access to two clocks coming from BUFI02 I/O clocks. These can be used as either true or inverted clocks for use with external SDR signals or as inputs to the local frequency doubler to generate the local SDR sampling or as a transmission clock required for use with external DDR signals. The BUFI02s must be in the same half side of the device as the data pin being clocked. These clock inputs are not

### Table 2-1: Possible Clock Structures for Bidirectional I/O

<table>
<thead>
<tr>
<th>Output</th>
<th>Input</th>
</tr>
</thead>
<tbody>
<tr>
<td>SDR BUFLPPL Clock</td>
<td>SDR Single BUFG</td>
</tr>
<tr>
<td>Only possible when the BUFG is common for both input and output</td>
<td>Possible</td>
</tr>
<tr>
<td>SDR Single BUFG</td>
<td>Possible</td>
</tr>
<tr>
<td>SDR Single BUFI02</td>
<td>Possible</td>
</tr>
<tr>
<td>DDR Single BUFG</td>
<td>Possible</td>
</tr>
<tr>
<td>DDR Two BUFGs</td>
<td>Only possible when the two BUFGs are used in the I/O logic</td>
</tr>
<tr>
<td>DDR Two BUFI02s</td>
<td>Possible</td>
</tr>
</tbody>
</table>
invertible when being used with the doubler, or with a SerDes as inversion invalidates the timing to the I/O strobe signals also coming from the BUFIO2.

An incoming DDR I/O clock must be routed using two BUFIO2 clock buffers to generate the required true and complement clocks for the frequency doubler. Typically, the incoming clock uses two zero-delay IODELAY2 primitives to balance data delays. With differential clock signalling this balance is not an issue. With single-ended clock signals, the clock signal needs to be input to the FPGA through two separate clock input pins, with one configured to invert the clock signal for access the two IODELAY2 primitives and the two BUFIO2 clocks.

When using a SerDes in the input or output path with either BUFIO2 or BUFPLL clocking, a global clock is required to get data to or from the SerDes. Using this global buffer can limit the clocking capabilities available in certain bidirectional I/O configurations, as only two global clocks can enter the I/O logic.

The matrix in Table 2-1 shows the clocking structures that can be mixed for input and output logic in bidirectional I/O.

ILOGIC2 Resources

The ILOGIC2 primitive block diagram is shown in Figure 2-3.
ILOGIC2 can support the following operations:

- Edge-triggered D-type flip-flop
- IDDR2 mode (NONE, C0, or C1). See Input DDR Primitive, for further discussion of input DDR.
- Level sensitive latch
- Asynchronous/combinatorial

ILOGIC2 has one data input D from a corresponding IOB, clock inputs C0 and C1 (always with a 180° phase difference), and one common shared clock enable CE0 that defaults to the active state when it is unconnected. ILOGIC2 has one SR pin configurable as either SET or RESET which can be either synchronous or asynchronous. When asynchronous, RESET can be applied asynchronously but must be deasserted synchronously. ILOGIC2 also accepts delayed data DDLY and DDLY2 from IODELAY2 (see I/O Delay Overview).

On the output, FABRICOUT is used to route through either D or DDLY2. Q0 and Q1 are the ILOGIC2 register outputs. There are also dedicated clock output pins DFB for routing through a clock input to a BUFIO2 and CFB0/CFB1 to pass clock inputs to BUFI02FB. See Spartan-6 FPGA Clocking Resources.

The following sections discuss the various ILOGIC2 resources. All connections between the ILOGIC2 resources are managed using Xilinx software.

Combinatorial Input Path

The combinatorial input path creates a direct connection from the input driver to the FPGA logic. This path is used by software automatically when:

- There is a direct (unregistered) connection from input data to logic resources in the FPGA.
- The “pack I/O register/latches into IOBs” attribute is set to OFF.

Input DDR Primitive

ILOGIC2 has dedicated DDR registers, accessible when the IDDR2 primitive is instantiated.

IDDR2 Primitive

Figure 2-4 shows the block diagram of the IDDR2 primitive. Table 2-2 lists the IDDR2 primitive ports. Table 2-3 describes the port attributes and default values for the IDDR2 primitive.
Chapter 2: SelectIO Logic Resources

The IDDR2 registers the incoming data to Q0 using the rising edge of C0, and the incoming data to Q1 using the rising edge of C1, which is typically the same as the falling edge of C0. This data is then transferred into the FPGA logic. Figure 2-5 shows the implementation and timing for an input DDR in NONE mode.

Table 2-2: IDDR2 Port Signals

<table>
<thead>
<tr>
<th>Port Name</th>
<th>Function</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D</td>
<td>Input</td>
<td>Data input</td>
</tr>
<tr>
<td>C0</td>
<td>Input</td>
<td>Clock input, optionally invertible</td>
</tr>
<tr>
<td>C1</td>
<td>Input</td>
<td>Second clock input having 180° phase difference relative to C0, optionally invertible</td>
</tr>
<tr>
<td>CE</td>
<td>Input</td>
<td>Clock enable</td>
</tr>
<tr>
<td>R</td>
<td>Input</td>
<td>Reset. Software will issue an error if both R and S are connected</td>
</tr>
<tr>
<td>S</td>
<td>Input</td>
<td>Set. Software will issue an error if both R and S are connected</td>
</tr>
<tr>
<td>Q0 and Q1</td>
<td>Output</td>
<td>Data outputs</td>
</tr>
</tbody>
</table>

Table 2-3: IDDR2 Attribute Summary

<table>
<thead>
<tr>
<th>Attribute Name</th>
<th>Possible Values</th>
<th>Default Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>DDR_ALIGNMENT</td>
<td>NONE, C0, or C1</td>
<td>NONE</td>
<td>Set DDR output alignment mode. When used bidirectionally, the mode must agree with the corresponding ODDR2 mode.</td>
</tr>
<tr>
<td>INIT_Q0</td>
<td>0 or 1</td>
<td>0</td>
<td>Q0 initialization value. Software will issue an error if INIT_Q0 and INIT_Q1 are not the same.</td>
</tr>
<tr>
<td>INIT_Q1</td>
<td>0 or 1</td>
<td>0</td>
<td>Q1 initialization value. Software will issue an error if INIT_Q0 and INIT_Q1 are not the same.</td>
</tr>
<tr>
<td>SRTYPE</td>
<td>ASYNC or SYNC</td>
<td>SYNC</td>
<td>Set/Reset synchronization type. ASYNC is valid for all modes, SYNC is only available for NONE mode. When asynchronous, RESET can be applied asynchronously but must be deasserted synchronously.</td>
</tr>
</tbody>
</table>
At some point in a design, both signals must be brought into the same clock domain, typically C0. This can be difficult at high frequencies because the available time is only one half of a clock cycle assuming a 50% duty cycle. The IDDR2 contains dedicated paths to allow this clock domain transition to occur inside the ILOGIC2 block.

Figure 2-5: Input DDR when DDR_ALIGNMENT = NONE
When DDR_ALIGNMENT = C0 (or C1), the signal Q1 (Q0) is re-registered to C0 (C1), and is only then fed to the interconnect CLB logic keeping the outputs in the same clock domain. Figure 2-6 illustrates how the interconnecting logic uses only the clock C0 to forward the received data.

**Figure 2-6: Input DDR When DDR_ALIGNMENT = C0**
Figure 2-7 illustrates how the interconnecting logic uses only the clock C1 to forward the received data.

![Diagram](image_url)

**Figure 2-7:** Input DDR When DDR_ALIGNMENT = C1

### IDDR2 VHDL and Verilog Templates

The Libraries Guide includes templates for instantiation of the IDDR2 primitive in VHDL and Verilog.

### ILOGIC2 Timing Models

This section describes the timing associated with the various resources within the ILOGIC2 block.
ILOGIC2 Timing Characteristics

Figure 2-8 illustrates ILOGIC2 register timing. When IDELAY is used, $T_{IDOCK}$ is replaced by $T_{IDOCKD}$.

Clock Event 1

At time $T_{ICECK}$ before Clock Event 1, the input clock enable signal becomes valid-high at the CE input of the input register, enabling the input register for incoming data.

At time $T_{IDOCK}$ before Clock Event 1, the input signal becomes valid-high at the D input of the input register and is reflected on the Q output of the input register at time $T_{ICKQ}$ after Clock Event 1.

Clock Event 4

At time $T_{ISRCK}$ before Clock Event 4, the SR signal (configured as synchronous reset in this case) becomes valid-high resetting the input register and reflected at the Q output of the IOB at time $T_{ICKQ}$ after Clock Event 4.

ILOGIC2 Timing Characteristics, DDR

Figure 2-9 illustrates the ILOGIC2 in IDDR2 mode timing characteristics. When IDELAY is used, $T_{IDOCK}$ is replaced by $T_{IDOCKD}$. The example shown uses IDDR2 in DDR_ALIGNMENT = NONE mode. For other modes (C0 or C1), the timing description remains the same, but both Q0 and Q1 are output synchronous to either C0 or C1.
Clock Event 1
At time $T_{ICECK}$ before Clock Event 1, the input clock enable signal becomes valid-high at the CE input of both of the DDR input registers, enabling them for incoming data. Since the CE and D signals are common to both DDR registers, care must be taken to toggle these signals between the rising edges and falling edges of C0 as well as meeting the register setup-time relative to both clocks.

At time $T_{IDOCK}$ before Clock Event 1 (rising edge of C0), the input signal becomes valid-high at the D input of both registers and is reflected on the Q0 output of input-register 1 at time $T_{ICKQ}$ after Clock Event 1.

Clock Event 2
At time $T_{IDOCK}$ before Clock Event 2 (rising edge of C1), the input signal becomes valid-low at the D input of both registers and is reflected on the Q1 output of input-register 2 at time $T_{ICKQ}$ after Clock Event 2 (no change in this case).

Clock Event 9
At time $T_{ISRCK}$ before Clock Event 9, the R signal (configured as synchronous reset in this case) becomes valid-high resetting Q0 at time $T_{ICKQ}$ after Clock Event 9, and Q1 at time $T_{ICKQ}$ after Clock Event 10.
Table 2-4 describes the function and control signals of the ILOGIC2 switching characteristics in the Spartan-6 FPGA Data Sheet.

**Table 2-4: ILOGIC2 Switching Characteristics**

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Setup/Hold</strong></td>
<td></td>
</tr>
<tr>
<td>T_{ICECK}/T_{ICKCE}</td>
<td>CE pin Setup/Hold with respect to CLK</td>
</tr>
<tr>
<td>T_{ISRCK}/T_{ICKSR}</td>
<td>SR pin Setup/Hold with respect to CLK</td>
</tr>
<tr>
<td>T_{IDOCK}/T_{IOCKD}</td>
<td>D pin Setup/Hold with respect to CLK</td>
</tr>
<tr>
<td><strong>Combinatorial</strong></td>
<td></td>
</tr>
<tr>
<td>T_{IDI}</td>
<td>D pin to O pin propagation delay, no Delay</td>
</tr>
<tr>
<td><strong>Sequential Delays</strong></td>
<td></td>
</tr>
<tr>
<td>T_{IDLO}</td>
<td>D pin to Q0 pin using flip-flop as a latch without Delay</td>
</tr>
<tr>
<td>T_{ICKQ}</td>
<td>CLK to Q outputs</td>
</tr>
<tr>
<td>T_{ICEQ}</td>
<td>CE pin to Q0 using flip-flop as a latch, propagation delay</td>
</tr>
<tr>
<td>T_{RQ}</td>
<td>SR pin to Q out</td>
</tr>
</tbody>
</table>

**Note:** The DDLY timing diagrams and parameters are identical to the D timing diagrams and parameters.

**OLOGIC2 Resources**

The OLOGIC2 primitive consists of two major blocks, one to configure the output data path and the other to configure the 3-state control path. Figure 2-10 shows the block diagram.

The output and the 3-state paths can be independently configured in one of the following modes:

- Edge-triggered D-type flip-flop
- DDR (NONE, C0, or C1 alignment mode)
- Level sensitive latch
- Asynchronous/combinatorial
An OLOGIC2 block typically has two data inputs D0 and D1 from logic interconnect, two clock inputs C0 and C1 (often 180° off in phase), and one common shared clock enable CE that defaults to active state when unconnected.

OLOGIC2 has one SR pin that can be configured into either SET or RESET and can be either synchronous or asynchronous. All connections between the OLOGIC2 resources are managed by Xilinx software.

**Combinatorial Output Data and 3-State Control Path**

The combinatorial output paths create a direct connection from the interconnect logic to the output driver or output driver control. These paths are used when:

- There is direct (unregistered) connection from logic resources in the interconnect logic to the output data or 3-state control.
- The “pack I/O register/latches into IOBs” is set to OFF.

**Output DDR Overview (ODDR2)**

OLOGIC2 has dedicated DDR registers, accessible when the ODDR2 primitive is instantiated. DDR multiplexing is automatic when using OLOGIC2. MUX-select control is generated from the clock, and no manual control is needed. Each ODDR2 register has two clock inputs, usually 180° out of phase.

**Note:** When an ODDR2 primitive is used in conjunction with a 3-state output, the T control pin must also use an ODDR2 primitive configured in the same mode as the ODDR2 primitive used for data output.
The ODDR2 primitive supports the following modes of operation:

- **NONE**
- **C0**
- **C1**

The following sections describe each of the modes in detail.

**NONE**

The NONE mode uses the rising edges from both clocks C0 and C1. In this case, rising to capture data D0 and D1, respectively. These two data bits are multiplexed by the DDR multiplexer and forwarded to the output pin. **Figure 2-11** shows this function.

![Figure 2-11: ODDR2 with DDR_ALIGNMENT = NONE](image)

**C0 - Accept Input Alignment to Clock C0**

The C0 mode outputs both data bits from the ODDR2 primitive on the rising edge of clock C0. This mode is implemented using the DDR_ALIGNMENT attribute. **Figure 2-12** shows this function.
C1 - Accept Input Alignment to Clock C1

The C1 mode outputs both data bits from the ODDR2 primitive on the rising edge of clock C1. This mode is implemented using the DDR_ALIGNMENT attribute. Figure 2-13 shows this function.
Figure 2-13: ODDR2 with DDR_ALIGNMENT = C1

ODDR2 Primitive

Figure 2-14 shows the ODDR2 primitive. Table 2-5 lists the ODDR2 port signals. Table 2-6 describes the various attributes available and default values for the ODDR2 primitive.

Table 2-5: ODDR2 Port Signals

<table>
<thead>
<tr>
<th>Port Name</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>D0</td>
<td>Input</td>
<td>Input data from FPGA logic</td>
</tr>
<tr>
<td>D1</td>
<td>Input</td>
<td>Input data from FPGA logic</td>
</tr>
</tbody>
</table>
Table 2-5: ODDR2 Port Signals (Cont’d)

<table>
<thead>
<tr>
<th>Port Name</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>C0</td>
<td>Input</td>
<td>Clock input, optionally invertible</td>
</tr>
<tr>
<td>C1</td>
<td>Input</td>
<td>Second clock input inverted 180° relative to C0, optionally invertible</td>
</tr>
<tr>
<td>CE</td>
<td>Input</td>
<td>Clock enable</td>
</tr>
<tr>
<td>R</td>
<td>Input</td>
<td>Reset. Software will issue an error if both R and S are connected to 1</td>
</tr>
<tr>
<td>S</td>
<td>Input</td>
<td>Set. Software will issue an error if both R and S are connected to 1</td>
</tr>
<tr>
<td>Q</td>
<td>Output</td>
<td>Data output</td>
</tr>
</tbody>
</table>

Table 2-6: ODDR2 Attribute Summary

<table>
<thead>
<tr>
<th>Attribute Name</th>
<th>Possible Values</th>
<th>Default Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>DDR_ALIGNMENT</td>
<td>NONE, C0, and C1</td>
<td>NONE</td>
<td>Set DDR output alignment mode. When used bidirectionally, the mode must agree with the corresponding IDDR2 mode.</td>
</tr>
<tr>
<td>INIT</td>
<td>0 or 1</td>
<td>0</td>
<td>Initialization value on output Q</td>
</tr>
<tr>
<td>SRTYPE</td>
<td>ASYNC or SYNC</td>
<td>SYNC</td>
<td>Set/Reset type</td>
</tr>
</tbody>
</table>

ODDR2 VHDL and Verilog Templates

The Libraries Guide includes templates for instantiation of the ODDR2 primitive in VHDL and Verilog.

OLOGIC2 Timing Models

This section describes the timing associated with various resources within the OLOGIC2 block. Table 2-7 summarizes the OLOGIC2 switching characteristics defined in the Spartan-6 FPGA Data Sheet.

Table 2-7: OLOGIC2 Switching Characteristics

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Setup/Hold</td>
<td></td>
</tr>
<tr>
<td>T_{ODCK}/T_{OCKD}</td>
<td>D1/D2 pins Setup/Hold with respect to CLK</td>
</tr>
<tr>
<td>T_{OOCECK}/T_{OCKOCE}</td>
<td>CE pin Setup/Hold with respect to CLK</td>
</tr>
<tr>
<td>T_{OSRCK}/T_{OCKSR}</td>
<td>SR pin Setup/Hold with respect to CLK</td>
</tr>
<tr>
<td>T_{OTCK}/T_{OCKT}</td>
<td>T1/T2 pins Setup/Hold with respect to CLK</td>
</tr>
<tr>
<td>T_{OTCECK}/T_{OCKTCE}</td>
<td>CE pin Setup/Hold with respect to CLK</td>
</tr>
<tr>
<td>Clock to Out</td>
<td></td>
</tr>
<tr>
<td>T_{OCKQ}</td>
<td>C0 to Q out</td>
</tr>
<tr>
<td>T_{RQ}</td>
<td>SR pin to Q out</td>
</tr>
</tbody>
</table>
Timing Characteristics

Figure 2-15 illustrates the OLOGIC2 output register timing.

Clock Event 1
At time $T_{OOCECK}$ before Clock Event 1, the output clock enable signal becomes valid-high at the CE input of the output register, enabling the output register for incoming data.
At time $T_{ODCK}$ before Clock Event 1, the output signal becomes valid-high at the D input of the output register and is reflected at the Q output at time $T_{OCKQ}$ after Clock Event 1.

Clock Event 4
At time $T_{OSRCK}$ before Clock Event 4, the R signal (configured as synchronous reset in this case) becomes valid-high, resetting the output register and reflected at the Q output at time $T_{RQ}$ after Clock Event 4.

Figure 2-16 illustrates the OLOGIC2 ODDR register timing using DDR_ALIGNMENT = NONE mode.
Clock Event 1

At time $T_{OODECK}$ before Clock Event 1, the ODDR clock enable signal becomes valid-High at the CE input of the ODDR, enabling ODDR for incoming data. Care must be taken to toggle the CE signal of the ODDR register between the rising edges and falling edges of C0 as well as meeting the register setup-time relative to both clock edges. Typically, in high-speed applications, the CE signal is tied High.

At time $T_{ODCK}$ before Clock Event 1 (rising edge of C0), the data signal D0 becomes valid-high at the D0 input of ODDR register and is reflected on the Q output at time $T_{OCKQ}$ after Clock Event 1.

Clock Event 2

At time $T_{ODCK}$ before Clock Event 2 (rising edge of C1), the data signal D1 becomes valid-high at the D1 input of ODDR register and is reflected on the Q output at time $T_{OCKQ}$ after Clock Event 2 (no change at the Q output in this case).

Clock Event 9

At time $T_{OSRCK}$ before Clock Event 9 (rising edge of C0), the SR signal (configured as synchronous reset in this case) becomes valid-high resetting ODDR register, reflected at the Q output at time $T_{RQ}$ after Clock Event 9 (no change at the Q output in this case) and resetting ODDR register, reflected at the Q output at time $T_{RQ}$ after Clock Event 10 (no change at the Q output in this case).
Figure 2-17 illustrates the OLOGIC2 3-state register timing.

**Clock Event 1**

At time $T_{OTCECK}$ before Clock Event 1, the 3-state clock enable signal becomes valid-high at the TCE input of the 3-state register, enabling the 3-state register for incoming data.

At time $T_{OTCK}$ before Clock Event 1 the 3-state signal becomes valid-high at the T input of the 3-state register, returning the pad to high-impedance at time $T_{TOCKQ}$ after Clock Event 1.

**Clock Event 2**

At time $T_{OSRCK}$ before Clock Event 2, the SR signal (configured as synchronous reset in this case) becomes valid-high, resetting the 3-state register at time $T_{TRQ}$ after Clock Event 2.
Figure 2-18 illustrates IOB DDR 3-state register timing. This example is shown using DDR_ALIGNMENT = NONE.

**Clock Event 1**

At time $T_{TOTCECK}$ before Clock Event 1, the 3-state clock enable signal becomes valid-High at the CE input of the 3-state ODDR register, enabling them for incoming data. Care must be taken to toggle the CE signal of the 3-state ODDR between the rising edges and falling edges of C0 as well as meeting the register setup-time relative to both clock edges.

At time $T_{TOTCK}$ before Clock Event 1 (rising edge of C0), the 3-state signal T0 becomes valid-high at the T0 input of 3-state register and is reflected on the TQ output at time $T_{TOCKQ}$ after Clock Event 1.

**Clock Event 2**

At time $T_{TOTCK}$ before Clock Event 2 (falling edge of C0), the 3-state signal T1 becomes valid-high at the T1 input of 3-state register and is reflected on the TQ output at time $T_{TOCKQ}$ after Clock Event 2 (no change at the TQ output in this case).

**Clock Event 9**

At time $T_{OSRCK}$ before Clock Event 9 (rising edge of C0), the SR signal (configured as synchronous reset in this case) becomes valid-high resetting 3-state Register, reflected at the TQ output at time $T_{TQ}$ after Clock Event 9 (no change at the TQ output in this case) and resetting 3-state Register, reflected at the TQ output at time $T_{TQ}$ after Clock Event 10 (no change at the TQ output in this case).
I/O Delay Overview

Each IOB in the Spartan-6 FPGA contains a delay line that can be configured either for use as an input delay or output delay. Different from the Virtex-5 FPGA structures, the Spartan-6 FPGA delay is not compensated for either temperature or voltage, though there are mechanisms that allow the user to accurately calibrate the delay on an on-going basis. The delay block can be used as an input delay, an output delay, or when a bidirectional pin is used, can switch between input and output delay under control of the T pin. In this case, the input and output delays can be set to different values. The variable modes of the delay line only apply when the delay is being used as an input. The variable modes of the delay line do not apply when it is being used as an output. When using bidirectional delays, the T pin of the primitive is used to select between the input and output delay mode.

Figure 2-19 shows the basic structure of the delay line. An 8-bit delay value allows delays from 0 to 255 taps to be achieved. The three LSBs of this value control the starting point of a ring oscillator. The oscillator is triggered by the arrival of an input signal, and its output clocks a 5-bit counter from 0 to 7 tap delays later. The 5-bit counter is preset by the five MSBs of the delay line value, and loops from 0 to 31 times before its output toggles to the value originally input to the block. In this manner, delay resolution of one tap over the full 255 tap operating range is achieved. Maximum delays for each tap of the ring oscillator are specified in DS162: Spartan-6 FPGA Data Sheet. Minimum delays are calculated during the timing phase of the implementation tools and are available by generating the timing reports. When using calibration-based modes (VARIABLE_FROM_ZERO, VARIABLE_FROM_HALF_MAX, and DIFF_PHASE_DETECTOR) the minimum operational frequency (FMINCAL) is determined by the minimum delay achievable through a full delay block of 256 taps.

The delay line has two limitations. First, it should only be used to delay signals by a maximum of one bit period, because bit errors can occur beyond this limit. Second, processing of an edge must be complete before another edge arrives. This can occur when receiving high speed data streams having noticeable jitter.

The first limitation is avoided by always keeping the delay less than the incoming bit period (1 UI). Typically, the delay is set to 0.5 UI to enable data sampling to be centered in the middle of the eye. The second limitation is avoided since each block actually contains two delay lines as shown in Figure 2-20.

One delay line delays positive input transitions, and the other delay line delays negative input transitions. When adjusting delay values, both blocks change together to ensure positive and negative changes are delayed equally.
I/O Delay Overview

The input or output delay can act in one of several distinct modes:

- When used as an output delay, only the FIXED mode is available and the primitive takes a value of a fixed number of delay steps that is set during design entry to be a constant from 0 to 255. For the output delay (output only) use cases, ODELAY_VALUE should be limited to less than 3/4 of the bit period determined from the maximum tap timings specified in DS162: Spartan-6 FPGA Data Sheet.

- When used as an input delay, various modes are possible, and are selected via the IDELAY_TYPE attribute.

- The DEFAULT mode sets the input delay to tap 0. This mode does not require any input clocks to be applied.

- The DIFF_PHASE_DETECTOR mode is used for differential data signals. It is only available when the delay line is used for input signals. See IDELAY_TYPE in Table 2-9. Differential phase detector mode always uses both a master and a slave IODELAY2. The slave unit has complete control of the master unit to avoid any data loss occurring during changes to the input delay value. In this mode, the BUSY signal is asserted after (re)programming, and stays asserted until four data transitions have passed through the delay element.

- The FIXED mode sets the input delay to a fixed number of delay taps set by design entry to be a constant from 0 to 255. This mode does not require any input clocks to be applied. This mode is available for delaying either input or output or bidirectional signals. A separate FIXED value is available for each direction of the delay line (IDELAY_VALUE and ODELAY_VALUE). If a zero or negative hold time is needed, timing analysis should be used to determine an appropriate FIXED tap value.

- The VARIABLE_FROM_ZERO and VARIABLE_FROM_HALF_MAX modes describe the behavior of the input delay following execution of the calibrate and reset commands. VARIABLE_FROM_ZERO sets the delay to 0 following calibration which can be incremented and, once incremented, can also be decremented by amounts of
one delay tap. VARIABLE_FROM_HALF_MAX sets the delay value to half the calculated maximum number of steps corresponding to one input clock period, and can then be incremented and decremented from that value. This mechanism is described in I/O Delay Calibration and Reset. These modes are only available when the delay line is being used for delaying input signals. In these modes, the BUSY signal is asserted after (re)programming, and stays asserted until four data transitions have passed through the delay element.

- The COUNTER_WRAPAROUND attribute defines behavior of the delay primitive when it increments to maximum value defined as the number of delay taps corresponding to the input bit period. Setting the COUNTER_WRAPAROUND attribute to WRAPAROUND forces the delay to wrap around to 0 when incremented. Setting it to STAY_AT_LIMIT forces the delay to ignore the increment command remain at maximum value. Use of COUNTER_WRAPAROUND prevents bit errors from occurring due to the input delay being longer than one UI (the bit period).
- When used as a bidirectional delay, the ODELAY value should be set to 0. The modes that are specified for input delay only are also available in bidirectional mode.

I/O Delay Calibration and Reset

A calibration mechanism is built into each IOB to compensate for the effects of temperature, voltage and process on the individual delays in the IODELAY2 block. This mechanism allows calibration of the IODELAY2 block against a known signal. In this mechanism the I/O clock applied to the IODELAY2 block is used as the known signal. Calibration is a process using the CAL and RST input pins on the IODELAY2 primitive.

When an active High CAL command is issued to the delay block, it enters a special mode where the number of delay steps between rising edges on the I/O clock input are calculated. Calibration takes between 12 and 20 global clock cycles depending on the ratio between the global clock and the I/O clock. During this period, BUSY is asserted and the data output from the block is invalid. The calculated value is stored in the delay block and loaded only when an active High RST command is received. When an initial CAL operation is performed and the RST command is received, the delay either becomes zero or half the calculated value (half MAX) depending on the IDELAY_TYPE attribute defined at design entry. Further CAL commands can then be issued at periodic intervals, but it is not necessary to issue the RST command after the first calibration sequence. The calibration sequence does not require transitions in the input data, but the RST sequence will not have an effect on the delay line until four transitions are received on the input to the delay block. Setting the delay line to half MAX delays the input data by exactly one half an input clock cycle, allowing data sampling in the middle of the input data eye.

Once calibrated, the delay elements still vary with temperature and voltage.

Calibration Example

In this example, the delay taps have an average value of 40 ps under current operating conditions. An I/O clock of 250 MHz (4,000 ps period) is applied to the IODELAY2 via CLK0 for SDR mode. When the calibrate (CAL) command is issued, a value of 4,000/40 = 100 is returned internally. If the input delay is programmed to be VARIABLE_FROM_HALF_MAX, then, following a reset (RST) command, the input delay value is set to 50 taps, equivalent to approximately ½ the input clock period. As operating conditions change, the average value of the delay taps will also change, as will the result obtained from a CAL command. The reference design in XAPP1064, Source-Synchronous Serialization and Deserialization (up to 1050 Mb/s) issues a CAL command every 210 global clock cycles to ensure the values used by the delay block are adjusted adequately.
Calibration does not require a specific data input pattern, it only uses the high speed I/O clock as a calibration source. However, any update in delay values only takes place after four transitions in the input data stream occur. When in DDR mode, the IODELAY2 element requires two input clocks, 180° apart, which are doubled together inside the element. This example, with incoming data of 250 Mb/s, implies that the required clocks are 125 MHz and 125 MHz phase-shifted by 180°. When these input clocks are doubled together, the clock internal to the IODELAY2 element runs at 250 MHz, and the operation is identical to SDR mode. The two clocks are the same as used by an ISERDES2 (in DDR mode) or IDDR2 element (if used) that follows the IODELAY2.

**Delay Update and BUSY Timing**

When the delay line is updated with a new value, as shown in Figure 2-21, this new value is not immediately operational. Valid data reception during the update process is necessary making synchronization extremely important. Once the design updates the delay values, the BUSY signal transitions High to indicate that synchronization is in progress. BUSY will not return Low until four input data transitions are received. Once BUSY is Low, the new value is operational. In the absence of data transitions, BUSY can stay asserted for long periods of time.

![Figure 2-21: Delay Increment or Decrement Adjustment Timing](image)

The timing of the BUSY pin is not always completely synchronous to DIVCLK. The BUSY pin output is an OR of the internal busy signal, and a CLKDIV-registered version of this signal. Under some conditions when performing a RST, INC, or DEC command, the internal BUSY signal can assert and deassert within the word period framed by CLKDIV. This is very dependent on the data pattern being received. If the necessary two transitions for delay update occur close together, then a synchronous sampling flip-flop in the FPGA interconnect logic might not appear to have changed the state of the BUSY signal since it is sampled Low by two consecutive clock edges, even though it transitioned briefly High between those two edges, and the delay is correctly updated. The internal logic driving the BUSY pin is shown in Figure 2-22.
Chapter 2: SelectIO Logic Resources

IODELAY2 Primitive

Table 2-8: IODELAY2 Port List and Definitions

<table>
<thead>
<tr>
<th>Port Name</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>IDATAIN</td>
<td>Input</td>
<td>Data Signal from the IOB.</td>
</tr>
<tr>
<td>T</td>
<td>Input</td>
<td>3-state input signal from OLOGIC2 or OSERDES2. Forces the IODELAY2 to be an output delay when Low, and an input delay when High.</td>
</tr>
<tr>
<td>ODATAIN</td>
<td>Input</td>
<td>Data input signal from OLOGIC2 or OSERDES2.</td>
</tr>
<tr>
<td>CAL</td>
<td>Input</td>
<td>Invokes the IODELAY2 calibration sequence. The calibration sequence lasts between eight and 16 GCLK cycles. Drives BUSY Low when complete.</td>
</tr>
<tr>
<td>IOCLK0</td>
<td>Input</td>
<td>Input from the I/O clock network. This is the primary clock input when the clock doubler circuit is not engaged (see DATA_RATE attribute). Can be inverted.</td>
</tr>
<tr>
<td>IOCLK1</td>
<td>Input</td>
<td>I/O clock network input. This is the secondary clock input and is only used when the clock doubler is engaged (see DATA_RATE attribute). Can be inverted.</td>
</tr>
<tr>
<td>CLK</td>
<td>Input</td>
<td>Global clock network input. This is the clock for the FPGA logic interconnect domain.</td>
</tr>
<tr>
<td>INC</td>
<td>Input</td>
<td>Increment/decrement signal. Used for adjusting the tap setting up or down by one increment or decrement. INC should only be asserted High when CE is also asserted High.</td>
</tr>
<tr>
<td>CE</td>
<td>Input</td>
<td>Clock enable for the increment/decrement signal.</td>
</tr>
<tr>
<td>RST</td>
<td>Input</td>
<td>Resets the IODELAY2 to either zero or half of an I/O clock period. The IDelay_TYPE attribute controls this choice.</td>
</tr>
<tr>
<td>BUSY</td>
<td>Output</td>
<td>Signals when calibration is complete or when synchronous tap delay update is complete.</td>
</tr>
<tr>
<td>DATAOUT</td>
<td>Output</td>
<td>Delayed data signal to D pin of ILOGIC2 or ISERDES2 sites.</td>
</tr>
<tr>
<td>DATAOUT2</td>
<td>Output</td>
<td>Delayed data signal to FPGA interconnect logic.</td>
</tr>
<tr>
<td>TOUT</td>
<td>Output</td>
<td>Delayed 3-state signal to IOB when used as an output delay.</td>
</tr>
<tr>
<td>DOUT</td>
<td>Output</td>
<td>Delayed data signal to IOB when used as an output delay.</td>
</tr>
</tbody>
</table>

Table 2-9: IODELAY2 Attributes

<table>
<thead>
<tr>
<th>Attribute Name</th>
<th>Value</th>
<th>Default Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>IDelay_VALUE</td>
<td>Integer: 0-255</td>
<td>0</td>
<td>Defines the delay tap value for input delay mode.</td>
</tr>
<tr>
<td>IDelay2_VALUE</td>
<td>Integer: 0-255</td>
<td>0</td>
<td>Defines the delay tap value for secondary input delay mode. Active only when IDelay_MODE is set to PCI.</td>
</tr>
</tbody>
</table>
### Table 2-9: IODELAY2 Attributes (Cont’d)

<table>
<thead>
<tr>
<th>Attribute Name</th>
<th>Value</th>
<th>Default Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>IDELAY_MODE</td>
<td>String: NORMAL or PCI</td>
<td>NORMAL</td>
<td>Chooses the delay mode setting. PCI is for handling PCI applications. Affects input delays only. Do not specify or modify this attribute.</td>
</tr>
<tr>
<td>ODELAY_VALUE</td>
<td>Integer: 0–255</td>
<td>0</td>
<td>Defines the delay tap value for output delay mode.</td>
</tr>
<tr>
<td>IDELAY_TYPE</td>
<td>String: FIXED, DEFAULT, VARIABLE_FROM_ZERO, VARIABLE_FROM_HALF_MAX, DIFF_PHASE_DETECTOR</td>
<td>DEFAULT</td>
<td>Chooses the type of delay. FIXED enables a fixed input delay, and requires no clocks applied to the block. DEFAULT sets the input delay to tap 0. VARIABLE enables the increment/decrement delay mode and permits calibration. VARIABLE_FROM_ZERO and VARIABLE_FROM_HALF_MAX enables the type of reset behavior when the RST pin is asserted. DIFF_PHASE_DETECTOR enables a mode where the master and slave IODELAY2s and ISERDES2s are cascaded for use with an optional phase detector. In this mode, the master is set to half MAX and the slave is set to zero when the RST pin is asserted.</td>
</tr>
<tr>
<td>COUNTER_WRAP AROUND</td>
<td>String: STAY_AT_LIMIT, WRAPAROUND</td>
<td>STAY_AT_LIMIT</td>
<td>Chooses the behavior when maximum or minimum tap count is exceeded. Depends on whether tap setting is being incremented or decremented. Ensures that tap count always stays in the correct operating range.</td>
</tr>
<tr>
<td>DELAY_SRC</td>
<td>String: IO, ODATAIN, IDATAIN</td>
<td>IDATAIN</td>
<td>Indicates where the IODELAY2 input is coming from. ODATAIN indicates delay source is the ODATAIN pin from the OSERDES2 or OLOGIC2. IDATAIN indicates the delay source is from an input pin. IO indicates that the signal source switches between IDATAIN and ODATAIN depending on the sense of the T (3-state) input.</td>
</tr>
<tr>
<td>SERDES_MODE</td>
<td>String: NONE, MASTER, SLAVE</td>
<td>NONE</td>
<td>When IODELAY2 is used in conjunction with ISERDES2, the attribute defines whether ISERDES2 stands alone or is a cascaded master or slave.</td>
</tr>
<tr>
<td>SIM_TAP_DELAY</td>
<td>Integer: 20–100</td>
<td>50</td>
<td>A simulation only attribute. Allows setting the nominal tap delay to test different values for simulation.</td>
</tr>
<tr>
<td>DATA_RATE</td>
<td>SDR, DDR</td>
<td>SDR</td>
<td>Data rate settings. An SDR clock can be supplied by a BUFIO2 clock, a BUFPLL clock, or a global clock. A DDR clock can be supplied by two separate BUFIO2 clocks or by one or two global clocks.</td>
</tr>
</tbody>
</table>
Chapter 3

Advanced SelectIO Logic Resources

ISERDES2 Overview

Each IOB contains an input deserializer block that can be instantiated in a design by using the ISERDES2 primitive. ISERDES2 allows serial-to-parallel conversion with SerDes ratios of 1:2, 1:3, and 1:4. The SerDes ratio is the ratio between the high speed I/O clock that is capturing data, and the slower internal global clock used for processing the parallel data. For example, with a single-rate I/O clock running at 500 MHz to receive data at 500 Mb/s, the ISERDES2 transfers four bits of data at one quarter of the rate (125 MHz) to the FPGA logic.

When using differential inputs, the two ISERDES2 primitives associated with the two IOBs can be cascaded to allow higher SerDes ratios of 1:5, 1:6, 1:7, and 1:8.

Each ISERDES2 also contains logic to word-align the parallel data, as required by the designer, by performing a Bitslip operation.

ISERDES2 Ports and Attributes

Table 3-1 lists the available ports in the ISERDES2 primitive.

<table>
<thead>
<tr>
<th>Port Name</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>CLK0</td>
<td>Input</td>
<td>I/O clock network input. Optionally inverted. This is the primary clock input used when the clock doubler circuit is not engaged (see DATA_RATE attribute).</td>
</tr>
<tr>
<td>CLK1</td>
<td>Input</td>
<td>I/O clock network input. Optionally inverted. This secondary clock input is only used when the clock doubler is engaged (see DATA_RATE attribute).</td>
</tr>
<tr>
<td>CLKDIV</td>
<td>Input</td>
<td>Global clock network input. This is the clock for input data and control signals from the FPGA logic domain.</td>
</tr>
<tr>
<td>CE0</td>
<td>Input</td>
<td>Clock enable input for all registers.</td>
</tr>
<tr>
<td>BITSLIP</td>
<td>Input</td>
<td>Invoke Bitslip when High. Synchronous to CLKDIV. Bitslip operation can be used with any DATA_WIDTH, cascaded or not.</td>
</tr>
<tr>
<td>D</td>
<td>Input</td>
<td>Input data. This is the data input after being delayed by the IODELAY2 block.</td>
</tr>
<tr>
<td>RST</td>
<td>Input</td>
<td>Asynchronous reset only.</td>
</tr>
<tr>
<td>IOCE</td>
<td>Input</td>
<td>Data strobe signal derived from BUFIO2 or BUFPLL CE. Strobes data capture to be correctly timed with respect to the I/O and global clocks for the SerDes mode selected. Reregistered inside the ISERDES2.</td>
</tr>
</tbody>
</table>
### Table 3-2: ISERDES2 Port List and Definitions (Cont’d)

<table>
<thead>
<tr>
<th>Port Name</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>SHIFTIN</td>
<td>Input</td>
<td>Cascade-in signal for master/slave I/O. Used when master and slave sites are used together for DATA_WIDTHs greater than four. When the block is a master, it transfers data in for use in the phase-detector mode. When the block is a slave, it transfers serial data in to become parallel data.</td>
</tr>
<tr>
<td>CFB0</td>
<td>Output</td>
<td>Feed-through route to allow a PLL or DCM generated clock to feed back to the PLL or DCM through a BUFIO2FB.</td>
</tr>
<tr>
<td>CFB1</td>
<td>Output</td>
<td>Secondary feed-through route to allow a PLL or DCM generated clock to feed back to the PLL or DCM through a BUFIO2FB.</td>
</tr>
<tr>
<td>DFB</td>
<td>Output</td>
<td>Feed-through route to allow an input clock that has been delayed in an IODELAY2 element to be forwarded to a DCM, PLL, or BUFG through a BUFIO2.</td>
</tr>
<tr>
<td>SHIFTOUT</td>
<td>Output</td>
<td>Cascade-out signal for master/slave I/O. In slave mode, it is used to send sampled data from the slave. In master mode, it sends serial data from the 4th stage of the input shift register to the slave.</td>
</tr>
<tr>
<td>FABRICOUT</td>
<td>Output</td>
<td>Asynchronous data for use in the FPGA logic.</td>
</tr>
<tr>
<td>Q4, Q3, Q2, Q1</td>
<td>Outputs</td>
<td>Registered outputs to FPGA logic.</td>
</tr>
<tr>
<td>VALID</td>
<td>Output</td>
<td>Output of the phase detector in master mode (dummy in slave mode). If the input data contains no edges (no information for the phase detector to work with) the VALID signal transitions Low to indicate that the FPGA logic should ignore the INCDEC signal.</td>
</tr>
<tr>
<td>INCDEC</td>
<td>Output</td>
<td>Output of phase detector in master mode (dummy in slave mode). Indicates to the FPGA logic whether the received data was sampled early or late.</td>
</tr>
</tbody>
</table>

Table 3-2 summarizes all the applicable ISERDES2 attributes. For more information on applying these attributes in UCF, VHDL, or Verilog code, refer to the Xilinx ISE Software Manual.

### Table 3-2: ISERDES2 Block Attributes

<table>
<thead>
<tr>
<th>Attribute Name</th>
<th>Possible Values</th>
<th>Default Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>DATA_RATE</td>
<td>SDR, DDR</td>
<td>SDR</td>
<td>Data rate settings. An SDR clock can be supplied by a BUFIO2 clock, a BUFPDLL clock, or a global clock. A DDR clock can be supplied by two separate BUFIO2 clocks or by one or two global clocks.</td>
</tr>
<tr>
<td>DATA_WIDTH</td>
<td>[2, 3, 4, 5, 6, 7, 8]</td>
<td>2</td>
<td>Data width. Defines the parallel data output width of the serial-to-parallel converter. Values greater than four are only valid when two ISERDES2 blocks are cascaded. In this case, the same value should be applied to both the master and slave blocks.</td>
</tr>
<tr>
<td>BITSLIP_ENABLE</td>
<td>TRUE, FALSE</td>
<td>FALSE</td>
<td>Enables or disables the Bitslip function controlled by the BITSLIP input pin. One bit is slipped for every assertion of the BITSLIP input pin, irrespective of the DATA_WIDTH selected. When disabled, the Bitslip input pin is inactive.</td>
</tr>
</tbody>
</table>
ISERDES2 Operation

The logic contained in the ISERDES2 is shown in Figure 3-1. Serial data is received from the pin (usually through an IODELAY2 block) and is clocked into a 4-bit shift register (A) by the associated I/O clock. This I/O clock is running at the same speed as the incoming data either through a PLL or the local clock doubling mechanism. No Double Data Rate (DDR) techniques are required.

The four bits of parallel data are then transferred, using the I/O clock and the Bitslip clock enable signal, into a parallel register (B). The outputs of B are then either made available to the FPGA logic if the ISERDES2 is in NETWORKING mode, or further transferred using the I/O clock and the incoming SerDes strobe signal IOCE into register set C. The outputs of register set C are either made available to the FPGA logic if the ISERDES2 is in NETWORKING_PIPELINED mode, or a further transfer occurs into the user global clock domain, register set D. The outputs of register set D are available to the FPGA logic if the ISERDES2 is in RETIMED mode.

The timing of the SerDes strobe ensures correct and loss-free transfer of data as shown in Figure 3-2 and Figure 3-3. The timing diagram for operation, shown in Figure 3-2 and Figure 3-3, assumes a 1:4 deserialization is being performed. The timing of the SerDes strobe is obviously critical to achieving correct functionality. This signal is generated either by a BUFIO2 or by a BUFPLL, as described further in Spartan-6 FPGA Clocking Resources User Guide. Figure 3-2 shows SDR operation, and Figure 3-3 shows DDR operation. These are essentially identical except that the doubler is used to combine two input clocks (from two different BUFIO2s) in DDR mode.

The output pins that are valid for the various SerDes ratios available are shown in Table 3-3.

Table 3-3: Data Connections When Using a Single ISERDES2 Primitive

<table>
<thead>
<tr>
<th>Input SerDes Factor</th>
<th>Pins to Use for Input to the FPGA Logic (MSB–LSB)</th>
</tr>
</thead>
<tbody>
<tr>
<td>2</td>
<td>Q4, Q3</td>
</tr>
<tr>
<td>3</td>
<td>Q4, Q3, Q2</td>
</tr>
<tr>
<td>4</td>
<td>Q4, Q3, Q2, Q1</td>
</tr>
</tbody>
</table>
Figure 3-1: Overview of the ISERDES2 Block in SDR Mode
ISERDES2 Overview

NETWORKING Mode

When ISERDES2 is being used in NETWORKING mode, the BITSLIP function is not supported.

NETWORKING_PIPELINED Mode

In this mode, the outputs of the IOCE enabled register bank (C) are made available to the FPGA logic. The Bitslip operation can safely be used in this mode. The output data changes a minimum \((n - 1.5)\) I/O clocks before the rising edge of the global clock (generated via the same BUFI02 or PLL/BUFPLL that is generating the I/O clock), and if this timing is acceptable, there are obvious data latency advantages over the RETIMED mode.
Chapter 3: Advanced SelectIO Logic Resources

RETIMED Mode

In this mode the outputs of the final register bank (D) are made available to the FPGA logic. This register contains data that has already been retimed to the global clock input. For example, timing only becomes an issue when a SerDes ratio is:

- 2:1 (≈DDR), where the I/O speed is limited to 500 Mb/s
- 3:1, where the I/O speed is limited to 750 Mb/s

All other SerDes ratios support the full data rate as specified in the data sheet. No issues arise when using Bitslip in this mode. The global clock network pin (CLKDIV) is specified in the data sheet to be fast enough to work under worst case SerDes conditions.

Cascade Operation

When using single-ended or differential data reception, the master ISERDES2 (associated with the positive input pin) can be cascaded into the slave ISERDES2 (associated with the negative input pin). This is achieved by connecting the SHIFTOUT port of the master ISERDES2 to the SHIFTIN port of the slave ISERDES. These cascade connections are shown in Figure 3-1.

The received data now has access to four banks of flip-flops as before, but in the cascaded case, each bank is comprised of eight flip-flops. The SerDes strobe is modified accordingly using the attribute on the BUFPLL or BUFIO2 which must match the attributes on the two cascaded ISERDES2. In the case of single-ended data reception, this cascade has the effect of making the synchronous input logic for the neighboring pin unavailable. The pin can still be used as an asynchronous input or output.

Table 3-4 shows the data connections when using two cascaded ISERDES2 primitves.

Table 3-4: Data Connections When Cascading Two ISERDES2 Primitives

<table>
<thead>
<tr>
<th>Input SerDes Factor</th>
<th>Pins to Use for Input to the FPGA Logic (MSB–LSB)</th>
</tr>
</thead>
<tbody>
<tr>
<td>5</td>
<td>Master (Q4, Q3, Q2, Q1) and Slave (Q4)</td>
</tr>
<tr>
<td>6</td>
<td>Master (Q4, Q3, Q2, Q1) and Slave (Q4, Q3)</td>
</tr>
<tr>
<td>7</td>
<td>Master (Q4, Q3, Q2, Q1) and Slave (Q4, Q3, Q2)</td>
</tr>
<tr>
<td>8</td>
<td>Master (Q4, Q3, Q2, Q1) and Slave (Q4, Q3, Q2, Q1)</td>
</tr>
</tbody>
</table>

Bitslip Operation

A designer can adjust the word alignment of the received data using a Bitslip operation. BITSLIP should be asserted High for one CLKDIV cycle, and then deasserted for a minimum of one CLKDIV cycle. Typically, this involves either a received framing signal, or can be related to the received clock rising edge as implemented in video applications. Bitslip occurs by modifying the timing of the clock enable applied to the Bitslip register (B). Initially this timing is set to be one clock in advance of the main I/O clock enable signal received from a BUFPLL or BUFIO2 as described in the Spartan-6 FPGA Clocking Resources User Guide.
An example, as shown in Figure 3-4, has \( n \) incoming data lines and one frame line that contains the constant pattern 0001. Deserialization of 1:4 is required on all lines, with the correct framing result when the received frame data pattern is equal to 0001.

![Bitslip Timing Diagram of ISERDES2 Block (4:1 illustrated)](image)

**Figure 3-4:** Bitslip Timing Diagram of ISERDES2 Block (4:1 illustrated)

The Bitslip state machine compares the incoming 4-bit data on the frame line with 0001, and if the word is not properly framed, it issues a Bitslip command to all the ISERDES2 receiver lines. In the example shown, the received framing data is initially 0100. The Bitslip state machine issues a Bitslip command, which effectively makes the received data 0010, and then issues another command to arrive at the required result of 0001. Once the required bit pattern is detected, the designer has two possible results depending on the system architecture. In theory, further Bitslip commands are not required and the state machine can be disabled. However, if the Bitslip state machine is allowed to continue, then any further detection of bad framing data indicates data corruption, and informs the designer to take further action.

As all of the receiver ISERDESs are shifted in the same manner by the Bitslip commands, the end result is that each 4-bit word of input data is correctly aligned to the framing pattern.

When the Bitslip command is received, all of the ISERDESs internally perform a Bitslip function. This is achieved by modifying the repetition period of the Bitslip clock enable once (only) per command. In the example shown in Figure 3-4, the Bitslip clock enable line is High for one in every four I/O clock cycles, thus capturing the last four serial data bits received. When the Bitslip command is received, the Bitslip clock enable transitions High for one in five I/O clock cycles, but once (only) per command. The last four serial bits
received are still captured, but in addition, one received data bit is effectively discarded. In the case of a serial line containing a constant data pattern, the effect is to rotate the received data left by one bit. Bitslip can also be used when master and slave ISERDES2 are cascaded for deserialization factors of 5:1, 6:1, 7:1, and 8:1. In this case, internal logic guarantees synchronization between the master and slave ISERDES.

For clarity, the last bit received before the Bitslip clock enable is captured as the most significant bit of the parallel word.

A synchronous reset to the ISERDES2 will force the Bitslip circuitry back to its initial condition. A reset should always be issued in systems with multiple ISERDES2 using Bitslip to ensure that all units are initially in the same state. An example of a typical pseudo-code for the Bitslip state machine is shown:

```
After reset
  If input frame data not equal to required frame pattern then
    BITSLIP <= '1'
  Else
    BITSLIP <= '0'
    BITSLIP_COMPLETE <= '1'
  Wait at least one global clock cycle
Repeat
```

### Phase Detector Overview

The phase detector works only in IODELAY2 differential input mode. It can be used with single-ended signal inputs (_P pins only), but as the phase-detector mode requires two IODELAY2 and two ISERDES2 primitives, the pin adjacent to the signal input can no longer be used for synchronous inputs. The phase detector uses the flip-flops from the master and slave ILOGIC blocks. There are two outputs synchronized to GCLK:

- INCDEC indicates the requirement to increment/decrement the delay line value
- VALID, when one or more valid edges detected

The phase detector operation uses both rising and falling transitions in the data. If there are no transitions present, then the phase detector will not produce any adjustment signals.
The phase detector uses inputs taken from the input sampling flip-flop:
- S3: master flip-flop output
- S2: master flip-flop output shifted by one IOCLK cycle
- E3: slave flip-flop output

An event occurs when an edge is detected on signal S3. The event controls the update of the averaging counter. The counter stores samples for up to eight IOCLK cycles.

When E3 is to left of the eye, the delay line needs to be incremented. When E3 is to right of the eye, the delay line needs to be decremented. The phase detector compares E3 with S3 and increments or decrements the counter based on the previous comparison.

The phase detector can only be used with incoming differential data. This mechanism uses a special mode for both the master and slave input delay elements (IDELAY_TYPE = DIFF_PHASE_DETECTOR) and master and slave ISERDES2 logic.

The master SerDes has some extra built-in logic to enable the phase detector function. This allows the incoming phase of the received data bit to be referred to the sampling I/O clock, and determine if the sample is occurring early, before the middle of the eye, or late, after the middle of the eye. To achieve this, there is a cascade path from the slave SerDes to the master SerDes that transfers the information that has been registered in the slave to the phase detector. Once the phase detector outputs are valid, the delays in the master and slave input delay block can then be adjusted appropriately.

The data for deserialization and input to the FPGA logic always comes from the master input delay. The slave input delay is just there to allow the phase-detector logic to function. The overall topology of the phase detector is shown in Figure 3-5.

![Figure 3-5: Differential Data-Phase Detector Topology Overview](image-url)
sampled in the middle of the eye. If VALID is deasserted either no data transitions occurred, or the transitions that did occur have cancelled each other out because an equal number occurred early as occurred late.

Due to the nature of the sampling mechanism and the input delay elements, which are discrete taps, it is virtually impossible for the sample points to occur exactly in the middle of the eye, so the VALID and INCDEC signals can potentially occur even if no action is really required, and it is up to the designer to determine how best to update the delay lines. This could be by updating immediately, or by using some sort of averaging state machine. For example, if only one transition occurs during the global clock period, this would (by design) result in a VALID being asserted.

Phase Detector Calibration Mechanisms

The phase-detector mechanism relies on the calibration function of the input delay. Calibration also has to be performed periodically to ensure that the phase-detector operation is working correctly. This mechanism is further discussed in I/O Delay Calibration and Reset in Chapter 2, and is also part of the same controller state machine. In the case where the phase detector is being used, calibration is performed in two slightly different ways.

Initially, the state machine issues a CAL command to both the MASTER and SLAVE IODELAY2 elements; each then uses the input clock to calibrate themselves to a value, but does not yet load that value into the delay lines. This value corresponds to the number of delay taps inside an input clock period where the value calculated equals MAX. A RST command is then issued to both the MASTER and SLAVE IODELAY2 elements, this causes the master delay to become half MAX (making it suitable for directly sampling the incoming data in the middle of its eye), and the SLAVE value becomes zero. In addition, a pipeline register stage is added into the slave delay. In this mode, the SLAVE delay is always the MASTER delay minus half MAX.

Periodically, the state machine needs to recalibrate the SLAVE delay to ensure that as the delay line values drift with voltage and temperature, data corruption cannot occur. This is achieved by issuing a CAL command to the SLAVE IODELAY2 only; the unit then calibrates itself, but data reception can continue as the MASTER delay is not modified by this operation. Once the calibration command is issued to the SLAVE IODELAY2 only, a value corresponding to the MASTER input delay is loaded (which again is not changed by this operation) minus half MAX as before. When operating conditions in the device change, then the value of MAX could also change, but the SLAVE delay remains half of the clock period less than the MASTER delay.

During this recalibration sequence, the master delay is always valid, but the slave delay effectively generates random data, and the results from the phase detector are therefore invalid until the BUSY pin indicates completion of the commands.

This combination of calibration and dynamically adjusting the master delay appropriately using the phase detector mechanism ensures correct data reception at very high bit rates.
Phase Detector Overview

Phase Detector Operation

As discussed, in DIFF_PHASE_DETECTOR mode the master input delay is set up following a calibration (CAL) command and a reset (RST) command to be half the incoming I/O clock period that has been determined using the calibration mechanism of the input delay. At the same time, the slave is set to be zero, that is the master input delay minus half the incoming I/O clock period (half MAX). Once calibrated, any increments or decrements to the master delay result in that calculated new value minus half MAX being programmed into the slave delay line, so the slave always contains the master value minus half MAX. This could actually result in an underflow (less than zero) of the slave delay setting. To achieve this correctly, the phase detector contains an additional pipeline register stage which is multiplexed out when the slave delay is less than zero to ensure correct operation.

For example, if a slave delay with a value of zero receives a decrement request, it will represent this -1 value by taking the value MAX and disabling the pipeline register to ensure correct phase detector operation. A further decrement to -2 results in a value of MAX - 1 for the slave delay. When the delay is incremented from -1 to 0, the slave takes the value of 0 and re-enables the pipeline register stage. This sequence is automatic and requires no user intervention other than providing increment and decrement commands based on the results available from the phase detector outputs.

The phase detector has access to three signals from the master and slave ISERDES:

- The data sampled in the master (S3), that is, data that has been delayed by using the master input delay block
- A re-registered version of this signal (S2)
- The data sampled in the slave ISERDES, that is, data that has been delayed using the slave input delay block (E3).

A simplified version of the circuit is shown in Figure 3-6.

![Figure 3-6: Phase Detector Operation](image)

The sample taken by the slave is, by design, very close in time to the switching point of the input data signal. This is to be expected as by definition metastability in the slave ISERDES input flip-flop could occur. Metastability has no effect on the operation of the circuit.
Chapter 3: Advanced SelectIO Logic Resources

The signals S3 and S2 give an indication of when the incoming data changes, and then by using the E3 signal it can be determined whether the signal was sampled early or late. The E3 sample is taken (nominally) half a clock cycle in time after the S3 signal, and so can take one of two values. If the E3 sample is the same as S2, the S3 sample was taken early, and if the E3 sample is the same as the S3 signal, the S3 sample was taken late. Since there is no indication that the sample was taken at exactly the right time, it will, by definition, always be identified as early or late. A timing diagram for the case where the sample was taken early is shown in Figure 3-7, and the timing for when the sample is taken late is shown in Figure 3-8.

![Figure 3-7: Phase Detector Internal Timing for Early Data Sampling—Check for S3 ≠ S2 and E3 = S3](image)

![Figure 3-8: Phase Detector Internal Timing for Late Data Sampling—Check for S3 ≠ S2 and E3 = S3](image)

The results of the comparison between S3, S2, and E3 either increment or decrement a counter, which is reset to zero at each occurrence of the global clock. This is, for example, every seven I/O clock periods if the SerDes factor is seven. When the clock occurs, if this averaging counter is non-zero, then VALID is asserted, and INCDEC indicates the direction that the master delay needs to be moved to center the I/O clock in the middle of the incoming data bits and ensure correct data reception.

As the I/O sampling clock is always a single data rate clock, even if the incoming clock is DDR or divided, the logic is all registered on the rising edges of this clock, and therefore none of potential inaccuracies of double rate clocking (for example duty cycle distortion) are applicable here if the PLL is used for multiplication. If an incoming DDR clock is used through the BUFI02_2CLK primitive to generate the single rate I/O clock, then any incoming distortion on the DDR clock is transferred to the I/O clock, and effectively appears as jitter. If the DCM is used with two global buffers, for example CLK0 and
CLK180, then any slight mismatch in the global distribution of the clocks is also transferred to the I/O clock and appears as jitter.

**Delay Update and BUSY Timing**

Each delay element also has a BUSY output which when deasserted indicates that the delay element is ready for another command, either for calibration or to increment or decrement the delay-line tap setting.

When the delay line is updated with a new value, as shown in the increment/decrement example in Figure 3-9, this new value is not immediately operational. This is because valid data reception still has to be guaranteed during the update process, so synchronization is extremely important. Once the designer updates the delay values, the BUSY signal transitions High indicating that synchronization is in progress, and does not return Low again until four input data line transitions are received. Once BUSY is Low, the new value can be assumed to be operational. In the absence of data transitions, BUSY therefore can stay deasserted for long periods of time.

*Figure 3-9: IODELAY2 Adjustment Timing*
The pseudo code for the operation of the phase detector function is shown in Figure 3-10.

Power On or RESET

Issue CAL followed by RST commands to both the MASTER and SLAVE input delays.

BUSY?

Increment or Decrement both MASTER and SLAVE input delays depending on the phase detector results.

BUSY?

Periodically issue CAL commands to the SLAVE input delay only.

Master delay becomes half of MAX
Slave delay becomes zero

New Master delay becomes old Master delay, ±1
New Slave delay becomes new Master delay minus half of MAX.
If the new slave delay is greater than MAX or less than zero, then delay wraparound will occur.

Master delay is unaffected
Slave delay becomes Master delay minus half of the new MAX.
If the new slave delay is greater than MAX or less than zero, then delay wraparound will occur.

Figure 3-10: Example State Machine Diagram
Phase Detector Simulation

The design entry models for the IODELAY2 and the ISERDES2 are separate entities, whereas in the silicon the two units are tightly coupled. For this reason, delays to the net going from the slave IODELAY2 to the slave ISERDES2 can appear incorrect under certain conditions. This is an unavoidable by-product of the modelling process, but the phase detector outputs from the master ISERDES2 are correct in both simulation and silicon.

OSERDES2 Overview

Each IOB contains a output serializer block that can be instantiated in a design by using the OSERDES2 primitive. OSERDES2 allows parallel-to-serial conversion with SerDes ratios of 1:1 (SDR mode only), 2:1, 3:1, and 4:1. The SerDes ratio is the ratio between the high-speed I/O clock that is transmitting data, and the slower internal global clock used for processing the parallel data. For example, with an I/O clock running at 500 MHz to transmit data at 500 Mb/s and a SerDes ratio of 4:1. If the SerDes ratio is 8:1 (using two cascaded OSERDES2), then the parallel data clock would be 62.5 MHz. The OSERDES2 transfers four bits of data at one quarter of this rate (125 MHz) from the FPGA logic.

When using differential outputs, the two OSERDES2 primitives associated with the two IOBs can be cascaded to allow higher SerDes ratios of 5:1, 6:1, 7:1 and 8:1.

OSERDES2 Ports and Attributes

Table 3-5 lists the available ports in the OSERDES2 primitive.

<table>
<thead>
<tr>
<th>Port Name</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>CLK0</td>
<td>Input</td>
<td>I/O clock network input. Optionally invertible. This is the primary clock input used when the clock doubler circuit is not engaged (see DATA_RATE attribute).</td>
</tr>
<tr>
<td>CLK1</td>
<td>Input</td>
<td>I/O clock network input. Optionally invertible. This secondary clock input is only used when the clock doubler is engaged (see DATA_RATE attribute).</td>
</tr>
<tr>
<td>CLKDIV</td>
<td>Input</td>
<td>Global clock network input. This is the clock for output data and control signals from the FPGA logic domain.</td>
</tr>
<tr>
<td>IOCE</td>
<td>Input</td>
<td>Data strobe signal derived from BUFIO2 or BUFPLL CE. Strobes data capture to be correctly timed with respect to the I/O and global clocks for the SerDes mode selected. Reregistered inside the OSERDES2.</td>
</tr>
<tr>
<td>D4, D3, D2, D1</td>
<td>Inputs</td>
<td>Data inputs</td>
</tr>
<tr>
<td>OCE</td>
<td>Input</td>
<td>Clock enable for data inputs</td>
</tr>
<tr>
<td>RST</td>
<td>Input</td>
<td>Shared data, 3-state reset pin. Asynchronous only.</td>
</tr>
<tr>
<td>T1, T2, T3, T4</td>
<td>Inputs</td>
<td>3-state control inputs.</td>
</tr>
<tr>
<td>TCE</td>
<td>Input</td>
<td>Clock enable for 3-state inputs.</td>
</tr>
<tr>
<td>SHIFTIN1</td>
<td>Input</td>
<td>Cascade data input signal (dummy in master). Used for DATA_WIDTHs greater than 4.</td>
</tr>
<tr>
<td>SHIFTIN2</td>
<td>Input</td>
<td>Cascade 3-state input signal (dummy in master). Used for DATA_WIDTHs greater than 4.</td>
</tr>
<tr>
<td>SHIFTIN3</td>
<td>Input</td>
<td>Differential data input signal (dummy in slave)</td>
</tr>
<tr>
<td>SHIFTIN4</td>
<td>Input</td>
<td>Differential 3-state input signal (dummy in slave)</td>
</tr>
</tbody>
</table>
Table 3-5: **OSERDES2 Port List and Definitions (Cont’d)**

<table>
<thead>
<tr>
<th>Port Name</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>TRAIN</td>
<td>Input</td>
<td>Enable use of the training pattern. The train function is a means of specifying a fixed output pattern that can be used to calibrate the receiver of the signal. This port allows the FPGA logic to control whether the output is that fixed pattern or the input data from the pins.</td>
</tr>
<tr>
<td>OQ</td>
<td>Output</td>
<td>Data path output to pad or IODELAY2. 0 when RST is asserted.</td>
</tr>
<tr>
<td>TQ</td>
<td>Output</td>
<td>3-state path output to pad or IODELAY2.</td>
</tr>
<tr>
<td>SHIFTOUT1</td>
<td>Output</td>
<td>Cascade data output signal (dummy in slave). Used for DATA_WIDTHs greater than 4.</td>
</tr>
<tr>
<td>SHIFTOUT2</td>
<td>Output</td>
<td>Cascade 3-state output signal (dummy in slave). Used for DATA_WIDTHs greater than 4.</td>
</tr>
<tr>
<td>SHIFTOUT3</td>
<td>Output</td>
<td>Differential data output signal (dummy in master)</td>
</tr>
<tr>
<td>SHIFTOUT4</td>
<td>Output</td>
<td>Differential 3-state output signal (dummy in master)</td>
</tr>
</tbody>
</table>

Table 3-6 summarizes all the applicable OSERDES2 attributes. For more information on applying these attributes in UCF, VHDL, or Verilog code, refer to the Xilinx ISE Software Manual.

Table 3-6: **OSERDES2 Block Attributes**

<table>
<thead>
<tr>
<th>Attribute Name</th>
<th>Possible Values</th>
<th>Default Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>DATA_RATE_OQ</td>
<td>SDR, DDR</td>
<td>DDR</td>
<td>Data rate settings. An SDR clock can be supplied by a BUFIO2 clock, a BUFPLL clock, or a global clock. A DDR clock can be supplied by two separate BUFIO2 clocks or by one or two global clocks.</td>
</tr>
<tr>
<td>DATA_RATE_OT</td>
<td>SDR, DDR, BUF</td>
<td>DDR</td>
<td>Data rate settings. An SDR clock can be supplied by a BUFIO2 clock, a BUFPLL clock, or a global clock. A DDR clock can be supplied by two separate BUFIO2 clocks or by one or two global clocks.</td>
</tr>
<tr>
<td>DATA_WIDTH</td>
<td>[2 ... 8]</td>
<td>2</td>
<td>Data width. Determines the parallel data input width of the parallel-to-serial converter. Values greater than four are only valid when two OSERDES2 blocks are cascaded. In this case, the same value should be applied to both the master and slave blocks.</td>
</tr>
<tr>
<td>OUTPUT_MODE</td>
<td>SINGLE_ENDED, DIFFERENTIAL</td>
<td>SINGLE_ENDED</td>
<td>Output mode. Always set to SINGLE_ENDED for both single-ended and true differential output standards. Set to DIFFERENTIAL only in the case of an OSERDES2 in SLAVE mode when used to drive a pseudo-differential output standard such as DIFF_SSTL18_I.</td>
</tr>
<tr>
<td>SERDES_MODE</td>
<td>NONE, MASTER, SLAVE</td>
<td>NONE</td>
<td>Indicates whether OSERDES2 is being used alone, or as a master or slave when two OSERDES2 blocks are cascaded.</td>
</tr>
<tr>
<td>TRAIN_PATTERN</td>
<td>[0 ... 15]</td>
<td>0</td>
<td>Defines training pattern to be sent when TRAIN port is active.</td>
</tr>
</tbody>
</table>
OSERDES2 Operation

The logic contained in the OSERDES2 is shown in Figure 3-11. Parallel data is received from the FPGA logic and is clocked into a 4-bit register (A) by the associated global clock. The four bits of parallel data are then transferred, using the I/O clock and the incoming SerDes strobe signal, into a parallel-in serial-out shift register (B). Data in this register is then passed serially to the output pin using the I/O clock. For example, timing only becomes an issue when a SerDes ratio is:

- 2:1 (=DDR), where the I/O speed is limited to 500 Mb/s
- 3:1, where the I/O speed is limited to 750 Mb/s

All other SerDes ratios support the full data rate as specified in the data sheet.

Table 3-7 summarizes the interconnection pins shown in Figure 3-11 and the corresponding OSERDES2 port name.

Table 3-7: Interconnection Pins When Cascading OSERDES2s

<table>
<thead>
<tr>
<th>Interconnection Pin Description</th>
<th>OSERDES2 Port Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>D Parallel Cascade In</td>
<td>SHIFTIN1</td>
</tr>
<tr>
<td>T Parallel Cascade In</td>
<td>SHIFTIN2</td>
</tr>
<tr>
<td>D Pin Cascade In</td>
<td>SHIFTIN3</td>
</tr>
<tr>
<td>T Pin Cascade In</td>
<td>SHIFTIN4</td>
</tr>
<tr>
<td>D Parallel Cascade Out</td>
<td>SHIFTOUT1</td>
</tr>
<tr>
<td>T Parallel Cascade Out</td>
<td>SHIFTOUT2</td>
</tr>
<tr>
<td>D Pin Cascade Out</td>
<td>SHIFTOUT3</td>
</tr>
<tr>
<td>T Pin Cascade Out</td>
<td>SHIFTOUT4</td>
</tr>
</tbody>
</table>
Figure 3-11: Overview of OSERDES2 Block

- **A**
  - Parallel 3-state inputs from FPGA logic
  - Parallel 3-state Data
  - Global Clock
  - I/O Clock Enable (SerDes Strobe)

- **B**
  - T Parallel Cascade In
  - D Pin Cascade In
  - D Pin Cascade Out
  - Output Data

- **Trains**
  - Train(1)
  - Train(2)
  - Train(3)
  - Train(4)
The timing of the SerDes strobe ensures correct and loss-free transfer of data. The timing diagram for operation, shown in Figure 3-12, assumes a 4:1 serialization is being performed. The timing of the SerDes strobe is critical to achieving correct functionality. This signal is generated either by a BUFIO2 or by a BUFPLL, both are described further in the Spartan-6 FPGA Clocking Resources User Guide.

![Timing Diagram](image)

**Figure 3-12: OSERDES2 Timing Diagram (4:1 Illustrated)**

The valid data input pins from the FPGA logic for the various SerDes ratios available are shown in Table 3-8. The T pins follow the same rules when 3-state functionality is required.

**Table 3-8: Data Connections When Using a Single OSERDES2 Primitive With Single-Ended Signalling**

<table>
<thead>
<tr>
<th>Output SerDes Factor</th>
<th>Pins to Use for Output from the FPGA Logic (MSB–LSB)</th>
</tr>
</thead>
<tbody>
<tr>
<td>2</td>
<td>D2, D1</td>
</tr>
<tr>
<td>3</td>
<td>D3, D2, D1</td>
</tr>
<tr>
<td>4</td>
<td>D4, D3, D2, D1</td>
</tr>
</tbody>
</table>

**Cascade Operation**

When using differential data transmission, the master OSERDES2 (associated with the positive output pin) can be cascaded into the slave OSERDES2 (associated with the negative output pin). This is achieved by connecting the relevant SHIFTOUT port of the master OSERDES2 to the SHIFTIN port of the slave OSERDES2. These cascade connections are shown in Figure 3-13 for the case of a true or pseudo-differential output.
The transmitted data now has access to both banks of flip-flops as before, but in the cascaded case, each bank is effectively comprised of eight flip-flops. The SerDes strobe is modified accordingly using the BUFPLL or BUFIO2 attributes.

The valid output pins for the various SerDes ratios available are shown in Table 3-9. The T pins follow the same rules when 3-state functionality is required.

**Table 3-9: Data Connections When Cascading Two OSERDES2 Primitives**

<table>
<thead>
<tr>
<th>Output SerDes Factor</th>
<th>Pins to Use for Output from the FPGA Logic (MSB–LSB)</th>
</tr>
</thead>
<tbody>
<tr>
<td>5</td>
<td>Master (D1) and Slave (D4, D3, D2, D1)</td>
</tr>
<tr>
<td>6</td>
<td>Master (D2, D1) and Slave (D4, D3, D2, D1)</td>
</tr>
<tr>
<td>7</td>
<td>Master (D3, D2, D1) and Slave (D4, D3, D2, D1)</td>
</tr>
<tr>
<td>8</td>
<td>Master (D4, D3, D2, D1) and Slave (D4, D3, D2, D1)</td>
</tr>
</tbody>
</table>

**Figure 3-13: Connecting OSERDES2 Blocks Configured as 8:1 with a Differential Output**
Training Feature Overview

Each OSERDES2 includes a training feature that enabled by using the TRAIN input on the OSERDES2 primitive synchronous to the global clock.

When asserted, TRAIN forces the OSERDES2 to transmit a fixed bit pattern (set during design) using the TRAIN_PATTERN attribute on the OSERDES2 primitive, and to ignore the incoming parallel data.

This feature is used in systems where a training pattern is required to be sent at regular intervals.